ipath_verbs.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <rdma/ib_mad.h>
  34. #include <rdma/ib_user_verbs.h>
  35. #include <linux/io.h>
  36. #include <linux/utsname.h>
  37. #include "ipath_kernel.h"
  38. #include "ipath_verbs.h"
  39. #include "ipath_common.h"
  40. static unsigned int ib_ipath_qp_table_size = 251;
  41. module_param_named(qp_table_size, ib_ipath_qp_table_size, uint, S_IRUGO);
  42. MODULE_PARM_DESC(qp_table_size, "QP table size");
  43. unsigned int ib_ipath_lkey_table_size = 12;
  44. module_param_named(lkey_table_size, ib_ipath_lkey_table_size, uint,
  45. S_IRUGO);
  46. MODULE_PARM_DESC(lkey_table_size,
  47. "LKEY table size in bits (2^n, 1 <= n <= 23)");
  48. static unsigned int ib_ipath_max_pds = 0xFFFF;
  49. module_param_named(max_pds, ib_ipath_max_pds, uint, S_IWUSR | S_IRUGO);
  50. MODULE_PARM_DESC(max_pds,
  51. "Maximum number of protection domains to support");
  52. static unsigned int ib_ipath_max_ahs = 0xFFFF;
  53. module_param_named(max_ahs, ib_ipath_max_ahs, uint, S_IWUSR | S_IRUGO);
  54. MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
  55. unsigned int ib_ipath_max_cqes = 0x2FFFF;
  56. module_param_named(max_cqes, ib_ipath_max_cqes, uint, S_IWUSR | S_IRUGO);
  57. MODULE_PARM_DESC(max_cqes,
  58. "Maximum number of completion queue entries to support");
  59. unsigned int ib_ipath_max_cqs = 0x1FFFF;
  60. module_param_named(max_cqs, ib_ipath_max_cqs, uint, S_IWUSR | S_IRUGO);
  61. MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
  62. unsigned int ib_ipath_max_qp_wrs = 0x3FFF;
  63. module_param_named(max_qp_wrs, ib_ipath_max_qp_wrs, uint,
  64. S_IWUSR | S_IRUGO);
  65. MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
  66. unsigned int ib_ipath_max_qps = 16384;
  67. module_param_named(max_qps, ib_ipath_max_qps, uint, S_IWUSR | S_IRUGO);
  68. MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
  69. unsigned int ib_ipath_max_sges = 0x60;
  70. module_param_named(max_sges, ib_ipath_max_sges, uint, S_IWUSR | S_IRUGO);
  71. MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
  72. unsigned int ib_ipath_max_mcast_grps = 16384;
  73. module_param_named(max_mcast_grps, ib_ipath_max_mcast_grps, uint,
  74. S_IWUSR | S_IRUGO);
  75. MODULE_PARM_DESC(max_mcast_grps,
  76. "Maximum number of multicast groups to support");
  77. unsigned int ib_ipath_max_mcast_qp_attached = 16;
  78. module_param_named(max_mcast_qp_attached, ib_ipath_max_mcast_qp_attached,
  79. uint, S_IWUSR | S_IRUGO);
  80. MODULE_PARM_DESC(max_mcast_qp_attached,
  81. "Maximum number of attached QPs to support");
  82. unsigned int ib_ipath_max_srqs = 1024;
  83. module_param_named(max_srqs, ib_ipath_max_srqs, uint, S_IWUSR | S_IRUGO);
  84. MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
  85. unsigned int ib_ipath_max_srq_sges = 128;
  86. module_param_named(max_srq_sges, ib_ipath_max_srq_sges,
  87. uint, S_IWUSR | S_IRUGO);
  88. MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
  89. unsigned int ib_ipath_max_srq_wrs = 0x1FFFF;
  90. module_param_named(max_srq_wrs, ib_ipath_max_srq_wrs,
  91. uint, S_IWUSR | S_IRUGO);
  92. MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
  93. static unsigned int ib_ipath_disable_sma;
  94. module_param_named(disable_sma, ib_ipath_disable_sma, uint, S_IWUSR | S_IRUGO);
  95. MODULE_PARM_DESC(ib_ipath_disable_sma, "Disable the SMA");
  96. const int ib_ipath_state_ops[IB_QPS_ERR + 1] = {
  97. [IB_QPS_RESET] = 0,
  98. [IB_QPS_INIT] = IPATH_POST_RECV_OK,
  99. [IB_QPS_RTR] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
  100. [IB_QPS_RTS] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
  101. IPATH_POST_SEND_OK | IPATH_PROCESS_SEND_OK,
  102. [IB_QPS_SQD] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK |
  103. IPATH_POST_SEND_OK,
  104. [IB_QPS_SQE] = IPATH_POST_RECV_OK | IPATH_PROCESS_RECV_OK,
  105. [IB_QPS_ERR] = 0,
  106. };
  107. struct ipath_ucontext {
  108. struct ib_ucontext ibucontext;
  109. };
  110. static inline struct ipath_ucontext *to_iucontext(struct ib_ucontext
  111. *ibucontext)
  112. {
  113. return container_of(ibucontext, struct ipath_ucontext, ibucontext);
  114. }
  115. /*
  116. * Translate ib_wr_opcode into ib_wc_opcode.
  117. */
  118. const enum ib_wc_opcode ib_ipath_wc_opcode[] = {
  119. [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
  120. [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
  121. [IB_WR_SEND] = IB_WC_SEND,
  122. [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
  123. [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
  124. [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
  125. [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
  126. };
  127. /*
  128. * System image GUID.
  129. */
  130. static __be64 sys_image_guid;
  131. /**
  132. * ipath_copy_sge - copy data to SGE memory
  133. * @ss: the SGE state
  134. * @data: the data to copy
  135. * @length: the length of the data
  136. */
  137. void ipath_copy_sge(struct ipath_sge_state *ss, void *data, u32 length)
  138. {
  139. struct ipath_sge *sge = &ss->sge;
  140. while (length) {
  141. u32 len = sge->length;
  142. if (len > length)
  143. len = length;
  144. if (len > sge->sge_length)
  145. len = sge->sge_length;
  146. BUG_ON(len == 0);
  147. memcpy(sge->vaddr, data, len);
  148. sge->vaddr += len;
  149. sge->length -= len;
  150. sge->sge_length -= len;
  151. if (sge->sge_length == 0) {
  152. if (--ss->num_sge)
  153. *sge = *ss->sg_list++;
  154. } else if (sge->length == 0 && sge->mr != NULL) {
  155. if (++sge->n >= IPATH_SEGSZ) {
  156. if (++sge->m >= sge->mr->mapsz)
  157. break;
  158. sge->n = 0;
  159. }
  160. sge->vaddr =
  161. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  162. sge->length =
  163. sge->mr->map[sge->m]->segs[sge->n].length;
  164. }
  165. data += len;
  166. length -= len;
  167. }
  168. }
  169. /**
  170. * ipath_skip_sge - skip over SGE memory - XXX almost dup of prev func
  171. * @ss: the SGE state
  172. * @length: the number of bytes to skip
  173. */
  174. void ipath_skip_sge(struct ipath_sge_state *ss, u32 length)
  175. {
  176. struct ipath_sge *sge = &ss->sge;
  177. while (length) {
  178. u32 len = sge->length;
  179. if (len > length)
  180. len = length;
  181. if (len > sge->sge_length)
  182. len = sge->sge_length;
  183. BUG_ON(len == 0);
  184. sge->vaddr += len;
  185. sge->length -= len;
  186. sge->sge_length -= len;
  187. if (sge->sge_length == 0) {
  188. if (--ss->num_sge)
  189. *sge = *ss->sg_list++;
  190. } else if (sge->length == 0 && sge->mr != NULL) {
  191. if (++sge->n >= IPATH_SEGSZ) {
  192. if (++sge->m >= sge->mr->mapsz)
  193. break;
  194. sge->n = 0;
  195. }
  196. sge->vaddr =
  197. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  198. sge->length =
  199. sge->mr->map[sge->m]->segs[sge->n].length;
  200. }
  201. length -= len;
  202. }
  203. }
  204. /**
  205. * ipath_post_send - post a send on a QP
  206. * @ibqp: the QP to post the send on
  207. * @wr: the list of work requests to post
  208. * @bad_wr: the first bad WR is put here
  209. *
  210. * This may be called from interrupt context.
  211. */
  212. static int ipath_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  213. struct ib_send_wr **bad_wr)
  214. {
  215. struct ipath_qp *qp = to_iqp(ibqp);
  216. int err = 0;
  217. /* Check that state is OK to post send. */
  218. if (!(ib_ipath_state_ops[qp->state] & IPATH_POST_SEND_OK)) {
  219. *bad_wr = wr;
  220. err = -EINVAL;
  221. goto bail;
  222. }
  223. for (; wr; wr = wr->next) {
  224. switch (qp->ibqp.qp_type) {
  225. case IB_QPT_UC:
  226. case IB_QPT_RC:
  227. err = ipath_post_ruc_send(qp, wr);
  228. break;
  229. case IB_QPT_SMI:
  230. case IB_QPT_GSI:
  231. case IB_QPT_UD:
  232. err = ipath_post_ud_send(qp, wr);
  233. break;
  234. default:
  235. err = -EINVAL;
  236. }
  237. if (err) {
  238. *bad_wr = wr;
  239. break;
  240. }
  241. }
  242. bail:
  243. return err;
  244. }
  245. /**
  246. * ipath_post_receive - post a receive on a QP
  247. * @ibqp: the QP to post the receive on
  248. * @wr: the WR to post
  249. * @bad_wr: the first bad WR is put here
  250. *
  251. * This may be called from interrupt context.
  252. */
  253. static int ipath_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  254. struct ib_recv_wr **bad_wr)
  255. {
  256. struct ipath_qp *qp = to_iqp(ibqp);
  257. struct ipath_rwq *wq = qp->r_rq.wq;
  258. unsigned long flags;
  259. int ret;
  260. /* Check that state is OK to post receive. */
  261. if (!(ib_ipath_state_ops[qp->state] & IPATH_POST_RECV_OK) || !wq) {
  262. *bad_wr = wr;
  263. ret = -EINVAL;
  264. goto bail;
  265. }
  266. for (; wr; wr = wr->next) {
  267. struct ipath_rwqe *wqe;
  268. u32 next;
  269. int i;
  270. if ((unsigned) wr->num_sge > qp->r_rq.max_sge) {
  271. *bad_wr = wr;
  272. ret = -ENOMEM;
  273. goto bail;
  274. }
  275. spin_lock_irqsave(&qp->r_rq.lock, flags);
  276. next = wq->head + 1;
  277. if (next >= qp->r_rq.size)
  278. next = 0;
  279. if (next == wq->tail) {
  280. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  281. *bad_wr = wr;
  282. ret = -ENOMEM;
  283. goto bail;
  284. }
  285. wqe = get_rwqe_ptr(&qp->r_rq, wq->head);
  286. wqe->wr_id = wr->wr_id;
  287. wqe->num_sge = wr->num_sge;
  288. for (i = 0; i < wr->num_sge; i++)
  289. wqe->sg_list[i] = wr->sg_list[i];
  290. /* Make sure queue entry is written before the head index. */
  291. smp_wmb();
  292. wq->head = next;
  293. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  294. }
  295. ret = 0;
  296. bail:
  297. return ret;
  298. }
  299. /**
  300. * ipath_qp_rcv - processing an incoming packet on a QP
  301. * @dev: the device the packet came on
  302. * @hdr: the packet header
  303. * @has_grh: true if the packet has a GRH
  304. * @data: the packet data
  305. * @tlen: the packet length
  306. * @qp: the QP the packet came on
  307. *
  308. * This is called from ipath_ib_rcv() to process an incoming packet
  309. * for the given QP.
  310. * Called at interrupt level.
  311. */
  312. static void ipath_qp_rcv(struct ipath_ibdev *dev,
  313. struct ipath_ib_header *hdr, int has_grh,
  314. void *data, u32 tlen, struct ipath_qp *qp)
  315. {
  316. /* Check for valid receive state. */
  317. if (!(ib_ipath_state_ops[qp->state] & IPATH_PROCESS_RECV_OK)) {
  318. dev->n_pkt_drops++;
  319. return;
  320. }
  321. switch (qp->ibqp.qp_type) {
  322. case IB_QPT_SMI:
  323. case IB_QPT_GSI:
  324. if (ib_ipath_disable_sma)
  325. break;
  326. /* FALLTHROUGH */
  327. case IB_QPT_UD:
  328. ipath_ud_rcv(dev, hdr, has_grh, data, tlen, qp);
  329. break;
  330. case IB_QPT_RC:
  331. ipath_rc_rcv(dev, hdr, has_grh, data, tlen, qp);
  332. break;
  333. case IB_QPT_UC:
  334. ipath_uc_rcv(dev, hdr, has_grh, data, tlen, qp);
  335. break;
  336. default:
  337. break;
  338. }
  339. }
  340. /**
  341. * ipath_ib_rcv - process an incoming packet
  342. * @arg: the device pointer
  343. * @rhdr: the header of the packet
  344. * @data: the packet data
  345. * @tlen: the packet length
  346. *
  347. * This is called from ipath_kreceive() to process an incoming packet at
  348. * interrupt level. Tlen is the length of the header + data + CRC in bytes.
  349. */
  350. void ipath_ib_rcv(struct ipath_ibdev *dev, void *rhdr, void *data,
  351. u32 tlen)
  352. {
  353. struct ipath_ib_header *hdr = rhdr;
  354. struct ipath_other_headers *ohdr;
  355. struct ipath_qp *qp;
  356. u32 qp_num;
  357. int lnh;
  358. u8 opcode;
  359. u16 lid;
  360. if (unlikely(dev == NULL))
  361. goto bail;
  362. if (unlikely(tlen < 24)) { /* LRH+BTH+CRC */
  363. dev->rcv_errors++;
  364. goto bail;
  365. }
  366. /* Check for a valid destination LID (see ch. 7.11.1). */
  367. lid = be16_to_cpu(hdr->lrh[1]);
  368. if (lid < IPATH_MULTICAST_LID_BASE) {
  369. lid &= ~((1 << (dev->mkeyprot_resv_lmc & 7)) - 1);
  370. if (unlikely(lid != dev->dd->ipath_lid)) {
  371. dev->rcv_errors++;
  372. goto bail;
  373. }
  374. }
  375. /* Check for GRH */
  376. lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  377. if (lnh == IPATH_LRH_BTH)
  378. ohdr = &hdr->u.oth;
  379. else if (lnh == IPATH_LRH_GRH)
  380. ohdr = &hdr->u.l.oth;
  381. else {
  382. dev->rcv_errors++;
  383. goto bail;
  384. }
  385. opcode = be32_to_cpu(ohdr->bth[0]) >> 24;
  386. dev->opstats[opcode].n_bytes += tlen;
  387. dev->opstats[opcode].n_packets++;
  388. /* Get the destination QP number. */
  389. qp_num = be32_to_cpu(ohdr->bth[1]) & IPATH_QPN_MASK;
  390. if (qp_num == IPATH_MULTICAST_QPN) {
  391. struct ipath_mcast *mcast;
  392. struct ipath_mcast_qp *p;
  393. if (lnh != IPATH_LRH_GRH) {
  394. dev->n_pkt_drops++;
  395. goto bail;
  396. }
  397. mcast = ipath_mcast_find(&hdr->u.l.grh.dgid);
  398. if (mcast == NULL) {
  399. dev->n_pkt_drops++;
  400. goto bail;
  401. }
  402. dev->n_multicast_rcv++;
  403. list_for_each_entry_rcu(p, &mcast->qp_list, list)
  404. ipath_qp_rcv(dev, hdr, 1, data, tlen, p->qp);
  405. /*
  406. * Notify ipath_multicast_detach() if it is waiting for us
  407. * to finish.
  408. */
  409. if (atomic_dec_return(&mcast->refcount) <= 1)
  410. wake_up(&mcast->wait);
  411. } else {
  412. qp = ipath_lookup_qpn(&dev->qp_table, qp_num);
  413. if (qp) {
  414. dev->n_unicast_rcv++;
  415. ipath_qp_rcv(dev, hdr, lnh == IPATH_LRH_GRH, data,
  416. tlen, qp);
  417. /*
  418. * Notify ipath_destroy_qp() if it is waiting
  419. * for us to finish.
  420. */
  421. if (atomic_dec_and_test(&qp->refcount))
  422. wake_up(&qp->wait);
  423. } else
  424. dev->n_pkt_drops++;
  425. }
  426. bail:;
  427. }
  428. /**
  429. * ipath_ib_timer - verbs timer
  430. * @arg: the device pointer
  431. *
  432. * This is called from ipath_do_rcv_timer() at interrupt level to check for
  433. * QPs which need retransmits and to collect performance numbers.
  434. */
  435. void ipath_ib_timer(struct ipath_ibdev *dev)
  436. {
  437. struct ipath_qp *resend = NULL;
  438. struct list_head *last;
  439. struct ipath_qp *qp;
  440. unsigned long flags;
  441. if (dev == NULL)
  442. return;
  443. spin_lock_irqsave(&dev->pending_lock, flags);
  444. /* Start filling the next pending queue. */
  445. if (++dev->pending_index >= ARRAY_SIZE(dev->pending))
  446. dev->pending_index = 0;
  447. /* Save any requests still in the new queue, they have timed out. */
  448. last = &dev->pending[dev->pending_index];
  449. while (!list_empty(last)) {
  450. qp = list_entry(last->next, struct ipath_qp, timerwait);
  451. list_del_init(&qp->timerwait);
  452. qp->timer_next = resend;
  453. resend = qp;
  454. atomic_inc(&qp->refcount);
  455. }
  456. last = &dev->rnrwait;
  457. if (!list_empty(last)) {
  458. qp = list_entry(last->next, struct ipath_qp, timerwait);
  459. if (--qp->s_rnr_timeout == 0) {
  460. do {
  461. list_del_init(&qp->timerwait);
  462. tasklet_hi_schedule(&qp->s_task);
  463. if (list_empty(last))
  464. break;
  465. qp = list_entry(last->next, struct ipath_qp,
  466. timerwait);
  467. } while (qp->s_rnr_timeout == 0);
  468. }
  469. }
  470. /*
  471. * We should only be in the started state if pma_sample_start != 0
  472. */
  473. if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED &&
  474. --dev->pma_sample_start == 0) {
  475. dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  476. ipath_snapshot_counters(dev->dd, &dev->ipath_sword,
  477. &dev->ipath_rword,
  478. &dev->ipath_spkts,
  479. &dev->ipath_rpkts,
  480. &dev->ipath_xmit_wait);
  481. }
  482. if (dev->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) {
  483. if (dev->pma_sample_interval == 0) {
  484. u64 ta, tb, tc, td, te;
  485. dev->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  486. ipath_snapshot_counters(dev->dd, &ta, &tb,
  487. &tc, &td, &te);
  488. dev->ipath_sword = ta - dev->ipath_sword;
  489. dev->ipath_rword = tb - dev->ipath_rword;
  490. dev->ipath_spkts = tc - dev->ipath_spkts;
  491. dev->ipath_rpkts = td - dev->ipath_rpkts;
  492. dev->ipath_xmit_wait = te - dev->ipath_xmit_wait;
  493. }
  494. else
  495. dev->pma_sample_interval--;
  496. }
  497. spin_unlock_irqrestore(&dev->pending_lock, flags);
  498. /* XXX What if timer fires again while this is running? */
  499. for (qp = resend; qp != NULL; qp = qp->timer_next) {
  500. struct ib_wc wc;
  501. spin_lock_irqsave(&qp->s_lock, flags);
  502. if (qp->s_last != qp->s_tail && qp->state == IB_QPS_RTS) {
  503. dev->n_timeouts++;
  504. ipath_restart_rc(qp, qp->s_last_psn + 1, &wc);
  505. }
  506. spin_unlock_irqrestore(&qp->s_lock, flags);
  507. /* Notify ipath_destroy_qp() if it is waiting. */
  508. if (atomic_dec_and_test(&qp->refcount))
  509. wake_up(&qp->wait);
  510. }
  511. }
  512. static void update_sge(struct ipath_sge_state *ss, u32 length)
  513. {
  514. struct ipath_sge *sge = &ss->sge;
  515. sge->vaddr += length;
  516. sge->length -= length;
  517. sge->sge_length -= length;
  518. if (sge->sge_length == 0) {
  519. if (--ss->num_sge)
  520. *sge = *ss->sg_list++;
  521. } else if (sge->length == 0 && sge->mr != NULL) {
  522. if (++sge->n >= IPATH_SEGSZ) {
  523. if (++sge->m >= sge->mr->mapsz)
  524. return;
  525. sge->n = 0;
  526. }
  527. sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
  528. sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
  529. }
  530. }
  531. #ifdef __LITTLE_ENDIAN
  532. static inline u32 get_upper_bits(u32 data, u32 shift)
  533. {
  534. return data >> shift;
  535. }
  536. static inline u32 set_upper_bits(u32 data, u32 shift)
  537. {
  538. return data << shift;
  539. }
  540. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  541. {
  542. data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
  543. data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  544. return data;
  545. }
  546. #else
  547. static inline u32 get_upper_bits(u32 data, u32 shift)
  548. {
  549. return data << shift;
  550. }
  551. static inline u32 set_upper_bits(u32 data, u32 shift)
  552. {
  553. return data >> shift;
  554. }
  555. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  556. {
  557. data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
  558. data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  559. return data;
  560. }
  561. #endif
  562. static void copy_io(u32 __iomem *piobuf, struct ipath_sge_state *ss,
  563. u32 length)
  564. {
  565. u32 extra = 0;
  566. u32 data = 0;
  567. u32 last;
  568. while (1) {
  569. u32 len = ss->sge.length;
  570. u32 off;
  571. BUG_ON(len == 0);
  572. if (len > length)
  573. len = length;
  574. if (len > ss->sge.sge_length)
  575. len = ss->sge.sge_length;
  576. /* If the source address is not aligned, try to align it. */
  577. off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
  578. if (off) {
  579. u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
  580. ~(sizeof(u32) - 1));
  581. u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
  582. u32 y;
  583. y = sizeof(u32) - off;
  584. if (len > y)
  585. len = y;
  586. if (len + extra >= sizeof(u32)) {
  587. data |= set_upper_bits(v, extra *
  588. BITS_PER_BYTE);
  589. len = sizeof(u32) - extra;
  590. if (len == length) {
  591. last = data;
  592. break;
  593. }
  594. __raw_writel(data, piobuf);
  595. piobuf++;
  596. extra = 0;
  597. data = 0;
  598. } else {
  599. /* Clear unused upper bytes */
  600. data |= clear_upper_bytes(v, len, extra);
  601. if (len == length) {
  602. last = data;
  603. break;
  604. }
  605. extra += len;
  606. }
  607. } else if (extra) {
  608. /* Source address is aligned. */
  609. u32 *addr = (u32 *) ss->sge.vaddr;
  610. int shift = extra * BITS_PER_BYTE;
  611. int ushift = 32 - shift;
  612. u32 l = len;
  613. while (l >= sizeof(u32)) {
  614. u32 v = *addr;
  615. data |= set_upper_bits(v, shift);
  616. __raw_writel(data, piobuf);
  617. data = get_upper_bits(v, ushift);
  618. piobuf++;
  619. addr++;
  620. l -= sizeof(u32);
  621. }
  622. /*
  623. * We still have 'extra' number of bytes leftover.
  624. */
  625. if (l) {
  626. u32 v = *addr;
  627. if (l + extra >= sizeof(u32)) {
  628. data |= set_upper_bits(v, shift);
  629. len -= l + extra - sizeof(u32);
  630. if (len == length) {
  631. last = data;
  632. break;
  633. }
  634. __raw_writel(data, piobuf);
  635. piobuf++;
  636. extra = 0;
  637. data = 0;
  638. } else {
  639. /* Clear unused upper bytes */
  640. data |= clear_upper_bytes(v, l,
  641. extra);
  642. if (len == length) {
  643. last = data;
  644. break;
  645. }
  646. extra += l;
  647. }
  648. } else if (len == length) {
  649. last = data;
  650. break;
  651. }
  652. } else if (len == length) {
  653. u32 w;
  654. /*
  655. * Need to round up for the last dword in the
  656. * packet.
  657. */
  658. w = (len + 3) >> 2;
  659. __iowrite32_copy(piobuf, ss->sge.vaddr, w - 1);
  660. piobuf += w - 1;
  661. last = ((u32 *) ss->sge.vaddr)[w - 1];
  662. break;
  663. } else {
  664. u32 w = len >> 2;
  665. __iowrite32_copy(piobuf, ss->sge.vaddr, w);
  666. piobuf += w;
  667. extra = len & (sizeof(u32) - 1);
  668. if (extra) {
  669. u32 v = ((u32 *) ss->sge.vaddr)[w];
  670. /* Clear unused upper bytes */
  671. data = clear_upper_bytes(v, extra, 0);
  672. }
  673. }
  674. update_sge(ss, len);
  675. length -= len;
  676. }
  677. /* Update address before sending packet. */
  678. update_sge(ss, length);
  679. /* must flush early everything before trigger word */
  680. ipath_flush_wc();
  681. __raw_writel(last, piobuf);
  682. /* be sure trigger word is written */
  683. ipath_flush_wc();
  684. }
  685. /**
  686. * ipath_verbs_send - send a packet
  687. * @dd: the infinipath device
  688. * @hdrwords: the number of words in the header
  689. * @hdr: the packet header
  690. * @len: the length of the packet in bytes
  691. * @ss: the SGE to send
  692. */
  693. int ipath_verbs_send(struct ipath_devdata *dd, u32 hdrwords,
  694. u32 *hdr, u32 len, struct ipath_sge_state *ss)
  695. {
  696. u32 __iomem *piobuf;
  697. u32 plen;
  698. int ret;
  699. /* +1 is for the qword padding of pbc */
  700. plen = hdrwords + ((len + 3) >> 2) + 1;
  701. if (unlikely((plen << 2) > dd->ipath_ibmaxlen)) {
  702. ret = -EINVAL;
  703. goto bail;
  704. }
  705. /* Get a PIO buffer to use. */
  706. piobuf = ipath_getpiobuf(dd, NULL);
  707. if (unlikely(piobuf == NULL)) {
  708. ret = -EBUSY;
  709. goto bail;
  710. }
  711. /*
  712. * Write len to control qword, no flags.
  713. * We have to flush after the PBC for correctness on some cpus
  714. * or WC buffer can be written out of order.
  715. */
  716. writeq(plen, piobuf);
  717. ipath_flush_wc();
  718. piobuf += 2;
  719. if (len == 0) {
  720. /*
  721. * If there is just the header portion, must flush before
  722. * writing last word of header for correctness, and after
  723. * the last header word (trigger word).
  724. */
  725. __iowrite32_copy(piobuf, hdr, hdrwords - 1);
  726. ipath_flush_wc();
  727. __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
  728. ipath_flush_wc();
  729. ret = 0;
  730. goto bail;
  731. }
  732. __iowrite32_copy(piobuf, hdr, hdrwords);
  733. piobuf += hdrwords;
  734. /* The common case is aligned and contained in one segment. */
  735. if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
  736. !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
  737. u32 w;
  738. u32 *addr = (u32 *) ss->sge.vaddr;
  739. /* Update address before sending packet. */
  740. update_sge(ss, len);
  741. /* Need to round up for the last dword in the packet. */
  742. w = (len + 3) >> 2;
  743. __iowrite32_copy(piobuf, addr, w - 1);
  744. /* must flush early everything before trigger word */
  745. ipath_flush_wc();
  746. __raw_writel(addr[w - 1], piobuf + w - 1);
  747. /* be sure trigger word is written */
  748. ipath_flush_wc();
  749. ret = 0;
  750. goto bail;
  751. }
  752. copy_io(piobuf, ss, len);
  753. ret = 0;
  754. bail:
  755. return ret;
  756. }
  757. int ipath_snapshot_counters(struct ipath_devdata *dd, u64 *swords,
  758. u64 *rwords, u64 *spkts, u64 *rpkts,
  759. u64 *xmit_wait)
  760. {
  761. int ret;
  762. if (!(dd->ipath_flags & IPATH_INITTED)) {
  763. /* no hardware, freeze, etc. */
  764. ipath_dbg("unit %u not usable\n", dd->ipath_unit);
  765. ret = -EINVAL;
  766. goto bail;
  767. }
  768. *swords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordsendcnt);
  769. *rwords = ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordrcvcnt);
  770. *spkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktsendcnt);
  771. *rpkts = ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktrcvcnt);
  772. *xmit_wait = ipath_snap_cntr(dd, dd->ipath_cregs->cr_sendstallcnt);
  773. ret = 0;
  774. bail:
  775. return ret;
  776. }
  777. /**
  778. * ipath_get_counters - get various chip counters
  779. * @dd: the infinipath device
  780. * @cntrs: counters are placed here
  781. *
  782. * Return the counters needed by recv_pma_get_portcounters().
  783. */
  784. int ipath_get_counters(struct ipath_devdata *dd,
  785. struct ipath_verbs_counters *cntrs)
  786. {
  787. int ret;
  788. if (!(dd->ipath_flags & IPATH_INITTED)) {
  789. /* no hardware, freeze, etc. */
  790. ipath_dbg("unit %u not usable\n", dd->ipath_unit);
  791. ret = -EINVAL;
  792. goto bail;
  793. }
  794. cntrs->symbol_error_counter =
  795. ipath_snap_cntr(dd, dd->ipath_cregs->cr_ibsymbolerrcnt);
  796. cntrs->link_error_recovery_counter =
  797. ipath_snap_cntr(dd, dd->ipath_cregs->cr_iblinkerrrecovcnt);
  798. /*
  799. * The link downed counter counts when the other side downs the
  800. * connection. We add in the number of times we downed the link
  801. * due to local link integrity errors to compensate.
  802. */
  803. cntrs->link_downed_counter =
  804. ipath_snap_cntr(dd, dd->ipath_cregs->cr_iblinkdowncnt);
  805. cntrs->port_rcv_errors =
  806. ipath_snap_cntr(dd, dd->ipath_cregs->cr_rxdroppktcnt) +
  807. ipath_snap_cntr(dd, dd->ipath_cregs->cr_rcvovflcnt) +
  808. ipath_snap_cntr(dd, dd->ipath_cregs->cr_portovflcnt) +
  809. ipath_snap_cntr(dd, dd->ipath_cregs->cr_err_rlencnt) +
  810. ipath_snap_cntr(dd, dd->ipath_cregs->cr_invalidrlencnt) +
  811. ipath_snap_cntr(dd, dd->ipath_cregs->cr_erricrccnt) +
  812. ipath_snap_cntr(dd, dd->ipath_cregs->cr_errvcrccnt) +
  813. ipath_snap_cntr(dd, dd->ipath_cregs->cr_errlpcrccnt) +
  814. ipath_snap_cntr(dd, dd->ipath_cregs->cr_badformatcnt) +
  815. dd->ipath_rxfc_unsupvl_errs;
  816. cntrs->port_rcv_remphys_errors =
  817. ipath_snap_cntr(dd, dd->ipath_cregs->cr_rcvebpcnt);
  818. cntrs->port_xmit_discards =
  819. ipath_snap_cntr(dd, dd->ipath_cregs->cr_unsupvlcnt);
  820. cntrs->port_xmit_data =
  821. ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordsendcnt);
  822. cntrs->port_rcv_data =
  823. ipath_snap_cntr(dd, dd->ipath_cregs->cr_wordrcvcnt);
  824. cntrs->port_xmit_packets =
  825. ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktsendcnt);
  826. cntrs->port_rcv_packets =
  827. ipath_snap_cntr(dd, dd->ipath_cregs->cr_pktrcvcnt);
  828. cntrs->local_link_integrity_errors =
  829. (dd->ipath_flags & IPATH_GPIO_ERRINTRS) ?
  830. dd->ipath_lli_errs : dd->ipath_lli_errors;
  831. cntrs->excessive_buffer_overrun_errors = dd->ipath_overrun_thresh_errs;
  832. ret = 0;
  833. bail:
  834. return ret;
  835. }
  836. /**
  837. * ipath_ib_piobufavail - callback when a PIO buffer is available
  838. * @arg: the device pointer
  839. *
  840. * This is called from ipath_intr() at interrupt level when a PIO buffer is
  841. * available after ipath_verbs_send() returned an error that no buffers were
  842. * available. Return 1 if we consumed all the PIO buffers and we still have
  843. * QPs waiting for buffers (for now, just do a tasklet_hi_schedule and
  844. * return zero).
  845. */
  846. int ipath_ib_piobufavail(struct ipath_ibdev *dev)
  847. {
  848. struct ipath_qp *qp;
  849. unsigned long flags;
  850. if (dev == NULL)
  851. goto bail;
  852. spin_lock_irqsave(&dev->pending_lock, flags);
  853. while (!list_empty(&dev->piowait)) {
  854. qp = list_entry(dev->piowait.next, struct ipath_qp,
  855. piowait);
  856. list_del_init(&qp->piowait);
  857. clear_bit(IPATH_S_BUSY, &qp->s_busy);
  858. tasklet_hi_schedule(&qp->s_task);
  859. }
  860. spin_unlock_irqrestore(&dev->pending_lock, flags);
  861. bail:
  862. return 0;
  863. }
  864. static int ipath_query_device(struct ib_device *ibdev,
  865. struct ib_device_attr *props)
  866. {
  867. struct ipath_ibdev *dev = to_idev(ibdev);
  868. memset(props, 0, sizeof(*props));
  869. props->device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
  870. IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
  871. IB_DEVICE_SYS_IMAGE_GUID;
  872. props->page_size_cap = PAGE_SIZE;
  873. props->vendor_id = dev->dd->ipath_vendorid;
  874. props->vendor_part_id = dev->dd->ipath_deviceid;
  875. props->hw_ver = dev->dd->ipath_pcirev;
  876. props->sys_image_guid = dev->sys_image_guid;
  877. props->max_mr_size = ~0ull;
  878. props->max_qp = ib_ipath_max_qps;
  879. props->max_qp_wr = ib_ipath_max_qp_wrs;
  880. props->max_sge = ib_ipath_max_sges;
  881. props->max_cq = ib_ipath_max_cqs;
  882. props->max_ah = ib_ipath_max_ahs;
  883. props->max_cqe = ib_ipath_max_cqes;
  884. props->max_mr = dev->lk_table.max;
  885. props->max_fmr = dev->lk_table.max;
  886. props->max_map_per_fmr = 32767;
  887. props->max_pd = ib_ipath_max_pds;
  888. props->max_qp_rd_atom = IPATH_MAX_RDMA_ATOMIC;
  889. props->max_qp_init_rd_atom = 255;
  890. /* props->max_res_rd_atom */
  891. props->max_srq = ib_ipath_max_srqs;
  892. props->max_srq_wr = ib_ipath_max_srq_wrs;
  893. props->max_srq_sge = ib_ipath_max_srq_sges;
  894. /* props->local_ca_ack_delay */
  895. props->atomic_cap = IB_ATOMIC_GLOB;
  896. props->max_pkeys = ipath_get_npkeys(dev->dd);
  897. props->max_mcast_grp = ib_ipath_max_mcast_grps;
  898. props->max_mcast_qp_attach = ib_ipath_max_mcast_qp_attached;
  899. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  900. props->max_mcast_grp;
  901. return 0;
  902. }
  903. const u8 ipath_cvt_physportstate[16] = {
  904. [INFINIPATH_IBCS_LT_STATE_DISABLED] = 3,
  905. [INFINIPATH_IBCS_LT_STATE_LINKUP] = 5,
  906. [INFINIPATH_IBCS_LT_STATE_POLLACTIVE] = 2,
  907. [INFINIPATH_IBCS_LT_STATE_POLLQUIET] = 2,
  908. [INFINIPATH_IBCS_LT_STATE_SLEEPDELAY] = 1,
  909. [INFINIPATH_IBCS_LT_STATE_SLEEPQUIET] = 1,
  910. [INFINIPATH_IBCS_LT_STATE_CFGDEBOUNCE] = 4,
  911. [INFINIPATH_IBCS_LT_STATE_CFGRCVFCFG] = 4,
  912. [INFINIPATH_IBCS_LT_STATE_CFGWAITRMT] = 4,
  913. [INFINIPATH_IBCS_LT_STATE_CFGIDLE] = 4,
  914. [INFINIPATH_IBCS_LT_STATE_RECOVERRETRAIN] = 6,
  915. [INFINIPATH_IBCS_LT_STATE_RECOVERWAITRMT] = 6,
  916. [INFINIPATH_IBCS_LT_STATE_RECOVERIDLE] = 6,
  917. };
  918. u32 ipath_get_cr_errpkey(struct ipath_devdata *dd)
  919. {
  920. return ipath_read_creg32(dd, dd->ipath_cregs->cr_errpkey);
  921. }
  922. static int ipath_query_port(struct ib_device *ibdev,
  923. u8 port, struct ib_port_attr *props)
  924. {
  925. struct ipath_ibdev *dev = to_idev(ibdev);
  926. enum ib_mtu mtu;
  927. u16 lid = dev->dd->ipath_lid;
  928. u64 ibcstat;
  929. memset(props, 0, sizeof(*props));
  930. props->lid = lid ? lid : __constant_be16_to_cpu(IB_LID_PERMISSIVE);
  931. props->lmc = dev->mkeyprot_resv_lmc & 7;
  932. props->sm_lid = dev->sm_lid;
  933. props->sm_sl = dev->sm_sl;
  934. ibcstat = dev->dd->ipath_lastibcstat;
  935. props->state = ((ibcstat >> 4) & 0x3) + 1;
  936. /* See phys_state_show() */
  937. props->phys_state = ipath_cvt_physportstate[
  938. dev->dd->ipath_lastibcstat & 0xf];
  939. props->port_cap_flags = dev->port_cap_flags;
  940. props->gid_tbl_len = 1;
  941. props->max_msg_sz = 0x80000000;
  942. props->pkey_tbl_len = ipath_get_npkeys(dev->dd);
  943. props->bad_pkey_cntr = ipath_get_cr_errpkey(dev->dd) -
  944. dev->z_pkey_violations;
  945. props->qkey_viol_cntr = dev->qkey_violations;
  946. props->active_width = IB_WIDTH_4X;
  947. /* See rate_show() */
  948. props->active_speed = 1; /* Regular 10Mbs speed. */
  949. props->max_vl_num = 1; /* VLCap = VL0 */
  950. props->init_type_reply = 0;
  951. /*
  952. * Note: the chips support a maximum MTU of 4096, but the driver
  953. * hasn't implemented this feature yet, so set the maximum value
  954. * to 2048.
  955. */
  956. props->max_mtu = IB_MTU_2048;
  957. switch (dev->dd->ipath_ibmtu) {
  958. case 4096:
  959. mtu = IB_MTU_4096;
  960. break;
  961. case 2048:
  962. mtu = IB_MTU_2048;
  963. break;
  964. case 1024:
  965. mtu = IB_MTU_1024;
  966. break;
  967. case 512:
  968. mtu = IB_MTU_512;
  969. break;
  970. case 256:
  971. mtu = IB_MTU_256;
  972. break;
  973. default:
  974. mtu = IB_MTU_2048;
  975. }
  976. props->active_mtu = mtu;
  977. props->subnet_timeout = dev->subnet_timeout;
  978. return 0;
  979. }
  980. static int ipath_modify_device(struct ib_device *device,
  981. int device_modify_mask,
  982. struct ib_device_modify *device_modify)
  983. {
  984. int ret;
  985. if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
  986. IB_DEVICE_MODIFY_NODE_DESC)) {
  987. ret = -EOPNOTSUPP;
  988. goto bail;
  989. }
  990. if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC)
  991. memcpy(device->node_desc, device_modify->node_desc, 64);
  992. if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID)
  993. to_idev(device)->sys_image_guid =
  994. cpu_to_be64(device_modify->sys_image_guid);
  995. ret = 0;
  996. bail:
  997. return ret;
  998. }
  999. static int ipath_modify_port(struct ib_device *ibdev,
  1000. u8 port, int port_modify_mask,
  1001. struct ib_port_modify *props)
  1002. {
  1003. struct ipath_ibdev *dev = to_idev(ibdev);
  1004. dev->port_cap_flags |= props->set_port_cap_mask;
  1005. dev->port_cap_flags &= ~props->clr_port_cap_mask;
  1006. if (port_modify_mask & IB_PORT_SHUTDOWN)
  1007. ipath_set_linkstate(dev->dd, IPATH_IB_LINKDOWN);
  1008. if (port_modify_mask & IB_PORT_RESET_QKEY_CNTR)
  1009. dev->qkey_violations = 0;
  1010. return 0;
  1011. }
  1012. static int ipath_query_gid(struct ib_device *ibdev, u8 port,
  1013. int index, union ib_gid *gid)
  1014. {
  1015. struct ipath_ibdev *dev = to_idev(ibdev);
  1016. int ret;
  1017. if (index >= 1) {
  1018. ret = -EINVAL;
  1019. goto bail;
  1020. }
  1021. gid->global.subnet_prefix = dev->gid_prefix;
  1022. gid->global.interface_id = dev->dd->ipath_guid;
  1023. ret = 0;
  1024. bail:
  1025. return ret;
  1026. }
  1027. static struct ib_pd *ipath_alloc_pd(struct ib_device *ibdev,
  1028. struct ib_ucontext *context,
  1029. struct ib_udata *udata)
  1030. {
  1031. struct ipath_ibdev *dev = to_idev(ibdev);
  1032. struct ipath_pd *pd;
  1033. struct ib_pd *ret;
  1034. /*
  1035. * This is actually totally arbitrary. Some correctness tests
  1036. * assume there's a maximum number of PDs that can be allocated.
  1037. * We don't actually have this limit, but we fail the test if
  1038. * we allow allocations of more than we report for this value.
  1039. */
  1040. pd = kmalloc(sizeof *pd, GFP_KERNEL);
  1041. if (!pd) {
  1042. ret = ERR_PTR(-ENOMEM);
  1043. goto bail;
  1044. }
  1045. spin_lock(&dev->n_pds_lock);
  1046. if (dev->n_pds_allocated == ib_ipath_max_pds) {
  1047. spin_unlock(&dev->n_pds_lock);
  1048. kfree(pd);
  1049. ret = ERR_PTR(-ENOMEM);
  1050. goto bail;
  1051. }
  1052. dev->n_pds_allocated++;
  1053. spin_unlock(&dev->n_pds_lock);
  1054. /* ib_alloc_pd() will initialize pd->ibpd. */
  1055. pd->user = udata != NULL;
  1056. ret = &pd->ibpd;
  1057. bail:
  1058. return ret;
  1059. }
  1060. static int ipath_dealloc_pd(struct ib_pd *ibpd)
  1061. {
  1062. struct ipath_pd *pd = to_ipd(ibpd);
  1063. struct ipath_ibdev *dev = to_idev(ibpd->device);
  1064. spin_lock(&dev->n_pds_lock);
  1065. dev->n_pds_allocated--;
  1066. spin_unlock(&dev->n_pds_lock);
  1067. kfree(pd);
  1068. return 0;
  1069. }
  1070. /**
  1071. * ipath_create_ah - create an address handle
  1072. * @pd: the protection domain
  1073. * @ah_attr: the attributes of the AH
  1074. *
  1075. * This may be called from interrupt context.
  1076. */
  1077. static struct ib_ah *ipath_create_ah(struct ib_pd *pd,
  1078. struct ib_ah_attr *ah_attr)
  1079. {
  1080. struct ipath_ah *ah;
  1081. struct ib_ah *ret;
  1082. struct ipath_ibdev *dev = to_idev(pd->device);
  1083. unsigned long flags;
  1084. /* A multicast address requires a GRH (see ch. 8.4.1). */
  1085. if (ah_attr->dlid >= IPATH_MULTICAST_LID_BASE &&
  1086. ah_attr->dlid != IPATH_PERMISSIVE_LID &&
  1087. !(ah_attr->ah_flags & IB_AH_GRH)) {
  1088. ret = ERR_PTR(-EINVAL);
  1089. goto bail;
  1090. }
  1091. if (ah_attr->dlid == 0) {
  1092. ret = ERR_PTR(-EINVAL);
  1093. goto bail;
  1094. }
  1095. if (ah_attr->port_num < 1 ||
  1096. ah_attr->port_num > pd->device->phys_port_cnt) {
  1097. ret = ERR_PTR(-EINVAL);
  1098. goto bail;
  1099. }
  1100. ah = kmalloc(sizeof *ah, GFP_ATOMIC);
  1101. if (!ah) {
  1102. ret = ERR_PTR(-ENOMEM);
  1103. goto bail;
  1104. }
  1105. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1106. if (dev->n_ahs_allocated == ib_ipath_max_ahs) {
  1107. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1108. kfree(ah);
  1109. ret = ERR_PTR(-ENOMEM);
  1110. goto bail;
  1111. }
  1112. dev->n_ahs_allocated++;
  1113. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1114. /* ib_create_ah() will initialize ah->ibah. */
  1115. ah->attr = *ah_attr;
  1116. ret = &ah->ibah;
  1117. bail:
  1118. return ret;
  1119. }
  1120. /**
  1121. * ipath_destroy_ah - destroy an address handle
  1122. * @ibah: the AH to destroy
  1123. *
  1124. * This may be called from interrupt context.
  1125. */
  1126. static int ipath_destroy_ah(struct ib_ah *ibah)
  1127. {
  1128. struct ipath_ibdev *dev = to_idev(ibah->device);
  1129. struct ipath_ah *ah = to_iah(ibah);
  1130. unsigned long flags;
  1131. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1132. dev->n_ahs_allocated--;
  1133. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1134. kfree(ah);
  1135. return 0;
  1136. }
  1137. static int ipath_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1138. {
  1139. struct ipath_ah *ah = to_iah(ibah);
  1140. *ah_attr = ah->attr;
  1141. return 0;
  1142. }
  1143. /**
  1144. * ipath_get_npkeys - return the size of the PKEY table for port 0
  1145. * @dd: the infinipath device
  1146. */
  1147. unsigned ipath_get_npkeys(struct ipath_devdata *dd)
  1148. {
  1149. return ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys);
  1150. }
  1151. /**
  1152. * ipath_get_pkey - return the indexed PKEY from the port 0 PKEY table
  1153. * @dd: the infinipath device
  1154. * @index: the PKEY index
  1155. */
  1156. unsigned ipath_get_pkey(struct ipath_devdata *dd, unsigned index)
  1157. {
  1158. unsigned ret;
  1159. if (index >= ARRAY_SIZE(dd->ipath_pd[0]->port_pkeys))
  1160. ret = 0;
  1161. else
  1162. ret = dd->ipath_pd[0]->port_pkeys[index];
  1163. return ret;
  1164. }
  1165. static int ipath_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1166. u16 *pkey)
  1167. {
  1168. struct ipath_ibdev *dev = to_idev(ibdev);
  1169. int ret;
  1170. if (index >= ipath_get_npkeys(dev->dd)) {
  1171. ret = -EINVAL;
  1172. goto bail;
  1173. }
  1174. *pkey = ipath_get_pkey(dev->dd, index);
  1175. ret = 0;
  1176. bail:
  1177. return ret;
  1178. }
  1179. /**
  1180. * ipath_alloc_ucontext - allocate a ucontest
  1181. * @ibdev: the infiniband device
  1182. * @udata: not used by the InfiniPath driver
  1183. */
  1184. static struct ib_ucontext *ipath_alloc_ucontext(struct ib_device *ibdev,
  1185. struct ib_udata *udata)
  1186. {
  1187. struct ipath_ucontext *context;
  1188. struct ib_ucontext *ret;
  1189. context = kmalloc(sizeof *context, GFP_KERNEL);
  1190. if (!context) {
  1191. ret = ERR_PTR(-ENOMEM);
  1192. goto bail;
  1193. }
  1194. ret = &context->ibucontext;
  1195. bail:
  1196. return ret;
  1197. }
  1198. static int ipath_dealloc_ucontext(struct ib_ucontext *context)
  1199. {
  1200. kfree(to_iucontext(context));
  1201. return 0;
  1202. }
  1203. static int ipath_verbs_register_sysfs(struct ib_device *dev);
  1204. static void __verbs_timer(unsigned long arg)
  1205. {
  1206. struct ipath_devdata *dd = (struct ipath_devdata *) arg;
  1207. /* Handle verbs layer timeouts. */
  1208. ipath_ib_timer(dd->verbs_dev);
  1209. mod_timer(&dd->verbs_timer, jiffies + 1);
  1210. }
  1211. static int enable_timer(struct ipath_devdata *dd)
  1212. {
  1213. /*
  1214. * Early chips had a design flaw where the chip and kernel idea
  1215. * of the tail register don't always agree, and therefore we won't
  1216. * get an interrupt on the next packet received.
  1217. * If the board supports per packet receive interrupts, use it.
  1218. * Otherwise, the timer function periodically checks for packets
  1219. * to cover this case.
  1220. * Either way, the timer is needed for verbs layer related
  1221. * processing.
  1222. */
  1223. if (dd->ipath_flags & IPATH_GPIO_INTR) {
  1224. ipath_write_kreg(dd, dd->ipath_kregs->kr_debugportselect,
  1225. 0x2074076542310ULL);
  1226. /* Enable GPIO bit 2 interrupt */
  1227. dd->ipath_gpio_mask |= (u64) (1 << IPATH_GPIO_PORT0_BIT);
  1228. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  1229. dd->ipath_gpio_mask);
  1230. }
  1231. init_timer(&dd->verbs_timer);
  1232. dd->verbs_timer.function = __verbs_timer;
  1233. dd->verbs_timer.data = (unsigned long)dd;
  1234. dd->verbs_timer.expires = jiffies + 1;
  1235. add_timer(&dd->verbs_timer);
  1236. return 0;
  1237. }
  1238. static int disable_timer(struct ipath_devdata *dd)
  1239. {
  1240. /* Disable GPIO bit 2 interrupt */
  1241. if (dd->ipath_flags & IPATH_GPIO_INTR) {
  1242. u64 val;
  1243. /* Disable GPIO bit 2 interrupt */
  1244. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_gpio_mask);
  1245. dd->ipath_gpio_mask &= ~((u64) (1 << IPATH_GPIO_PORT0_BIT));
  1246. ipath_write_kreg(dd, dd->ipath_kregs->kr_gpio_mask,
  1247. dd->ipath_gpio_mask);
  1248. /*
  1249. * We might want to undo changes to debugportselect,
  1250. * but how?
  1251. */
  1252. }
  1253. del_timer_sync(&dd->verbs_timer);
  1254. return 0;
  1255. }
  1256. /**
  1257. * ipath_register_ib_device - register our device with the infiniband core
  1258. * @dd: the device data structure
  1259. * Return the allocated ipath_ibdev pointer or NULL on error.
  1260. */
  1261. int ipath_register_ib_device(struct ipath_devdata *dd)
  1262. {
  1263. struct ipath_verbs_counters cntrs;
  1264. struct ipath_ibdev *idev;
  1265. struct ib_device *dev;
  1266. int ret;
  1267. idev = (struct ipath_ibdev *)ib_alloc_device(sizeof *idev);
  1268. if (idev == NULL) {
  1269. ret = -ENOMEM;
  1270. goto bail;
  1271. }
  1272. dev = &idev->ibdev;
  1273. /* Only need to initialize non-zero fields. */
  1274. spin_lock_init(&idev->n_pds_lock);
  1275. spin_lock_init(&idev->n_ahs_lock);
  1276. spin_lock_init(&idev->n_cqs_lock);
  1277. spin_lock_init(&idev->n_qps_lock);
  1278. spin_lock_init(&idev->n_srqs_lock);
  1279. spin_lock_init(&idev->n_mcast_grps_lock);
  1280. spin_lock_init(&idev->qp_table.lock);
  1281. spin_lock_init(&idev->lk_table.lock);
  1282. idev->sm_lid = __constant_be16_to_cpu(IB_LID_PERMISSIVE);
  1283. /* Set the prefix to the default value (see ch. 4.1.1) */
  1284. idev->gid_prefix = __constant_cpu_to_be64(0xfe80000000000000ULL);
  1285. ret = ipath_init_qp_table(idev, ib_ipath_qp_table_size);
  1286. if (ret)
  1287. goto err_qp;
  1288. /*
  1289. * The top ib_ipath_lkey_table_size bits are used to index the
  1290. * table. The lower 8 bits can be owned by the user (copied from
  1291. * the LKEY). The remaining bits act as a generation number or tag.
  1292. */
  1293. idev->lk_table.max = 1 << ib_ipath_lkey_table_size;
  1294. idev->lk_table.table = kzalloc(idev->lk_table.max *
  1295. sizeof(*idev->lk_table.table),
  1296. GFP_KERNEL);
  1297. if (idev->lk_table.table == NULL) {
  1298. ret = -ENOMEM;
  1299. goto err_lk;
  1300. }
  1301. INIT_LIST_HEAD(&idev->pending_mmaps);
  1302. spin_lock_init(&idev->pending_lock);
  1303. idev->mmap_offset = PAGE_SIZE;
  1304. spin_lock_init(&idev->mmap_offset_lock);
  1305. INIT_LIST_HEAD(&idev->pending[0]);
  1306. INIT_LIST_HEAD(&idev->pending[1]);
  1307. INIT_LIST_HEAD(&idev->pending[2]);
  1308. INIT_LIST_HEAD(&idev->piowait);
  1309. INIT_LIST_HEAD(&idev->rnrwait);
  1310. idev->pending_index = 0;
  1311. idev->port_cap_flags =
  1312. IB_PORT_SYS_IMAGE_GUID_SUP | IB_PORT_CLIENT_REG_SUP;
  1313. idev->pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
  1314. idev->pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
  1315. idev->pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
  1316. idev->pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
  1317. idev->pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
  1318. idev->link_width_enabled = 3; /* 1x or 4x */
  1319. /* Snapshot current HW counters to "clear" them. */
  1320. ipath_get_counters(dd, &cntrs);
  1321. idev->z_symbol_error_counter = cntrs.symbol_error_counter;
  1322. idev->z_link_error_recovery_counter =
  1323. cntrs.link_error_recovery_counter;
  1324. idev->z_link_downed_counter = cntrs.link_downed_counter;
  1325. idev->z_port_rcv_errors = cntrs.port_rcv_errors;
  1326. idev->z_port_rcv_remphys_errors =
  1327. cntrs.port_rcv_remphys_errors;
  1328. idev->z_port_xmit_discards = cntrs.port_xmit_discards;
  1329. idev->z_port_xmit_data = cntrs.port_xmit_data;
  1330. idev->z_port_rcv_data = cntrs.port_rcv_data;
  1331. idev->z_port_xmit_packets = cntrs.port_xmit_packets;
  1332. idev->z_port_rcv_packets = cntrs.port_rcv_packets;
  1333. idev->z_local_link_integrity_errors =
  1334. cntrs.local_link_integrity_errors;
  1335. idev->z_excessive_buffer_overrun_errors =
  1336. cntrs.excessive_buffer_overrun_errors;
  1337. /*
  1338. * The system image GUID is supposed to be the same for all
  1339. * IB HCAs in a single system but since there can be other
  1340. * device types in the system, we can't be sure this is unique.
  1341. */
  1342. if (!sys_image_guid)
  1343. sys_image_guid = dd->ipath_guid;
  1344. idev->sys_image_guid = sys_image_guid;
  1345. idev->ib_unit = dd->ipath_unit;
  1346. idev->dd = dd;
  1347. strlcpy(dev->name, "ipath%d", IB_DEVICE_NAME_MAX);
  1348. dev->owner = THIS_MODULE;
  1349. dev->node_guid = dd->ipath_guid;
  1350. dev->uverbs_abi_ver = IPATH_UVERBS_ABI_VERSION;
  1351. dev->uverbs_cmd_mask =
  1352. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1353. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1354. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1355. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1356. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1357. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  1358. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  1359. (1ull << IB_USER_VERBS_CMD_QUERY_AH) |
  1360. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1361. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1362. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1363. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1364. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1365. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1366. (1ull << IB_USER_VERBS_CMD_POLL_CQ) |
  1367. (1ull << IB_USER_VERBS_CMD_REQ_NOTIFY_CQ) |
  1368. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1369. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1370. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1371. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1372. (1ull << IB_USER_VERBS_CMD_POST_SEND) |
  1373. (1ull << IB_USER_VERBS_CMD_POST_RECV) |
  1374. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1375. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1376. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1377. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1378. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1379. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1380. (1ull << IB_USER_VERBS_CMD_POST_SRQ_RECV);
  1381. dev->node_type = RDMA_NODE_IB_CA;
  1382. dev->phys_port_cnt = 1;
  1383. dev->num_comp_vectors = 1;
  1384. dev->dma_device = &dd->pcidev->dev;
  1385. dev->query_device = ipath_query_device;
  1386. dev->modify_device = ipath_modify_device;
  1387. dev->query_port = ipath_query_port;
  1388. dev->modify_port = ipath_modify_port;
  1389. dev->query_pkey = ipath_query_pkey;
  1390. dev->query_gid = ipath_query_gid;
  1391. dev->alloc_ucontext = ipath_alloc_ucontext;
  1392. dev->dealloc_ucontext = ipath_dealloc_ucontext;
  1393. dev->alloc_pd = ipath_alloc_pd;
  1394. dev->dealloc_pd = ipath_dealloc_pd;
  1395. dev->create_ah = ipath_create_ah;
  1396. dev->destroy_ah = ipath_destroy_ah;
  1397. dev->query_ah = ipath_query_ah;
  1398. dev->create_srq = ipath_create_srq;
  1399. dev->modify_srq = ipath_modify_srq;
  1400. dev->query_srq = ipath_query_srq;
  1401. dev->destroy_srq = ipath_destroy_srq;
  1402. dev->create_qp = ipath_create_qp;
  1403. dev->modify_qp = ipath_modify_qp;
  1404. dev->query_qp = ipath_query_qp;
  1405. dev->destroy_qp = ipath_destroy_qp;
  1406. dev->post_send = ipath_post_send;
  1407. dev->post_recv = ipath_post_receive;
  1408. dev->post_srq_recv = ipath_post_srq_receive;
  1409. dev->create_cq = ipath_create_cq;
  1410. dev->destroy_cq = ipath_destroy_cq;
  1411. dev->resize_cq = ipath_resize_cq;
  1412. dev->poll_cq = ipath_poll_cq;
  1413. dev->req_notify_cq = ipath_req_notify_cq;
  1414. dev->get_dma_mr = ipath_get_dma_mr;
  1415. dev->reg_phys_mr = ipath_reg_phys_mr;
  1416. dev->reg_user_mr = ipath_reg_user_mr;
  1417. dev->dereg_mr = ipath_dereg_mr;
  1418. dev->alloc_fmr = ipath_alloc_fmr;
  1419. dev->map_phys_fmr = ipath_map_phys_fmr;
  1420. dev->unmap_fmr = ipath_unmap_fmr;
  1421. dev->dealloc_fmr = ipath_dealloc_fmr;
  1422. dev->attach_mcast = ipath_multicast_attach;
  1423. dev->detach_mcast = ipath_multicast_detach;
  1424. dev->process_mad = ipath_process_mad;
  1425. dev->mmap = ipath_mmap;
  1426. dev->dma_ops = &ipath_dma_mapping_ops;
  1427. snprintf(dev->node_desc, sizeof(dev->node_desc),
  1428. IPATH_IDSTR " %s", init_utsname()->nodename);
  1429. ret = ib_register_device(dev);
  1430. if (ret)
  1431. goto err_reg;
  1432. if (ipath_verbs_register_sysfs(dev))
  1433. goto err_class;
  1434. enable_timer(dd);
  1435. goto bail;
  1436. err_class:
  1437. ib_unregister_device(dev);
  1438. err_reg:
  1439. kfree(idev->lk_table.table);
  1440. err_lk:
  1441. kfree(idev->qp_table.table);
  1442. err_qp:
  1443. ib_dealloc_device(dev);
  1444. ipath_dev_err(dd, "cannot register verbs: %d!\n", -ret);
  1445. idev = NULL;
  1446. bail:
  1447. dd->verbs_dev = idev;
  1448. return ret;
  1449. }
  1450. void ipath_unregister_ib_device(struct ipath_ibdev *dev)
  1451. {
  1452. struct ib_device *ibdev = &dev->ibdev;
  1453. disable_timer(dev->dd);
  1454. ib_unregister_device(ibdev);
  1455. if (!list_empty(&dev->pending[0]) ||
  1456. !list_empty(&dev->pending[1]) ||
  1457. !list_empty(&dev->pending[2]))
  1458. ipath_dev_err(dev->dd, "pending list not empty!\n");
  1459. if (!list_empty(&dev->piowait))
  1460. ipath_dev_err(dev->dd, "piowait list not empty!\n");
  1461. if (!list_empty(&dev->rnrwait))
  1462. ipath_dev_err(dev->dd, "rnrwait list not empty!\n");
  1463. if (!ipath_mcast_tree_empty())
  1464. ipath_dev_err(dev->dd, "multicast table memory leak!\n");
  1465. /*
  1466. * Note that ipath_unregister_ib_device() can be called before all
  1467. * the QPs are destroyed!
  1468. */
  1469. ipath_free_all_qps(&dev->qp_table);
  1470. kfree(dev->qp_table.table);
  1471. kfree(dev->lk_table.table);
  1472. ib_dealloc_device(ibdev);
  1473. }
  1474. static ssize_t show_rev(struct class_device *cdev, char *buf)
  1475. {
  1476. struct ipath_ibdev *dev =
  1477. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1478. return sprintf(buf, "%x\n", dev->dd->ipath_pcirev);
  1479. }
  1480. static ssize_t show_hca(struct class_device *cdev, char *buf)
  1481. {
  1482. struct ipath_ibdev *dev =
  1483. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1484. int ret;
  1485. ret = dev->dd->ipath_f_get_boardname(dev->dd, buf, 128);
  1486. if (ret < 0)
  1487. goto bail;
  1488. strcat(buf, "\n");
  1489. ret = strlen(buf);
  1490. bail:
  1491. return ret;
  1492. }
  1493. static ssize_t show_stats(struct class_device *cdev, char *buf)
  1494. {
  1495. struct ipath_ibdev *dev =
  1496. container_of(cdev, struct ipath_ibdev, ibdev.class_dev);
  1497. int i;
  1498. int len;
  1499. len = sprintf(buf,
  1500. "RC resends %d\n"
  1501. "RC no QACK %d\n"
  1502. "RC ACKs %d\n"
  1503. "RC SEQ NAKs %d\n"
  1504. "RC RDMA seq %d\n"
  1505. "RC RNR NAKs %d\n"
  1506. "RC OTH NAKs %d\n"
  1507. "RC timeouts %d\n"
  1508. "RC RDMA dup %d\n"
  1509. "RC stalls %d\n"
  1510. "piobuf wait %d\n"
  1511. "no piobuf %d\n"
  1512. "PKT drops %d\n"
  1513. "WQE errs %d\n",
  1514. dev->n_rc_resends, dev->n_rc_qacks, dev->n_rc_acks,
  1515. dev->n_seq_naks, dev->n_rdma_seq, dev->n_rnr_naks,
  1516. dev->n_other_naks, dev->n_timeouts,
  1517. dev->n_rdma_dup_busy, dev->n_rc_stalls, dev->n_piowait,
  1518. dev->n_no_piobuf, dev->n_pkt_drops, dev->n_wqe_errs);
  1519. for (i = 0; i < ARRAY_SIZE(dev->opstats); i++) {
  1520. const struct ipath_opcode_stats *si = &dev->opstats[i];
  1521. if (!si->n_packets && !si->n_bytes)
  1522. continue;
  1523. len += sprintf(buf + len, "%02x %llu/%llu\n", i,
  1524. (unsigned long long) si->n_packets,
  1525. (unsigned long long) si->n_bytes);
  1526. }
  1527. return len;
  1528. }
  1529. static CLASS_DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1530. static CLASS_DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1531. static CLASS_DEVICE_ATTR(board_id, S_IRUGO, show_hca, NULL);
  1532. static CLASS_DEVICE_ATTR(stats, S_IRUGO, show_stats, NULL);
  1533. static struct class_device_attribute *ipath_class_attributes[] = {
  1534. &class_device_attr_hw_rev,
  1535. &class_device_attr_hca_type,
  1536. &class_device_attr_board_id,
  1537. &class_device_attr_stats
  1538. };
  1539. static int ipath_verbs_register_sysfs(struct ib_device *dev)
  1540. {
  1541. int i;
  1542. int ret;
  1543. for (i = 0; i < ARRAY_SIZE(ipath_class_attributes); ++i)
  1544. if (class_device_create_file(&dev->class_dev,
  1545. ipath_class_attributes[i])) {
  1546. ret = 1;
  1547. goto bail;
  1548. }
  1549. ret = 0;
  1550. bail:
  1551. return ret;
  1552. }