aec62xx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.24 May 24, 2007
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/delay.h>
  12. #include <linux/hdreg.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. struct chipset_bus_clock_list_entry {
  17. u8 xfer_speed;
  18. u8 chipset_settings;
  19. u8 ultra_settings;
  20. };
  21. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  22. { XFER_UDMA_6, 0x31, 0x07 },
  23. { XFER_UDMA_5, 0x31, 0x06 },
  24. { XFER_UDMA_4, 0x31, 0x05 },
  25. { XFER_UDMA_3, 0x31, 0x04 },
  26. { XFER_UDMA_2, 0x31, 0x03 },
  27. { XFER_UDMA_1, 0x31, 0x02 },
  28. { XFER_UDMA_0, 0x31, 0x01 },
  29. { XFER_MW_DMA_2, 0x31, 0x00 },
  30. { XFER_MW_DMA_1, 0x31, 0x00 },
  31. { XFER_MW_DMA_0, 0x0a, 0x00 },
  32. { XFER_PIO_4, 0x31, 0x00 },
  33. { XFER_PIO_3, 0x33, 0x00 },
  34. { XFER_PIO_2, 0x08, 0x00 },
  35. { XFER_PIO_1, 0x0a, 0x00 },
  36. { XFER_PIO_0, 0x00, 0x00 },
  37. { 0, 0x00, 0x00 }
  38. };
  39. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  40. { XFER_UDMA_6, 0x41, 0x06 },
  41. { XFER_UDMA_5, 0x41, 0x05 },
  42. { XFER_UDMA_4, 0x41, 0x04 },
  43. { XFER_UDMA_3, 0x41, 0x03 },
  44. { XFER_UDMA_2, 0x41, 0x02 },
  45. { XFER_UDMA_1, 0x41, 0x01 },
  46. { XFER_UDMA_0, 0x41, 0x01 },
  47. { XFER_MW_DMA_2, 0x41, 0x00 },
  48. { XFER_MW_DMA_1, 0x42, 0x00 },
  49. { XFER_MW_DMA_0, 0x7a, 0x00 },
  50. { XFER_PIO_4, 0x41, 0x00 },
  51. { XFER_PIO_3, 0x43, 0x00 },
  52. { XFER_PIO_2, 0x78, 0x00 },
  53. { XFER_PIO_1, 0x7a, 0x00 },
  54. { XFER_PIO_0, 0x70, 0x00 },
  55. { 0, 0x00, 0x00 }
  56. };
  57. #define BUSCLOCK(D) \
  58. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  59. /*
  60. * TO DO: active tuning and correction of cards without a bios.
  61. */
  62. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  63. {
  64. for ( ; chipset_table->xfer_speed ; chipset_table++)
  65. if (chipset_table->xfer_speed == speed) {
  66. return chipset_table->chipset_settings;
  67. }
  68. return chipset_table->chipset_settings;
  69. }
  70. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  71. {
  72. for ( ; chipset_table->xfer_speed ; chipset_table++)
  73. if (chipset_table->xfer_speed == speed) {
  74. return chipset_table->ultra_settings;
  75. }
  76. return chipset_table->ultra_settings;
  77. }
  78. static int aec6210_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  79. {
  80. ide_hwif_t *hwif = HWIF(drive);
  81. struct pci_dev *dev = hwif->pci_dev;
  82. u16 d_conf = 0;
  83. u8 speed = ide_rate_filter(drive, xferspeed);
  84. u8 ultra = 0, ultra_conf = 0;
  85. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  86. unsigned long flags;
  87. local_irq_save(flags);
  88. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  89. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  90. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  91. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  92. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  93. tmp1 = 0x00;
  94. tmp2 = 0x00;
  95. pci_read_config_byte(dev, 0x54, &ultra);
  96. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  97. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  98. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  99. pci_write_config_byte(dev, 0x54, tmp2);
  100. local_irq_restore(flags);
  101. return(ide_config_drive_speed(drive, speed));
  102. }
  103. static int aec6260_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  104. {
  105. ide_hwif_t *hwif = HWIF(drive);
  106. struct pci_dev *dev = hwif->pci_dev;
  107. u8 speed = ide_rate_filter(drive, xferspeed);
  108. u8 unit = (drive->select.b.unit & 0x01);
  109. u8 tmp1 = 0, tmp2 = 0;
  110. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  111. unsigned long flags;
  112. local_irq_save(flags);
  113. /* high 4-bits: Active, low 4-bits: Recovery */
  114. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  115. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  116. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  117. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  118. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  119. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  120. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  121. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  122. local_irq_restore(flags);
  123. return(ide_config_drive_speed(drive, speed));
  124. }
  125. static void aec62xx_tune_drive (ide_drive_t *drive, u8 pio)
  126. {
  127. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  128. (void) HWIF(drive)->speedproc(drive, pio + XFER_PIO_0);
  129. }
  130. static int aec62xx_config_drive_xfer_rate (ide_drive_t *drive)
  131. {
  132. if (ide_tune_dma(drive))
  133. return 0;
  134. if (ide_use_fast_pio(drive))
  135. aec62xx_tune_drive(drive, 255);
  136. return -1;
  137. }
  138. static void aec62xx_dma_lost_irq (ide_drive_t *drive)
  139. {
  140. switch (HWIF(drive)->pci_dev->device) {
  141. case PCI_DEVICE_ID_ARTOP_ATP860:
  142. case PCI_DEVICE_ID_ARTOP_ATP860R:
  143. case PCI_DEVICE_ID_ARTOP_ATP865:
  144. case PCI_DEVICE_ID_ARTOP_ATP865R:
  145. printk(" AEC62XX time out ");
  146. default:
  147. break;
  148. }
  149. }
  150. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  151. {
  152. int bus_speed = system_bus_clock();
  153. if (dev->resource[PCI_ROM_RESOURCE].start) {
  154. pci_write_config_dword(dev, PCI_ROM_ADDRESS, dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
  155. printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
  156. (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
  157. }
  158. if (bus_speed <= 33)
  159. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  160. else
  161. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  162. /* These are necessary to get AEC6280 Macintosh cards to work */
  163. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  164. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  165. u8 reg49h = 0, reg4ah = 0;
  166. /* Clear reset and test bits. */
  167. pci_read_config_byte(dev, 0x49, &reg49h);
  168. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  169. /* Enable chip interrupt output. */
  170. pci_read_config_byte(dev, 0x4a, &reg4ah);
  171. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  172. /* Enable burst mode. */
  173. pci_read_config_byte(dev, 0x4a, &reg4ah);
  174. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  175. }
  176. return dev->irq;
  177. }
  178. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  179. {
  180. struct pci_dev *dev = hwif->pci_dev;
  181. u8 reg54 = 0, mask = hwif->channel ? 0xf0 : 0x0f;
  182. unsigned long flags;
  183. hwif->tuneproc = &aec62xx_tune_drive;
  184. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  185. if(hwif->mate)
  186. hwif->mate->serialized = hwif->serialized = 1;
  187. hwif->speedproc = &aec6210_tune_chipset;
  188. } else
  189. hwif->speedproc = &aec6260_tune_chipset;
  190. if (!hwif->dma_base) {
  191. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  192. return;
  193. }
  194. hwif->ultra_mask = hwif->cds->udma_mask;
  195. hwif->mwdma_mask = 0x07;
  196. hwif->ide_dma_check = &aec62xx_config_drive_xfer_rate;
  197. hwif->dma_lost_irq = &aec62xx_dma_lost_irq;
  198. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  199. spin_lock_irqsave(&ide_lock, flags);
  200. pci_read_config_byte (dev, 0x54, &reg54);
  201. pci_write_config_byte(dev, 0x54, (reg54 & ~mask));
  202. spin_unlock_irqrestore(&ide_lock, flags);
  203. } else if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  204. u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
  205. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  206. hwif->cbl = (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  207. }
  208. if (!noautodma)
  209. hwif->autodma = 1;
  210. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  211. }
  212. static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
  213. {
  214. return ide_setup_pci_device(dev, d);
  215. }
  216. static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
  217. {
  218. unsigned long dma_base = pci_resource_start(dev, 4);
  219. if (inb(dma_base + 2) & 0x10) {
  220. d->name = (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R) ?
  221. "AEC6880R" : "AEC6880";
  222. d->udma_mask = 0x7f; /* udma0-6 */
  223. }
  224. return ide_setup_pci_device(dev, d);
  225. }
  226. static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
  227. { /* 0 */
  228. .name = "AEC6210",
  229. .init_setup = init_setup_aec62xx,
  230. .init_chipset = init_chipset_aec62xx,
  231. .init_hwif = init_hwif_aec62xx,
  232. .channels = 2,
  233. .autodma = AUTODMA,
  234. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  235. .bootable = OFF_BOARD,
  236. .udma_mask = 0x07, /* udma0-2 */
  237. },{ /* 1 */
  238. .name = "AEC6260",
  239. .init_setup = init_setup_aec62xx,
  240. .init_chipset = init_chipset_aec62xx,
  241. .init_hwif = init_hwif_aec62xx,
  242. .channels = 2,
  243. .autodma = NOAUTODMA,
  244. .bootable = OFF_BOARD,
  245. .udma_mask = 0x1f, /* udma0-4 */
  246. },{ /* 2 */
  247. .name = "AEC6260R",
  248. .init_setup = init_setup_aec62xx,
  249. .init_chipset = init_chipset_aec62xx,
  250. .init_hwif = init_hwif_aec62xx,
  251. .channels = 2,
  252. .autodma = AUTODMA,
  253. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  254. .bootable = NEVER_BOARD,
  255. .udma_mask = 0x1f, /* udma0-4 */
  256. },{ /* 3 */
  257. .name = "AEC6280",
  258. .init_setup = init_setup_aec6x80,
  259. .init_chipset = init_chipset_aec62xx,
  260. .init_hwif = init_hwif_aec62xx,
  261. .channels = 2,
  262. .autodma = AUTODMA,
  263. .bootable = OFF_BOARD,
  264. .udma_mask = 0x3f, /* udma0-5 */
  265. },{ /* 4 */
  266. .name = "AEC6280R",
  267. .init_setup = init_setup_aec6x80,
  268. .init_chipset = init_chipset_aec62xx,
  269. .init_hwif = init_hwif_aec62xx,
  270. .channels = 2,
  271. .autodma = AUTODMA,
  272. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  273. .bootable = OFF_BOARD,
  274. .udma_mask = 0x3f, /* udma0-5 */
  275. }
  276. };
  277. /**
  278. * aec62xx_init_one - called when a AEC is found
  279. * @dev: the aec62xx device
  280. * @id: the matching pci id
  281. *
  282. * Called when the PCI registration layer (or the IDE initialization)
  283. * finds a device matching our IDE device tables.
  284. *
  285. * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
  286. * chips, pass a local copy of 'struct pci_device_id' down the call chain.
  287. */
  288. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  289. {
  290. ide_pci_device_t d = aec62xx_chipsets[id->driver_data];
  291. return d.init_setup(dev, &d);
  292. }
  293. static struct pci_device_id aec62xx_pci_tbl[] = {
  294. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  295. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  296. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  297. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  298. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  299. { 0, },
  300. };
  301. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  302. static struct pci_driver driver = {
  303. .name = "AEC62xx_IDE",
  304. .id_table = aec62xx_pci_tbl,
  305. .probe = aec62xx_init_one,
  306. };
  307. static int __init aec62xx_ide_init(void)
  308. {
  309. return ide_pci_register_driver(&driver);
  310. }
  311. module_init(aec62xx_ide_init);
  312. MODULE_AUTHOR("Andre Hedrick");
  313. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  314. MODULE_LICENSE("GPL");