i915_dma.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #define IS_I965G(dev) (dev->pci_device == 0x2972 || \
  33. dev->pci_device == 0x2982 || \
  34. dev->pci_device == 0x2992 || \
  35. dev->pci_device == 0x29A2 || \
  36. dev->pci_device == 0x2A02 || \
  37. dev->pci_device == 0x2A12)
  38. #define IS_G33(dev) (dev->pci_device == 0x29b2 || \
  39. dev->pci_device == 0x29c2 || \
  40. dev->pci_device == 0x29d2)
  41. /* Really want an OS-independent resettable timer. Would like to have
  42. * this loop run for (eg) 3 sec, but have the timer reset every time
  43. * the head pointer changes, so that EBUSY only happens if the ring
  44. * actually stalls for (eg) 3 seconds.
  45. */
  46. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  47. {
  48. drm_i915_private_t *dev_priv = dev->dev_private;
  49. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  50. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  51. int i;
  52. for (i = 0; i < 10000; i++) {
  53. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  54. ring->space = ring->head - (ring->tail + 8);
  55. if (ring->space < 0)
  56. ring->space += ring->Size;
  57. if (ring->space >= n)
  58. return 0;
  59. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  60. if (ring->head != last_head)
  61. i = 0;
  62. last_head = ring->head;
  63. }
  64. return DRM_ERR(EBUSY);
  65. }
  66. void i915_kernel_lost_context(struct drm_device * dev)
  67. {
  68. drm_i915_private_t *dev_priv = dev->dev_private;
  69. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  70. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  71. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  72. ring->space = ring->head - (ring->tail + 8);
  73. if (ring->space < 0)
  74. ring->space += ring->Size;
  75. if (ring->head == ring->tail)
  76. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  77. }
  78. static int i915_dma_cleanup(struct drm_device * dev)
  79. {
  80. /* Make sure interrupts are disabled here because the uninstall ioctl
  81. * may not have been called from userspace and after dev_private
  82. * is freed, it's too late.
  83. */
  84. if (dev->irq)
  85. drm_irq_uninstall(dev);
  86. if (dev->dev_private) {
  87. drm_i915_private_t *dev_priv =
  88. (drm_i915_private_t *) dev->dev_private;
  89. if (dev_priv->ring.virtual_start) {
  90. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  91. }
  92. if (dev_priv->status_page_dmah) {
  93. drm_pci_free(dev, dev_priv->status_page_dmah);
  94. /* Need to rewrite hardware status page */
  95. I915_WRITE(0x02080, 0x1ffff000);
  96. }
  97. if (dev_priv->status_gfx_addr) {
  98. dev_priv->status_gfx_addr = 0;
  99. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  100. I915_WRITE(0x2080, 0x1ffff000);
  101. }
  102. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  103. DRM_MEM_DRIVER);
  104. dev->dev_private = NULL;
  105. }
  106. return 0;
  107. }
  108. static int i915_initialize(struct drm_device * dev,
  109. drm_i915_private_t * dev_priv,
  110. drm_i915_init_t * init)
  111. {
  112. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  113. dev_priv->sarea = drm_getsarea(dev);
  114. if (!dev_priv->sarea) {
  115. DRM_ERROR("can not find sarea!\n");
  116. dev->dev_private = (void *)dev_priv;
  117. i915_dma_cleanup(dev);
  118. return DRM_ERR(EINVAL);
  119. }
  120. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  121. if (!dev_priv->mmio_map) {
  122. dev->dev_private = (void *)dev_priv;
  123. i915_dma_cleanup(dev);
  124. DRM_ERROR("can not find mmio map!\n");
  125. return DRM_ERR(EINVAL);
  126. }
  127. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  128. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  129. dev_priv->ring.Start = init->ring_start;
  130. dev_priv->ring.End = init->ring_end;
  131. dev_priv->ring.Size = init->ring_size;
  132. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  133. dev_priv->ring.map.offset = init->ring_start;
  134. dev_priv->ring.map.size = init->ring_size;
  135. dev_priv->ring.map.type = 0;
  136. dev_priv->ring.map.flags = 0;
  137. dev_priv->ring.map.mtrr = 0;
  138. drm_core_ioremap(&dev_priv->ring.map, dev);
  139. if (dev_priv->ring.map.handle == NULL) {
  140. dev->dev_private = (void *)dev_priv;
  141. i915_dma_cleanup(dev);
  142. DRM_ERROR("can not ioremap virtual address for"
  143. " ring buffer\n");
  144. return DRM_ERR(ENOMEM);
  145. }
  146. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  147. dev_priv->cpp = init->cpp;
  148. dev_priv->back_offset = init->back_offset;
  149. dev_priv->front_offset = init->front_offset;
  150. dev_priv->current_page = 0;
  151. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  152. /* We are using separate values as placeholders for mechanisms for
  153. * private backbuffer/depthbuffer usage.
  154. */
  155. dev_priv->use_mi_batchbuffer_start = 0;
  156. /* Allow hardware batchbuffers unless told otherwise.
  157. */
  158. dev_priv->allow_batchbuffer = 1;
  159. /* Program Hardware Status Page */
  160. if (!IS_G33(dev)) {
  161. dev_priv->status_page_dmah =
  162. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  163. if (!dev_priv->status_page_dmah) {
  164. dev->dev_private = (void *)dev_priv;
  165. i915_dma_cleanup(dev);
  166. DRM_ERROR("Can not allocate hardware status page\n");
  167. return DRM_ERR(ENOMEM);
  168. }
  169. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  170. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  171. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  172. I915_WRITE(0x02080, dev_priv->dma_status_page);
  173. }
  174. DRM_DEBUG("Enabled hardware status page\n");
  175. dev->dev_private = (void *)dev_priv;
  176. return 0;
  177. }
  178. static int i915_dma_resume(struct drm_device * dev)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. DRM_DEBUG("%s\n", __FUNCTION__);
  182. if (!dev_priv->sarea) {
  183. DRM_ERROR("can not find sarea!\n");
  184. return DRM_ERR(EINVAL);
  185. }
  186. if (!dev_priv->mmio_map) {
  187. DRM_ERROR("can not find mmio map!\n");
  188. return DRM_ERR(EINVAL);
  189. }
  190. if (dev_priv->ring.map.handle == NULL) {
  191. DRM_ERROR("can not ioremap virtual address for"
  192. " ring buffer\n");
  193. return DRM_ERR(ENOMEM);
  194. }
  195. /* Program Hardware Status Page */
  196. if (!dev_priv->hw_status_page) {
  197. DRM_ERROR("Can not find hardware status page\n");
  198. return DRM_ERR(EINVAL);
  199. }
  200. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  201. if (dev_priv->status_gfx_addr != 0)
  202. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  203. else
  204. I915_WRITE(0x02080, dev_priv->dma_status_page);
  205. DRM_DEBUG("Enabled hardware status page\n");
  206. return 0;
  207. }
  208. static int i915_dma_init(DRM_IOCTL_ARGS)
  209. {
  210. DRM_DEVICE;
  211. drm_i915_private_t *dev_priv;
  212. drm_i915_init_t init;
  213. int retcode = 0;
  214. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  215. sizeof(init));
  216. switch (init.func) {
  217. case I915_INIT_DMA:
  218. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  219. DRM_MEM_DRIVER);
  220. if (dev_priv == NULL)
  221. return DRM_ERR(ENOMEM);
  222. retcode = i915_initialize(dev, dev_priv, &init);
  223. break;
  224. case I915_CLEANUP_DMA:
  225. retcode = i915_dma_cleanup(dev);
  226. break;
  227. case I915_RESUME_DMA:
  228. retcode = i915_dma_resume(dev);
  229. break;
  230. default:
  231. retcode = DRM_ERR(EINVAL);
  232. break;
  233. }
  234. return retcode;
  235. }
  236. /* Implement basically the same security restrictions as hardware does
  237. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  238. *
  239. * Most of the calculations below involve calculating the size of a
  240. * particular instruction. It's important to get the size right as
  241. * that tells us where the next instruction to check is. Any illegal
  242. * instruction detected will be given a size of zero, which is a
  243. * signal to abort the rest of the buffer.
  244. */
  245. static int do_validate_cmd(int cmd)
  246. {
  247. switch (((cmd >> 29) & 0x7)) {
  248. case 0x0:
  249. switch ((cmd >> 23) & 0x3f) {
  250. case 0x0:
  251. return 1; /* MI_NOOP */
  252. case 0x4:
  253. return 1; /* MI_FLUSH */
  254. default:
  255. return 0; /* disallow everything else */
  256. }
  257. break;
  258. case 0x1:
  259. return 0; /* reserved */
  260. case 0x2:
  261. return (cmd & 0xff) + 2; /* 2d commands */
  262. case 0x3:
  263. if (((cmd >> 24) & 0x1f) <= 0x18)
  264. return 1;
  265. switch ((cmd >> 24) & 0x1f) {
  266. case 0x1c:
  267. return 1;
  268. case 0x1d:
  269. switch ((cmd >> 16) & 0xff) {
  270. case 0x3:
  271. return (cmd & 0x1f) + 2;
  272. case 0x4:
  273. return (cmd & 0xf) + 2;
  274. default:
  275. return (cmd & 0xffff) + 2;
  276. }
  277. case 0x1e:
  278. if (cmd & (1 << 23))
  279. return (cmd & 0xffff) + 1;
  280. else
  281. return 1;
  282. case 0x1f:
  283. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  284. return (cmd & 0x1ffff) + 2;
  285. else if (cmd & (1 << 17)) /* indirect random */
  286. if ((cmd & 0xffff) == 0)
  287. return 0; /* unknown length, too hard */
  288. else
  289. return (((cmd & 0xffff) + 1) / 2) + 1;
  290. else
  291. return 2; /* indirect sequential */
  292. default:
  293. return 0;
  294. }
  295. default:
  296. return 0;
  297. }
  298. return 0;
  299. }
  300. static int validate_cmd(int cmd)
  301. {
  302. int ret = do_validate_cmd(cmd);
  303. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  304. return ret;
  305. }
  306. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  307. {
  308. drm_i915_private_t *dev_priv = dev->dev_private;
  309. int i;
  310. RING_LOCALS;
  311. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  312. return DRM_ERR(EINVAL);
  313. BEGIN_LP_RING((dwords+1)&~1);
  314. for (i = 0; i < dwords;) {
  315. int cmd, sz;
  316. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  317. return DRM_ERR(EINVAL);
  318. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  319. return DRM_ERR(EINVAL);
  320. OUT_RING(cmd);
  321. while (++i, --sz) {
  322. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  323. sizeof(cmd))) {
  324. return DRM_ERR(EINVAL);
  325. }
  326. OUT_RING(cmd);
  327. }
  328. }
  329. if (dwords & 1)
  330. OUT_RING(0);
  331. ADVANCE_LP_RING();
  332. return 0;
  333. }
  334. static int i915_emit_box(struct drm_device * dev,
  335. struct drm_clip_rect __user * boxes,
  336. int i, int DR1, int DR4)
  337. {
  338. drm_i915_private_t *dev_priv = dev->dev_private;
  339. struct drm_clip_rect box;
  340. RING_LOCALS;
  341. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  342. return DRM_ERR(EFAULT);
  343. }
  344. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  345. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  346. box.x1, box.y1, box.x2, box.y2);
  347. return DRM_ERR(EINVAL);
  348. }
  349. if (IS_I965G(dev)) {
  350. BEGIN_LP_RING(4);
  351. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  352. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  353. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  354. OUT_RING(DR4);
  355. ADVANCE_LP_RING();
  356. } else {
  357. BEGIN_LP_RING(6);
  358. OUT_RING(GFX_OP_DRAWRECT_INFO);
  359. OUT_RING(DR1);
  360. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  361. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  362. OUT_RING(DR4);
  363. OUT_RING(0);
  364. ADVANCE_LP_RING();
  365. }
  366. return 0;
  367. }
  368. /* XXX: Emitting the counter should really be moved to part of the IRQ
  369. * emit. For now, do it in both places:
  370. */
  371. static void i915_emit_breadcrumb(struct drm_device *dev)
  372. {
  373. drm_i915_private_t *dev_priv = dev->dev_private;
  374. RING_LOCALS;
  375. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  376. if (dev_priv->counter > 0x7FFFFFFFUL)
  377. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  378. BEGIN_LP_RING(4);
  379. OUT_RING(CMD_STORE_DWORD_IDX);
  380. OUT_RING(20);
  381. OUT_RING(dev_priv->counter);
  382. OUT_RING(0);
  383. ADVANCE_LP_RING();
  384. }
  385. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  386. drm_i915_cmdbuffer_t * cmd)
  387. {
  388. int nbox = cmd->num_cliprects;
  389. int i = 0, count, ret;
  390. if (cmd->sz & 0x3) {
  391. DRM_ERROR("alignment");
  392. return DRM_ERR(EINVAL);
  393. }
  394. i915_kernel_lost_context(dev);
  395. count = nbox ? nbox : 1;
  396. for (i = 0; i < count; i++) {
  397. if (i < nbox) {
  398. ret = i915_emit_box(dev, cmd->cliprects, i,
  399. cmd->DR1, cmd->DR4);
  400. if (ret)
  401. return ret;
  402. }
  403. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  404. if (ret)
  405. return ret;
  406. }
  407. i915_emit_breadcrumb(dev);
  408. return 0;
  409. }
  410. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  411. drm_i915_batchbuffer_t * batch)
  412. {
  413. drm_i915_private_t *dev_priv = dev->dev_private;
  414. struct drm_clip_rect __user *boxes = batch->cliprects;
  415. int nbox = batch->num_cliprects;
  416. int i = 0, count;
  417. RING_LOCALS;
  418. if ((batch->start | batch->used) & 0x7) {
  419. DRM_ERROR("alignment");
  420. return DRM_ERR(EINVAL);
  421. }
  422. i915_kernel_lost_context(dev);
  423. count = nbox ? nbox : 1;
  424. for (i = 0; i < count; i++) {
  425. if (i < nbox) {
  426. int ret = i915_emit_box(dev, boxes, i,
  427. batch->DR1, batch->DR4);
  428. if (ret)
  429. return ret;
  430. }
  431. if (dev_priv->use_mi_batchbuffer_start) {
  432. BEGIN_LP_RING(2);
  433. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  434. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  435. ADVANCE_LP_RING();
  436. } else {
  437. BEGIN_LP_RING(4);
  438. OUT_RING(MI_BATCH_BUFFER);
  439. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  440. OUT_RING(batch->start + batch->used - 4);
  441. OUT_RING(0);
  442. ADVANCE_LP_RING();
  443. }
  444. }
  445. i915_emit_breadcrumb(dev);
  446. return 0;
  447. }
  448. static int i915_dispatch_flip(struct drm_device * dev)
  449. {
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. RING_LOCALS;
  452. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  453. __FUNCTION__,
  454. dev_priv->current_page,
  455. dev_priv->sarea_priv->pf_current_page);
  456. i915_kernel_lost_context(dev);
  457. BEGIN_LP_RING(2);
  458. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. BEGIN_LP_RING(6);
  462. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  463. OUT_RING(0);
  464. if (dev_priv->current_page == 0) {
  465. OUT_RING(dev_priv->back_offset);
  466. dev_priv->current_page = 1;
  467. } else {
  468. OUT_RING(dev_priv->front_offset);
  469. dev_priv->current_page = 0;
  470. }
  471. OUT_RING(0);
  472. ADVANCE_LP_RING();
  473. BEGIN_LP_RING(2);
  474. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  475. OUT_RING(0);
  476. ADVANCE_LP_RING();
  477. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  478. BEGIN_LP_RING(4);
  479. OUT_RING(CMD_STORE_DWORD_IDX);
  480. OUT_RING(20);
  481. OUT_RING(dev_priv->counter);
  482. OUT_RING(0);
  483. ADVANCE_LP_RING();
  484. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  485. return 0;
  486. }
  487. static int i915_quiescent(struct drm_device * dev)
  488. {
  489. drm_i915_private_t *dev_priv = dev->dev_private;
  490. i915_kernel_lost_context(dev);
  491. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  492. }
  493. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  494. {
  495. DRM_DEVICE;
  496. LOCK_TEST_WITH_RETURN(dev, filp);
  497. return i915_quiescent(dev);
  498. }
  499. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  500. {
  501. DRM_DEVICE;
  502. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  503. u32 *hw_status = dev_priv->hw_status_page;
  504. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  505. dev_priv->sarea_priv;
  506. drm_i915_batchbuffer_t batch;
  507. int ret;
  508. if (!dev_priv->allow_batchbuffer) {
  509. DRM_ERROR("Batchbuffer ioctl disabled\n");
  510. return DRM_ERR(EINVAL);
  511. }
  512. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  513. sizeof(batch));
  514. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  515. batch.start, batch.used, batch.num_cliprects);
  516. LOCK_TEST_WITH_RETURN(dev, filp);
  517. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  518. batch.num_cliprects *
  519. sizeof(struct drm_clip_rect)))
  520. return DRM_ERR(EFAULT);
  521. ret = i915_dispatch_batchbuffer(dev, &batch);
  522. sarea_priv->last_dispatch = (int)hw_status[5];
  523. return ret;
  524. }
  525. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  526. {
  527. DRM_DEVICE;
  528. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  529. u32 *hw_status = dev_priv->hw_status_page;
  530. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  531. dev_priv->sarea_priv;
  532. drm_i915_cmdbuffer_t cmdbuf;
  533. int ret;
  534. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  535. sizeof(cmdbuf));
  536. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  537. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  538. LOCK_TEST_WITH_RETURN(dev, filp);
  539. if (cmdbuf.num_cliprects &&
  540. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  541. cmdbuf.num_cliprects *
  542. sizeof(struct drm_clip_rect))) {
  543. DRM_ERROR("Fault accessing cliprects\n");
  544. return DRM_ERR(EFAULT);
  545. }
  546. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  547. if (ret) {
  548. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  549. return ret;
  550. }
  551. sarea_priv->last_dispatch = (int)hw_status[5];
  552. return 0;
  553. }
  554. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  555. {
  556. DRM_DEVICE;
  557. DRM_DEBUG("%s\n", __FUNCTION__);
  558. LOCK_TEST_WITH_RETURN(dev, filp);
  559. return i915_dispatch_flip(dev);
  560. }
  561. static int i915_getparam(DRM_IOCTL_ARGS)
  562. {
  563. DRM_DEVICE;
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. drm_i915_getparam_t param;
  566. int value;
  567. if (!dev_priv) {
  568. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  569. return DRM_ERR(EINVAL);
  570. }
  571. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  572. sizeof(param));
  573. switch (param.param) {
  574. case I915_PARAM_IRQ_ACTIVE:
  575. value = dev->irq ? 1 : 0;
  576. break;
  577. case I915_PARAM_ALLOW_BATCHBUFFER:
  578. value = dev_priv->allow_batchbuffer ? 1 : 0;
  579. break;
  580. case I915_PARAM_LAST_DISPATCH:
  581. value = READ_BREADCRUMB(dev_priv);
  582. break;
  583. default:
  584. DRM_ERROR("Unknown parameter %d\n", param.param);
  585. return DRM_ERR(EINVAL);
  586. }
  587. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  588. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  589. return DRM_ERR(EFAULT);
  590. }
  591. return 0;
  592. }
  593. static int i915_setparam(DRM_IOCTL_ARGS)
  594. {
  595. DRM_DEVICE;
  596. drm_i915_private_t *dev_priv = dev->dev_private;
  597. drm_i915_setparam_t param;
  598. if (!dev_priv) {
  599. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  600. return DRM_ERR(EINVAL);
  601. }
  602. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  603. sizeof(param));
  604. switch (param.param) {
  605. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  606. dev_priv->use_mi_batchbuffer_start = param.value;
  607. break;
  608. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  609. dev_priv->tex_lru_log_granularity = param.value;
  610. break;
  611. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  612. dev_priv->allow_batchbuffer = param.value;
  613. break;
  614. default:
  615. DRM_ERROR("unknown parameter %d\n", param.param);
  616. return DRM_ERR(EINVAL);
  617. }
  618. return 0;
  619. }
  620. static int i915_set_status_page(DRM_IOCTL_ARGS)
  621. {
  622. DRM_DEVICE;
  623. drm_i915_private_t *dev_priv = dev->dev_private;
  624. drm_i915_hws_addr_t hws;
  625. if (!dev_priv) {
  626. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  627. return DRM_ERR(EINVAL);
  628. }
  629. DRM_COPY_FROM_USER_IOCTL(hws, (drm_i915_hws_addr_t __user *) data,
  630. sizeof(hws));
  631. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws.addr);
  632. dev_priv->status_gfx_addr = hws.addr & (0x1ffff<<12);
  633. dev_priv->hws_map.offset = dev->agp->agp_info.aper_base + hws.addr;
  634. dev_priv->hws_map.size = 4*1024;
  635. dev_priv->hws_map.type = 0;
  636. dev_priv->hws_map.flags = 0;
  637. dev_priv->hws_map.mtrr = 0;
  638. drm_core_ioremap(&dev_priv->hws_map, dev);
  639. if (dev_priv->hws_map.handle == NULL) {
  640. dev->dev_private = (void *)dev_priv;
  641. i915_dma_cleanup(dev);
  642. dev_priv->status_gfx_addr = 0;
  643. DRM_ERROR("can not ioremap virtual address for"
  644. " G33 hw status page\n");
  645. return DRM_ERR(ENOMEM);
  646. }
  647. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  648. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  649. I915_WRITE(0x02080, dev_priv->status_gfx_addr);
  650. DRM_DEBUG("load hws 0x2080 with gfx mem 0x%x\n",
  651. dev_priv->status_gfx_addr);
  652. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  653. return 0;
  654. }
  655. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  656. {
  657. /* i915 has 4 more counters */
  658. dev->counters += 4;
  659. dev->types[6] = _DRM_STAT_IRQ;
  660. dev->types[7] = _DRM_STAT_PRIMARY;
  661. dev->types[8] = _DRM_STAT_SECONDARY;
  662. dev->types[9] = _DRM_STAT_DMA;
  663. return 0;
  664. }
  665. void i915_driver_lastclose(struct drm_device * dev)
  666. {
  667. if (dev->dev_private) {
  668. drm_i915_private_t *dev_priv = dev->dev_private;
  669. i915_mem_takedown(&(dev_priv->agp_heap));
  670. }
  671. i915_dma_cleanup(dev);
  672. }
  673. void i915_driver_preclose(struct drm_device * dev, DRMFILE filp)
  674. {
  675. if (dev->dev_private) {
  676. drm_i915_private_t *dev_priv = dev->dev_private;
  677. i915_mem_release(dev, filp, dev_priv->agp_heap);
  678. }
  679. }
  680. drm_ioctl_desc_t i915_ioctls[] = {
  681. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  682. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  683. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  684. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  685. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  686. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  687. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  688. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  689. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  690. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  691. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  692. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  693. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  694. [DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  695. [DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
  696. [DRM_IOCTL_NR(DRM_I915_VBLANK_SWAP)] = {i915_vblank_swap, DRM_AUTH},
  697. [DRM_IOCTL_NR(DRM_I915_HWS_ADDR)] = {i915_set_status_page, DRM_AUTH},
  698. };
  699. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  700. /**
  701. * Determine if the device really is AGP or not.
  702. *
  703. * All Intel graphics chipsets are treated as AGP, even if they are really
  704. * PCI-e.
  705. *
  706. * \param dev The device to be tested.
  707. *
  708. * \returns
  709. * A value of 1 is always retured to indictate every i9x5 is AGP.
  710. */
  711. int i915_driver_device_is_agp(struct drm_device * dev)
  712. {
  713. return 1;
  714. }