intel-agp.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  22. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  23. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  24. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  25. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  26. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  27. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  28. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  29. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  30. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  31. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  32. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  33. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  34. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  37. extern int agp_memory_reserved;
  38. /* Intel 815 register */
  39. #define INTEL_815_APCONT 0x51
  40. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  41. /* Intel i820 registers */
  42. #define INTEL_I820_RDCR 0x51
  43. #define INTEL_I820_ERRSTS 0xc8
  44. /* Intel i840 registers */
  45. #define INTEL_I840_MCHCFG 0x50
  46. #define INTEL_I840_ERRSTS 0xc8
  47. /* Intel i850 registers */
  48. #define INTEL_I850_MCHCFG 0x50
  49. #define INTEL_I850_ERRSTS 0xc8
  50. /* intel 915G registers */
  51. #define I915_GMADDR 0x18
  52. #define I915_MMADDR 0x10
  53. #define I915_PTEADDR 0x1C
  54. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  55. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  56. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  57. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  58. /* Intel 965G registers */
  59. #define I965_MSAC 0x62
  60. /* Intel 7505 registers */
  61. #define INTEL_I7505_APSIZE 0x74
  62. #define INTEL_I7505_NCAPID 0x60
  63. #define INTEL_I7505_NISTAT 0x6c
  64. #define INTEL_I7505_ATTBASE 0x78
  65. #define INTEL_I7505_ERRSTS 0x42
  66. #define INTEL_I7505_AGPCTRL 0x70
  67. #define INTEL_I7505_MCHCFG 0x50
  68. static const struct aper_size_info_fixed intel_i810_sizes[] =
  69. {
  70. {64, 16384, 4},
  71. /* The 32M mode still requires a 64k gatt */
  72. {32, 8192, 4}
  73. };
  74. #define AGP_DCACHE_MEMORY 1
  75. #define AGP_PHYS_MEMORY 2
  76. #define INTEL_AGP_CACHED_MEMORY 3
  77. static struct gatt_mask intel_i810_masks[] =
  78. {
  79. {.mask = I810_PTE_VALID, .type = 0},
  80. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  81. {.mask = I810_PTE_VALID, .type = 0},
  82. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  83. .type = INTEL_AGP_CACHED_MEMORY}
  84. };
  85. static struct _intel_private {
  86. struct pci_dev *pcidev; /* device one */
  87. u8 __iomem *registers;
  88. u32 __iomem *gtt; /* I915G */
  89. int num_dcache_entries;
  90. /* gtt_entries is the number of gtt entries that are already mapped
  91. * to stolen memory. Stolen memory is larger than the memory mapped
  92. * through gtt_entries, as it includes some reserved space for the BIOS
  93. * popup and for the GTT.
  94. */
  95. int gtt_entries; /* i830+ */
  96. } intel_private;
  97. static int intel_i810_fetch_size(void)
  98. {
  99. u32 smram_miscc;
  100. struct aper_size_info_fixed *values;
  101. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  102. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  103. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  104. printk(KERN_WARNING PFX "i810 is disabled\n");
  105. return 0;
  106. }
  107. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  108. agp_bridge->previous_size =
  109. agp_bridge->current_size = (void *) (values + 1);
  110. agp_bridge->aperture_size_idx = 1;
  111. return values[1].size;
  112. } else {
  113. agp_bridge->previous_size =
  114. agp_bridge->current_size = (void *) (values);
  115. agp_bridge->aperture_size_idx = 0;
  116. return values[0].size;
  117. }
  118. return 0;
  119. }
  120. static int intel_i810_configure(void)
  121. {
  122. struct aper_size_info_fixed *current_size;
  123. u32 temp;
  124. int i;
  125. current_size = A_SIZE_FIX(agp_bridge->current_size);
  126. if (!intel_private.registers) {
  127. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  128. temp &= 0xfff80000;
  129. intel_private.registers = ioremap(temp, 128 * 4096);
  130. if (!intel_private.registers) {
  131. printk(KERN_ERR PFX "Unable to remap memory.\n");
  132. return -ENOMEM;
  133. }
  134. }
  135. if ((readl(intel_private.registers+I810_DRAM_CTL)
  136. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  137. /* This will need to be dynamically assigned */
  138. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  139. intel_private.num_dcache_entries = 1024;
  140. }
  141. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  142. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  143. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  144. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  145. if (agp_bridge->driver->needs_scratch_page) {
  146. for (i = 0; i < current_size->num_entries; i++) {
  147. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  148. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  149. }
  150. }
  151. global_cache_flush();
  152. return 0;
  153. }
  154. static void intel_i810_cleanup(void)
  155. {
  156. writel(0, intel_private.registers+I810_PGETBL_CTL);
  157. readl(intel_private.registers); /* PCI Posting. */
  158. iounmap(intel_private.registers);
  159. }
  160. static void intel_i810_tlbflush(struct agp_memory *mem)
  161. {
  162. return;
  163. }
  164. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  165. {
  166. return;
  167. }
  168. /* Exists to support ARGB cursors */
  169. static void *i8xx_alloc_pages(void)
  170. {
  171. struct page * page;
  172. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  173. if (page == NULL)
  174. return NULL;
  175. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  176. change_page_attr(page, 4, PAGE_KERNEL);
  177. global_flush_tlb();
  178. __free_pages(page, 2);
  179. return NULL;
  180. }
  181. global_flush_tlb();
  182. get_page(page);
  183. SetPageLocked(page);
  184. atomic_inc(&agp_bridge->current_memory_agp);
  185. return page_address(page);
  186. }
  187. static void i8xx_destroy_pages(void *addr)
  188. {
  189. struct page *page;
  190. if (addr == NULL)
  191. return;
  192. page = virt_to_page(addr);
  193. change_page_attr(page, 4, PAGE_KERNEL);
  194. global_flush_tlb();
  195. put_page(page);
  196. unlock_page(page);
  197. __free_pages(page, 2);
  198. atomic_dec(&agp_bridge->current_memory_agp);
  199. }
  200. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  201. int type)
  202. {
  203. if (type < AGP_USER_TYPES)
  204. return type;
  205. else if (type == AGP_USER_CACHED_MEMORY)
  206. return INTEL_AGP_CACHED_MEMORY;
  207. else
  208. return 0;
  209. }
  210. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  211. int type)
  212. {
  213. int i, j, num_entries;
  214. void *temp;
  215. int ret = -EINVAL;
  216. int mask_type;
  217. if (mem->page_count == 0)
  218. goto out;
  219. temp = agp_bridge->current_size;
  220. num_entries = A_SIZE_FIX(temp)->num_entries;
  221. if ((pg_start + mem->page_count) > num_entries)
  222. goto out_err;
  223. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  224. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  225. ret = -EBUSY;
  226. goto out_err;
  227. }
  228. }
  229. if (type != mem->type)
  230. goto out_err;
  231. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  232. switch (mask_type) {
  233. case AGP_DCACHE_MEMORY:
  234. if (!mem->is_flushed)
  235. global_cache_flush();
  236. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  237. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  238. intel_private.registers+I810_PTE_BASE+(i*4));
  239. }
  240. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  241. break;
  242. case AGP_PHYS_MEMORY:
  243. case AGP_NORMAL_MEMORY:
  244. if (!mem->is_flushed)
  245. global_cache_flush();
  246. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  247. writel(agp_bridge->driver->mask_memory(agp_bridge,
  248. mem->memory[i],
  249. mask_type),
  250. intel_private.registers+I810_PTE_BASE+(j*4));
  251. }
  252. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  253. break;
  254. default:
  255. goto out_err;
  256. }
  257. agp_bridge->driver->tlb_flush(mem);
  258. out:
  259. ret = 0;
  260. out_err:
  261. mem->is_flushed = 1;
  262. return ret;
  263. }
  264. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  265. int type)
  266. {
  267. int i;
  268. if (mem->page_count == 0)
  269. return 0;
  270. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  271. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  272. }
  273. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  274. agp_bridge->driver->tlb_flush(mem);
  275. return 0;
  276. }
  277. /*
  278. * The i810/i830 requires a physical address to program its mouse
  279. * pointer into hardware.
  280. * However the Xserver still writes to it through the agp aperture.
  281. */
  282. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  283. {
  284. struct agp_memory *new;
  285. void *addr;
  286. switch (pg_count) {
  287. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  288. global_flush_tlb();
  289. break;
  290. case 4:
  291. /* kludge to get 4 physical pages for ARGB cursor */
  292. addr = i8xx_alloc_pages();
  293. break;
  294. default:
  295. return NULL;
  296. }
  297. if (addr == NULL)
  298. return NULL;
  299. new = agp_create_memory(pg_count);
  300. if (new == NULL)
  301. return NULL;
  302. new->memory[0] = virt_to_gart(addr);
  303. if (pg_count == 4) {
  304. /* kludge to get 4 physical pages for ARGB cursor */
  305. new->memory[1] = new->memory[0] + PAGE_SIZE;
  306. new->memory[2] = new->memory[1] + PAGE_SIZE;
  307. new->memory[3] = new->memory[2] + PAGE_SIZE;
  308. }
  309. new->page_count = pg_count;
  310. new->num_scratch_pages = pg_count;
  311. new->type = AGP_PHYS_MEMORY;
  312. new->physical = new->memory[0];
  313. return new;
  314. }
  315. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  316. {
  317. struct agp_memory *new;
  318. if (type == AGP_DCACHE_MEMORY) {
  319. if (pg_count != intel_private.num_dcache_entries)
  320. return NULL;
  321. new = agp_create_memory(1);
  322. if (new == NULL)
  323. return NULL;
  324. new->type = AGP_DCACHE_MEMORY;
  325. new->page_count = pg_count;
  326. new->num_scratch_pages = 0;
  327. agp_free_page_array(new);
  328. return new;
  329. }
  330. if (type == AGP_PHYS_MEMORY)
  331. return alloc_agpphysmem_i8xx(pg_count, type);
  332. return NULL;
  333. }
  334. static void intel_i810_free_by_type(struct agp_memory *curr)
  335. {
  336. agp_free_key(curr->key);
  337. if (curr->type == AGP_PHYS_MEMORY) {
  338. if (curr->page_count == 4)
  339. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  340. else {
  341. agp_bridge->driver->agp_destroy_page(
  342. gart_to_virt(curr->memory[0]));
  343. global_flush_tlb();
  344. }
  345. agp_free_page_array(curr);
  346. }
  347. kfree(curr);
  348. }
  349. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  350. unsigned long addr, int type)
  351. {
  352. /* Type checking must be done elsewhere */
  353. return addr | bridge->driver->masks[type].mask;
  354. }
  355. static struct aper_size_info_fixed intel_i830_sizes[] =
  356. {
  357. {128, 32768, 5},
  358. /* The 64M mode still requires a 128k gatt */
  359. {64, 16384, 5},
  360. {256, 65536, 6},
  361. {512, 131072, 7},
  362. };
  363. static void intel_i830_init_gtt_entries(void)
  364. {
  365. u16 gmch_ctrl;
  366. int gtt_entries;
  367. u8 rdct;
  368. int local = 0;
  369. static const int ddt[4] = { 0, 16, 32, 64 };
  370. int size; /* reserved space (in kb) at the top of stolen memory */
  371. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  372. if (IS_I965) {
  373. u32 pgetbl_ctl;
  374. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  375. /* The 965 has a field telling us the size of the GTT,
  376. * which may be larger than what is necessary to map the
  377. * aperture.
  378. */
  379. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  380. case I965_PGETBL_SIZE_128KB:
  381. size = 128;
  382. break;
  383. case I965_PGETBL_SIZE_256KB:
  384. size = 256;
  385. break;
  386. case I965_PGETBL_SIZE_512KB:
  387. size = 512;
  388. break;
  389. default:
  390. printk(KERN_INFO PFX "Unknown page table size, "
  391. "assuming 512KB\n");
  392. size = 512;
  393. }
  394. size += 4; /* add in BIOS popup space */
  395. } else if (IS_G33) {
  396. /* G33's GTT size defined in gmch_ctrl */
  397. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  398. case G33_PGETBL_SIZE_1M:
  399. size = 1024;
  400. break;
  401. case G33_PGETBL_SIZE_2M:
  402. size = 2048;
  403. break;
  404. default:
  405. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  406. "assuming 512KB\n",
  407. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  408. size = 512;
  409. }
  410. size += 4;
  411. } else {
  412. /* On previous hardware, the GTT size was just what was
  413. * required to map the aperture.
  414. */
  415. size = agp_bridge->driver->fetch_size() + 4;
  416. }
  417. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  418. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  419. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  420. case I830_GMCH_GMS_STOLEN_512:
  421. gtt_entries = KB(512) - KB(size);
  422. break;
  423. case I830_GMCH_GMS_STOLEN_1024:
  424. gtt_entries = MB(1) - KB(size);
  425. break;
  426. case I830_GMCH_GMS_STOLEN_8192:
  427. gtt_entries = MB(8) - KB(size);
  428. break;
  429. case I830_GMCH_GMS_LOCAL:
  430. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  431. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  432. MB(ddt[I830_RDRAM_DDT(rdct)]);
  433. local = 1;
  434. break;
  435. default:
  436. gtt_entries = 0;
  437. break;
  438. }
  439. } else {
  440. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  441. case I855_GMCH_GMS_STOLEN_1M:
  442. gtt_entries = MB(1) - KB(size);
  443. break;
  444. case I855_GMCH_GMS_STOLEN_4M:
  445. gtt_entries = MB(4) - KB(size);
  446. break;
  447. case I855_GMCH_GMS_STOLEN_8M:
  448. gtt_entries = MB(8) - KB(size);
  449. break;
  450. case I855_GMCH_GMS_STOLEN_16M:
  451. gtt_entries = MB(16) - KB(size);
  452. break;
  453. case I855_GMCH_GMS_STOLEN_32M:
  454. gtt_entries = MB(32) - KB(size);
  455. break;
  456. case I915_GMCH_GMS_STOLEN_48M:
  457. /* Check it's really I915G */
  458. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  459. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  460. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  461. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  462. IS_I965 || IS_G33)
  463. gtt_entries = MB(48) - KB(size);
  464. else
  465. gtt_entries = 0;
  466. break;
  467. case I915_GMCH_GMS_STOLEN_64M:
  468. /* Check it's really I915G */
  469. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  470. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  471. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  472. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  473. IS_I965 || IS_G33)
  474. gtt_entries = MB(64) - KB(size);
  475. else
  476. gtt_entries = 0;
  477. break;
  478. case G33_GMCH_GMS_STOLEN_128M:
  479. if (IS_G33)
  480. gtt_entries = MB(128) - KB(size);
  481. else
  482. gtt_entries = 0;
  483. break;
  484. case G33_GMCH_GMS_STOLEN_256M:
  485. if (IS_G33)
  486. gtt_entries = MB(256) - KB(size);
  487. else
  488. gtt_entries = 0;
  489. break;
  490. default:
  491. gtt_entries = 0;
  492. break;
  493. }
  494. }
  495. if (gtt_entries > 0)
  496. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  497. gtt_entries / KB(1), local ? "local" : "stolen");
  498. else
  499. printk(KERN_INFO PFX
  500. "No pre-allocated video memory detected.\n");
  501. gtt_entries /= KB(4);
  502. intel_private.gtt_entries = gtt_entries;
  503. }
  504. /* The intel i830 automatically initializes the agp aperture during POST.
  505. * Use the memory already set aside for in the GTT.
  506. */
  507. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  508. {
  509. int page_order;
  510. struct aper_size_info_fixed *size;
  511. int num_entries;
  512. u32 temp;
  513. size = agp_bridge->current_size;
  514. page_order = size->page_order;
  515. num_entries = size->num_entries;
  516. agp_bridge->gatt_table_real = NULL;
  517. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  518. temp &= 0xfff80000;
  519. intel_private.registers = ioremap(temp,128 * 4096);
  520. if (!intel_private.registers)
  521. return -ENOMEM;
  522. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  523. global_cache_flush(); /* FIXME: ?? */
  524. /* we have to call this as early as possible after the MMIO base address is known */
  525. intel_i830_init_gtt_entries();
  526. agp_bridge->gatt_table = NULL;
  527. agp_bridge->gatt_bus_addr = temp;
  528. return 0;
  529. }
  530. /* Return the gatt table to a sane state. Use the top of stolen
  531. * memory for the GTT.
  532. */
  533. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  534. {
  535. return 0;
  536. }
  537. static int intel_i830_fetch_size(void)
  538. {
  539. u16 gmch_ctrl;
  540. struct aper_size_info_fixed *values;
  541. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  542. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  543. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  544. /* 855GM/852GM/865G has 128MB aperture size */
  545. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  546. agp_bridge->aperture_size_idx = 0;
  547. return values[0].size;
  548. }
  549. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  550. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  551. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  552. agp_bridge->aperture_size_idx = 0;
  553. return values[0].size;
  554. } else {
  555. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  556. agp_bridge->aperture_size_idx = 1;
  557. return values[1].size;
  558. }
  559. return 0;
  560. }
  561. static int intel_i830_configure(void)
  562. {
  563. struct aper_size_info_fixed *current_size;
  564. u32 temp;
  565. u16 gmch_ctrl;
  566. int i;
  567. current_size = A_SIZE_FIX(agp_bridge->current_size);
  568. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  569. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  570. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  571. gmch_ctrl |= I830_GMCH_ENABLED;
  572. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  573. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  574. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  575. if (agp_bridge->driver->needs_scratch_page) {
  576. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  577. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  578. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  579. }
  580. }
  581. global_cache_flush();
  582. return 0;
  583. }
  584. static void intel_i830_cleanup(void)
  585. {
  586. iounmap(intel_private.registers);
  587. }
  588. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  589. {
  590. int i,j,num_entries;
  591. void *temp;
  592. int ret = -EINVAL;
  593. int mask_type;
  594. if (mem->page_count == 0)
  595. goto out;
  596. temp = agp_bridge->current_size;
  597. num_entries = A_SIZE_FIX(temp)->num_entries;
  598. if (pg_start < intel_private.gtt_entries) {
  599. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  600. pg_start,intel_private.gtt_entries);
  601. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  602. goto out_err;
  603. }
  604. if ((pg_start + mem->page_count) > num_entries)
  605. goto out_err;
  606. /* The i830 can't check the GTT for entries since its read only,
  607. * depend on the caller to make the correct offset decisions.
  608. */
  609. if (type != mem->type)
  610. goto out_err;
  611. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  612. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  613. mask_type != INTEL_AGP_CACHED_MEMORY)
  614. goto out_err;
  615. if (!mem->is_flushed)
  616. global_cache_flush();
  617. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  618. writel(agp_bridge->driver->mask_memory(agp_bridge,
  619. mem->memory[i], mask_type),
  620. intel_private.registers+I810_PTE_BASE+(j*4));
  621. }
  622. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  623. agp_bridge->driver->tlb_flush(mem);
  624. out:
  625. ret = 0;
  626. out_err:
  627. mem->is_flushed = 1;
  628. return ret;
  629. }
  630. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  631. int type)
  632. {
  633. int i;
  634. if (mem->page_count == 0)
  635. return 0;
  636. if (pg_start < intel_private.gtt_entries) {
  637. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  638. return -EINVAL;
  639. }
  640. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  641. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  642. }
  643. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  644. agp_bridge->driver->tlb_flush(mem);
  645. return 0;
  646. }
  647. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  648. {
  649. if (type == AGP_PHYS_MEMORY)
  650. return alloc_agpphysmem_i8xx(pg_count, type);
  651. /* always return NULL for other allocation types for now */
  652. return NULL;
  653. }
  654. static int intel_i915_configure(void)
  655. {
  656. struct aper_size_info_fixed *current_size;
  657. u32 temp;
  658. u16 gmch_ctrl;
  659. int i;
  660. current_size = A_SIZE_FIX(agp_bridge->current_size);
  661. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  662. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  663. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  664. gmch_ctrl |= I830_GMCH_ENABLED;
  665. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  666. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  667. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  668. if (agp_bridge->driver->needs_scratch_page) {
  669. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  670. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  671. readl(intel_private.gtt+i); /* PCI Posting. */
  672. }
  673. }
  674. global_cache_flush();
  675. return 0;
  676. }
  677. static void intel_i915_cleanup(void)
  678. {
  679. iounmap(intel_private.gtt);
  680. iounmap(intel_private.registers);
  681. }
  682. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  683. int type)
  684. {
  685. int i,j,num_entries;
  686. void *temp;
  687. int ret = -EINVAL;
  688. int mask_type;
  689. if (mem->page_count == 0)
  690. goto out;
  691. temp = agp_bridge->current_size;
  692. num_entries = A_SIZE_FIX(temp)->num_entries;
  693. if (pg_start < intel_private.gtt_entries) {
  694. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  695. pg_start,intel_private.gtt_entries);
  696. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  697. goto out_err;
  698. }
  699. if ((pg_start + mem->page_count) > num_entries)
  700. goto out_err;
  701. /* The i915 can't check the GTT for entries since its read only,
  702. * depend on the caller to make the correct offset decisions.
  703. */
  704. if (type != mem->type)
  705. goto out_err;
  706. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  707. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  708. mask_type != INTEL_AGP_CACHED_MEMORY)
  709. goto out_err;
  710. if (!mem->is_flushed)
  711. global_cache_flush();
  712. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  713. writel(agp_bridge->driver->mask_memory(agp_bridge,
  714. mem->memory[i], mask_type), intel_private.gtt+j);
  715. }
  716. readl(intel_private.gtt+j-1);
  717. agp_bridge->driver->tlb_flush(mem);
  718. out:
  719. ret = 0;
  720. out_err:
  721. mem->is_flushed = 1;
  722. return ret;
  723. }
  724. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  725. int type)
  726. {
  727. int i;
  728. if (mem->page_count == 0)
  729. return 0;
  730. if (pg_start < intel_private.gtt_entries) {
  731. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  732. return -EINVAL;
  733. }
  734. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  735. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  736. }
  737. readl(intel_private.gtt+i-1);
  738. agp_bridge->driver->tlb_flush(mem);
  739. return 0;
  740. }
  741. /* Return the aperture size by just checking the resource length. The effect
  742. * described in the spec of the MSAC registers is just changing of the
  743. * resource size.
  744. */
  745. static int intel_i9xx_fetch_size(void)
  746. {
  747. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  748. int aper_size; /* size in megabytes */
  749. int i;
  750. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  751. for (i = 0; i < num_sizes; i++) {
  752. if (aper_size == intel_i830_sizes[i].size) {
  753. agp_bridge->current_size = intel_i830_sizes + i;
  754. agp_bridge->previous_size = agp_bridge->current_size;
  755. return aper_size;
  756. }
  757. }
  758. return 0;
  759. }
  760. /* The intel i915 automatically initializes the agp aperture during POST.
  761. * Use the memory already set aside for in the GTT.
  762. */
  763. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  764. {
  765. int page_order;
  766. struct aper_size_info_fixed *size;
  767. int num_entries;
  768. u32 temp, temp2;
  769. size = agp_bridge->current_size;
  770. page_order = size->page_order;
  771. num_entries = size->num_entries;
  772. agp_bridge->gatt_table_real = NULL;
  773. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  774. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  775. intel_private.gtt = ioremap(temp2, 256 * 1024);
  776. if (!intel_private.gtt)
  777. return -ENOMEM;
  778. temp &= 0xfff80000;
  779. intel_private.registers = ioremap(temp,128 * 4096);
  780. if (!intel_private.registers)
  781. return -ENOMEM;
  782. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  783. global_cache_flush(); /* FIXME: ? */
  784. /* we have to call this as early as possible after the MMIO base address is known */
  785. intel_i830_init_gtt_entries();
  786. agp_bridge->gatt_table = NULL;
  787. agp_bridge->gatt_bus_addr = temp;
  788. return 0;
  789. }
  790. /*
  791. * The i965 supports 36-bit physical addresses, but to keep
  792. * the format of the GTT the same, the bits that don't fit
  793. * in a 32-bit word are shifted down to bits 4..7.
  794. *
  795. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  796. * is always zero on 32-bit architectures, so no need to make
  797. * this conditional.
  798. */
  799. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  800. unsigned long addr, int type)
  801. {
  802. /* Shift high bits down */
  803. addr |= (addr >> 28) & 0xf0;
  804. /* Type checking must be done elsewhere */
  805. return addr | bridge->driver->masks[type].mask;
  806. }
  807. /* The intel i965 automatically initializes the agp aperture during POST.
  808. * Use the memory already set aside for in the GTT.
  809. */
  810. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  811. {
  812. int page_order;
  813. struct aper_size_info_fixed *size;
  814. int num_entries;
  815. u32 temp;
  816. size = agp_bridge->current_size;
  817. page_order = size->page_order;
  818. num_entries = size->num_entries;
  819. agp_bridge->gatt_table_real = NULL;
  820. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  821. temp &= 0xfff00000;
  822. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  823. if (!intel_private.gtt)
  824. return -ENOMEM;
  825. intel_private.registers = ioremap(temp,128 * 4096);
  826. if (!intel_private.registers)
  827. return -ENOMEM;
  828. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  829. global_cache_flush(); /* FIXME: ? */
  830. /* we have to call this as early as possible after the MMIO base address is known */
  831. intel_i830_init_gtt_entries();
  832. agp_bridge->gatt_table = NULL;
  833. agp_bridge->gatt_bus_addr = temp;
  834. return 0;
  835. }
  836. static int intel_fetch_size(void)
  837. {
  838. int i;
  839. u16 temp;
  840. struct aper_size_info_16 *values;
  841. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  842. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  843. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  844. if (temp == values[i].size_value) {
  845. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  846. agp_bridge->aperture_size_idx = i;
  847. return values[i].size;
  848. }
  849. }
  850. return 0;
  851. }
  852. static int __intel_8xx_fetch_size(u8 temp)
  853. {
  854. int i;
  855. struct aper_size_info_8 *values;
  856. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  857. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  858. if (temp == values[i].size_value) {
  859. agp_bridge->previous_size =
  860. agp_bridge->current_size = (void *) (values + i);
  861. agp_bridge->aperture_size_idx = i;
  862. return values[i].size;
  863. }
  864. }
  865. return 0;
  866. }
  867. static int intel_8xx_fetch_size(void)
  868. {
  869. u8 temp;
  870. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  871. return __intel_8xx_fetch_size(temp);
  872. }
  873. static int intel_815_fetch_size(void)
  874. {
  875. u8 temp;
  876. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  877. * one non-reserved bit, so mask the others out ... */
  878. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  879. temp &= (1 << 3);
  880. return __intel_8xx_fetch_size(temp);
  881. }
  882. static void intel_tlbflush(struct agp_memory *mem)
  883. {
  884. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  885. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  886. }
  887. static void intel_8xx_tlbflush(struct agp_memory *mem)
  888. {
  889. u32 temp;
  890. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  891. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  892. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  893. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  894. }
  895. static void intel_cleanup(void)
  896. {
  897. u16 temp;
  898. struct aper_size_info_16 *previous_size;
  899. previous_size = A_SIZE_16(agp_bridge->previous_size);
  900. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  901. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  902. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  903. }
  904. static void intel_8xx_cleanup(void)
  905. {
  906. u16 temp;
  907. struct aper_size_info_8 *previous_size;
  908. previous_size = A_SIZE_8(agp_bridge->previous_size);
  909. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  910. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  911. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  912. }
  913. static int intel_configure(void)
  914. {
  915. u32 temp;
  916. u16 temp2;
  917. struct aper_size_info_16 *current_size;
  918. current_size = A_SIZE_16(agp_bridge->current_size);
  919. /* aperture size */
  920. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  921. /* address to map to */
  922. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  923. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  924. /* attbase - aperture base */
  925. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  926. /* agpctrl */
  927. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  928. /* paccfg/nbxcfg */
  929. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  930. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  931. (temp2 & ~(1 << 10)) | (1 << 9));
  932. /* clear any possible error conditions */
  933. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  934. return 0;
  935. }
  936. static int intel_815_configure(void)
  937. {
  938. u32 temp, addr;
  939. u8 temp2;
  940. struct aper_size_info_8 *current_size;
  941. /* attbase - aperture base */
  942. /* the Intel 815 chipset spec. says that bits 29-31 in the
  943. * ATTBASE register are reserved -> try not to write them */
  944. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  945. printk (KERN_EMERG PFX "gatt bus addr too high");
  946. return -EINVAL;
  947. }
  948. current_size = A_SIZE_8(agp_bridge->current_size);
  949. /* aperture size */
  950. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  951. current_size->size_value);
  952. /* address to map to */
  953. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  954. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  955. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  956. addr &= INTEL_815_ATTBASE_MASK;
  957. addr |= agp_bridge->gatt_bus_addr;
  958. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  959. /* agpctrl */
  960. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  961. /* apcont */
  962. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  963. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  964. /* clear any possible error conditions */
  965. /* Oddness : this chipset seems to have no ERRSTS register ! */
  966. return 0;
  967. }
  968. static void intel_820_tlbflush(struct agp_memory *mem)
  969. {
  970. return;
  971. }
  972. static void intel_820_cleanup(void)
  973. {
  974. u8 temp;
  975. struct aper_size_info_8 *previous_size;
  976. previous_size = A_SIZE_8(agp_bridge->previous_size);
  977. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  978. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  979. temp & ~(1 << 1));
  980. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  981. previous_size->size_value);
  982. }
  983. static int intel_820_configure(void)
  984. {
  985. u32 temp;
  986. u8 temp2;
  987. struct aper_size_info_8 *current_size;
  988. current_size = A_SIZE_8(agp_bridge->current_size);
  989. /* aperture size */
  990. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  991. /* address to map to */
  992. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  993. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  994. /* attbase - aperture base */
  995. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  996. /* agpctrl */
  997. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  998. /* global enable aperture access */
  999. /* This flag is not accessed through MCHCFG register as in */
  1000. /* i850 chipset. */
  1001. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1002. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1003. /* clear any possible AGP-related error conditions */
  1004. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1005. return 0;
  1006. }
  1007. static int intel_840_configure(void)
  1008. {
  1009. u32 temp;
  1010. u16 temp2;
  1011. struct aper_size_info_8 *current_size;
  1012. current_size = A_SIZE_8(agp_bridge->current_size);
  1013. /* aperture size */
  1014. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1015. /* address to map to */
  1016. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1017. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1018. /* attbase - aperture base */
  1019. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1020. /* agpctrl */
  1021. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1022. /* mcgcfg */
  1023. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1024. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1025. /* clear any possible error conditions */
  1026. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1027. return 0;
  1028. }
  1029. static int intel_845_configure(void)
  1030. {
  1031. u32 temp;
  1032. u8 temp2;
  1033. struct aper_size_info_8 *current_size;
  1034. current_size = A_SIZE_8(agp_bridge->current_size);
  1035. /* aperture size */
  1036. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1037. if (agp_bridge->apbase_config != 0) {
  1038. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1039. agp_bridge->apbase_config);
  1040. } else {
  1041. /* address to map to */
  1042. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1043. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1044. agp_bridge->apbase_config = temp;
  1045. }
  1046. /* attbase - aperture base */
  1047. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1048. /* agpctrl */
  1049. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1050. /* agpm */
  1051. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1052. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1053. /* clear any possible error conditions */
  1054. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1055. return 0;
  1056. }
  1057. static int intel_850_configure(void)
  1058. {
  1059. u32 temp;
  1060. u16 temp2;
  1061. struct aper_size_info_8 *current_size;
  1062. current_size = A_SIZE_8(agp_bridge->current_size);
  1063. /* aperture size */
  1064. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1065. /* address to map to */
  1066. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1067. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1068. /* attbase - aperture base */
  1069. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1070. /* agpctrl */
  1071. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1072. /* mcgcfg */
  1073. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1074. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1075. /* clear any possible AGP-related error conditions */
  1076. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1077. return 0;
  1078. }
  1079. static int intel_860_configure(void)
  1080. {
  1081. u32 temp;
  1082. u16 temp2;
  1083. struct aper_size_info_8 *current_size;
  1084. current_size = A_SIZE_8(agp_bridge->current_size);
  1085. /* aperture size */
  1086. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1087. /* address to map to */
  1088. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1089. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1090. /* attbase - aperture base */
  1091. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1092. /* agpctrl */
  1093. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1094. /* mcgcfg */
  1095. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1096. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1097. /* clear any possible AGP-related error conditions */
  1098. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1099. return 0;
  1100. }
  1101. static int intel_830mp_configure(void)
  1102. {
  1103. u32 temp;
  1104. u16 temp2;
  1105. struct aper_size_info_8 *current_size;
  1106. current_size = A_SIZE_8(agp_bridge->current_size);
  1107. /* aperture size */
  1108. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1109. /* address to map to */
  1110. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1111. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1112. /* attbase - aperture base */
  1113. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1114. /* agpctrl */
  1115. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1116. /* gmch */
  1117. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1118. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1119. /* clear any possible AGP-related error conditions */
  1120. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1121. return 0;
  1122. }
  1123. static int intel_7505_configure(void)
  1124. {
  1125. u32 temp;
  1126. u16 temp2;
  1127. struct aper_size_info_8 *current_size;
  1128. current_size = A_SIZE_8(agp_bridge->current_size);
  1129. /* aperture size */
  1130. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1131. /* address to map to */
  1132. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1133. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1134. /* attbase - aperture base */
  1135. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1136. /* agpctrl */
  1137. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1138. /* mchcfg */
  1139. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1140. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1141. return 0;
  1142. }
  1143. /* Setup function */
  1144. static const struct gatt_mask intel_generic_masks[] =
  1145. {
  1146. {.mask = 0x00000017, .type = 0}
  1147. };
  1148. static const struct aper_size_info_8 intel_815_sizes[2] =
  1149. {
  1150. {64, 16384, 4, 0},
  1151. {32, 8192, 3, 8},
  1152. };
  1153. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1154. {
  1155. {256, 65536, 6, 0},
  1156. {128, 32768, 5, 32},
  1157. {64, 16384, 4, 48},
  1158. {32, 8192, 3, 56},
  1159. {16, 4096, 2, 60},
  1160. {8, 2048, 1, 62},
  1161. {4, 1024, 0, 63}
  1162. };
  1163. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1164. {
  1165. {256, 65536, 6, 0},
  1166. {128, 32768, 5, 32},
  1167. {64, 16384, 4, 48},
  1168. {32, 8192, 3, 56},
  1169. {16, 4096, 2, 60},
  1170. {8, 2048, 1, 62},
  1171. {4, 1024, 0, 63}
  1172. };
  1173. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1174. {
  1175. {256, 65536, 6, 0},
  1176. {128, 32768, 5, 32},
  1177. {64, 16384, 4, 48},
  1178. {32, 8192, 3, 56}
  1179. };
  1180. static const struct agp_bridge_driver intel_generic_driver = {
  1181. .owner = THIS_MODULE,
  1182. .aperture_sizes = intel_generic_sizes,
  1183. .size_type = U16_APER_SIZE,
  1184. .num_aperture_sizes = 7,
  1185. .configure = intel_configure,
  1186. .fetch_size = intel_fetch_size,
  1187. .cleanup = intel_cleanup,
  1188. .tlb_flush = intel_tlbflush,
  1189. .mask_memory = agp_generic_mask_memory,
  1190. .masks = intel_generic_masks,
  1191. .agp_enable = agp_generic_enable,
  1192. .cache_flush = global_cache_flush,
  1193. .create_gatt_table = agp_generic_create_gatt_table,
  1194. .free_gatt_table = agp_generic_free_gatt_table,
  1195. .insert_memory = agp_generic_insert_memory,
  1196. .remove_memory = agp_generic_remove_memory,
  1197. .alloc_by_type = agp_generic_alloc_by_type,
  1198. .free_by_type = agp_generic_free_by_type,
  1199. .agp_alloc_page = agp_generic_alloc_page,
  1200. .agp_destroy_page = agp_generic_destroy_page,
  1201. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1202. };
  1203. static const struct agp_bridge_driver intel_810_driver = {
  1204. .owner = THIS_MODULE,
  1205. .aperture_sizes = intel_i810_sizes,
  1206. .size_type = FIXED_APER_SIZE,
  1207. .num_aperture_sizes = 2,
  1208. .needs_scratch_page = TRUE,
  1209. .configure = intel_i810_configure,
  1210. .fetch_size = intel_i810_fetch_size,
  1211. .cleanup = intel_i810_cleanup,
  1212. .tlb_flush = intel_i810_tlbflush,
  1213. .mask_memory = intel_i810_mask_memory,
  1214. .masks = intel_i810_masks,
  1215. .agp_enable = intel_i810_agp_enable,
  1216. .cache_flush = global_cache_flush,
  1217. .create_gatt_table = agp_generic_create_gatt_table,
  1218. .free_gatt_table = agp_generic_free_gatt_table,
  1219. .insert_memory = intel_i810_insert_entries,
  1220. .remove_memory = intel_i810_remove_entries,
  1221. .alloc_by_type = intel_i810_alloc_by_type,
  1222. .free_by_type = intel_i810_free_by_type,
  1223. .agp_alloc_page = agp_generic_alloc_page,
  1224. .agp_destroy_page = agp_generic_destroy_page,
  1225. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1226. };
  1227. static const struct agp_bridge_driver intel_815_driver = {
  1228. .owner = THIS_MODULE,
  1229. .aperture_sizes = intel_815_sizes,
  1230. .size_type = U8_APER_SIZE,
  1231. .num_aperture_sizes = 2,
  1232. .configure = intel_815_configure,
  1233. .fetch_size = intel_815_fetch_size,
  1234. .cleanup = intel_8xx_cleanup,
  1235. .tlb_flush = intel_8xx_tlbflush,
  1236. .mask_memory = agp_generic_mask_memory,
  1237. .masks = intel_generic_masks,
  1238. .agp_enable = agp_generic_enable,
  1239. .cache_flush = global_cache_flush,
  1240. .create_gatt_table = agp_generic_create_gatt_table,
  1241. .free_gatt_table = agp_generic_free_gatt_table,
  1242. .insert_memory = agp_generic_insert_memory,
  1243. .remove_memory = agp_generic_remove_memory,
  1244. .alloc_by_type = agp_generic_alloc_by_type,
  1245. .free_by_type = agp_generic_free_by_type,
  1246. .agp_alloc_page = agp_generic_alloc_page,
  1247. .agp_destroy_page = agp_generic_destroy_page,
  1248. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1249. };
  1250. static const struct agp_bridge_driver intel_830_driver = {
  1251. .owner = THIS_MODULE,
  1252. .aperture_sizes = intel_i830_sizes,
  1253. .size_type = FIXED_APER_SIZE,
  1254. .num_aperture_sizes = 4,
  1255. .needs_scratch_page = TRUE,
  1256. .configure = intel_i830_configure,
  1257. .fetch_size = intel_i830_fetch_size,
  1258. .cleanup = intel_i830_cleanup,
  1259. .tlb_flush = intel_i810_tlbflush,
  1260. .mask_memory = intel_i810_mask_memory,
  1261. .masks = intel_i810_masks,
  1262. .agp_enable = intel_i810_agp_enable,
  1263. .cache_flush = global_cache_flush,
  1264. .create_gatt_table = intel_i830_create_gatt_table,
  1265. .free_gatt_table = intel_i830_free_gatt_table,
  1266. .insert_memory = intel_i830_insert_entries,
  1267. .remove_memory = intel_i830_remove_entries,
  1268. .alloc_by_type = intel_i830_alloc_by_type,
  1269. .free_by_type = intel_i810_free_by_type,
  1270. .agp_alloc_page = agp_generic_alloc_page,
  1271. .agp_destroy_page = agp_generic_destroy_page,
  1272. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1273. };
  1274. static const struct agp_bridge_driver intel_820_driver = {
  1275. .owner = THIS_MODULE,
  1276. .aperture_sizes = intel_8xx_sizes,
  1277. .size_type = U8_APER_SIZE,
  1278. .num_aperture_sizes = 7,
  1279. .configure = intel_820_configure,
  1280. .fetch_size = intel_8xx_fetch_size,
  1281. .cleanup = intel_820_cleanup,
  1282. .tlb_flush = intel_820_tlbflush,
  1283. .mask_memory = agp_generic_mask_memory,
  1284. .masks = intel_generic_masks,
  1285. .agp_enable = agp_generic_enable,
  1286. .cache_flush = global_cache_flush,
  1287. .create_gatt_table = agp_generic_create_gatt_table,
  1288. .free_gatt_table = agp_generic_free_gatt_table,
  1289. .insert_memory = agp_generic_insert_memory,
  1290. .remove_memory = agp_generic_remove_memory,
  1291. .alloc_by_type = agp_generic_alloc_by_type,
  1292. .free_by_type = agp_generic_free_by_type,
  1293. .agp_alloc_page = agp_generic_alloc_page,
  1294. .agp_destroy_page = agp_generic_destroy_page,
  1295. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1296. };
  1297. static const struct agp_bridge_driver intel_830mp_driver = {
  1298. .owner = THIS_MODULE,
  1299. .aperture_sizes = intel_830mp_sizes,
  1300. .size_type = U8_APER_SIZE,
  1301. .num_aperture_sizes = 4,
  1302. .configure = intel_830mp_configure,
  1303. .fetch_size = intel_8xx_fetch_size,
  1304. .cleanup = intel_8xx_cleanup,
  1305. .tlb_flush = intel_8xx_tlbflush,
  1306. .mask_memory = agp_generic_mask_memory,
  1307. .masks = intel_generic_masks,
  1308. .agp_enable = agp_generic_enable,
  1309. .cache_flush = global_cache_flush,
  1310. .create_gatt_table = agp_generic_create_gatt_table,
  1311. .free_gatt_table = agp_generic_free_gatt_table,
  1312. .insert_memory = agp_generic_insert_memory,
  1313. .remove_memory = agp_generic_remove_memory,
  1314. .alloc_by_type = agp_generic_alloc_by_type,
  1315. .free_by_type = agp_generic_free_by_type,
  1316. .agp_alloc_page = agp_generic_alloc_page,
  1317. .agp_destroy_page = agp_generic_destroy_page,
  1318. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1319. };
  1320. static const struct agp_bridge_driver intel_840_driver = {
  1321. .owner = THIS_MODULE,
  1322. .aperture_sizes = intel_8xx_sizes,
  1323. .size_type = U8_APER_SIZE,
  1324. .num_aperture_sizes = 7,
  1325. .configure = intel_840_configure,
  1326. .fetch_size = intel_8xx_fetch_size,
  1327. .cleanup = intel_8xx_cleanup,
  1328. .tlb_flush = intel_8xx_tlbflush,
  1329. .mask_memory = agp_generic_mask_memory,
  1330. .masks = intel_generic_masks,
  1331. .agp_enable = agp_generic_enable,
  1332. .cache_flush = global_cache_flush,
  1333. .create_gatt_table = agp_generic_create_gatt_table,
  1334. .free_gatt_table = agp_generic_free_gatt_table,
  1335. .insert_memory = agp_generic_insert_memory,
  1336. .remove_memory = agp_generic_remove_memory,
  1337. .alloc_by_type = agp_generic_alloc_by_type,
  1338. .free_by_type = agp_generic_free_by_type,
  1339. .agp_alloc_page = agp_generic_alloc_page,
  1340. .agp_destroy_page = agp_generic_destroy_page,
  1341. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1342. };
  1343. static const struct agp_bridge_driver intel_845_driver = {
  1344. .owner = THIS_MODULE,
  1345. .aperture_sizes = intel_8xx_sizes,
  1346. .size_type = U8_APER_SIZE,
  1347. .num_aperture_sizes = 7,
  1348. .configure = intel_845_configure,
  1349. .fetch_size = intel_8xx_fetch_size,
  1350. .cleanup = intel_8xx_cleanup,
  1351. .tlb_flush = intel_8xx_tlbflush,
  1352. .mask_memory = agp_generic_mask_memory,
  1353. .masks = intel_generic_masks,
  1354. .agp_enable = agp_generic_enable,
  1355. .cache_flush = global_cache_flush,
  1356. .create_gatt_table = agp_generic_create_gatt_table,
  1357. .free_gatt_table = agp_generic_free_gatt_table,
  1358. .insert_memory = agp_generic_insert_memory,
  1359. .remove_memory = agp_generic_remove_memory,
  1360. .alloc_by_type = agp_generic_alloc_by_type,
  1361. .free_by_type = agp_generic_free_by_type,
  1362. .agp_alloc_page = agp_generic_alloc_page,
  1363. .agp_destroy_page = agp_generic_destroy_page,
  1364. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1365. };
  1366. static const struct agp_bridge_driver intel_850_driver = {
  1367. .owner = THIS_MODULE,
  1368. .aperture_sizes = intel_8xx_sizes,
  1369. .size_type = U8_APER_SIZE,
  1370. .num_aperture_sizes = 7,
  1371. .configure = intel_850_configure,
  1372. .fetch_size = intel_8xx_fetch_size,
  1373. .cleanup = intel_8xx_cleanup,
  1374. .tlb_flush = intel_8xx_tlbflush,
  1375. .mask_memory = agp_generic_mask_memory,
  1376. .masks = intel_generic_masks,
  1377. .agp_enable = agp_generic_enable,
  1378. .cache_flush = global_cache_flush,
  1379. .create_gatt_table = agp_generic_create_gatt_table,
  1380. .free_gatt_table = agp_generic_free_gatt_table,
  1381. .insert_memory = agp_generic_insert_memory,
  1382. .remove_memory = agp_generic_remove_memory,
  1383. .alloc_by_type = agp_generic_alloc_by_type,
  1384. .free_by_type = agp_generic_free_by_type,
  1385. .agp_alloc_page = agp_generic_alloc_page,
  1386. .agp_destroy_page = agp_generic_destroy_page,
  1387. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1388. };
  1389. static const struct agp_bridge_driver intel_860_driver = {
  1390. .owner = THIS_MODULE,
  1391. .aperture_sizes = intel_8xx_sizes,
  1392. .size_type = U8_APER_SIZE,
  1393. .num_aperture_sizes = 7,
  1394. .configure = intel_860_configure,
  1395. .fetch_size = intel_8xx_fetch_size,
  1396. .cleanup = intel_8xx_cleanup,
  1397. .tlb_flush = intel_8xx_tlbflush,
  1398. .mask_memory = agp_generic_mask_memory,
  1399. .masks = intel_generic_masks,
  1400. .agp_enable = agp_generic_enable,
  1401. .cache_flush = global_cache_flush,
  1402. .create_gatt_table = agp_generic_create_gatt_table,
  1403. .free_gatt_table = agp_generic_free_gatt_table,
  1404. .insert_memory = agp_generic_insert_memory,
  1405. .remove_memory = agp_generic_remove_memory,
  1406. .alloc_by_type = agp_generic_alloc_by_type,
  1407. .free_by_type = agp_generic_free_by_type,
  1408. .agp_alloc_page = agp_generic_alloc_page,
  1409. .agp_destroy_page = agp_generic_destroy_page,
  1410. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1411. };
  1412. static const struct agp_bridge_driver intel_915_driver = {
  1413. .owner = THIS_MODULE,
  1414. .aperture_sizes = intel_i830_sizes,
  1415. .size_type = FIXED_APER_SIZE,
  1416. .num_aperture_sizes = 4,
  1417. .needs_scratch_page = TRUE,
  1418. .configure = intel_i915_configure,
  1419. .fetch_size = intel_i9xx_fetch_size,
  1420. .cleanup = intel_i915_cleanup,
  1421. .tlb_flush = intel_i810_tlbflush,
  1422. .mask_memory = intel_i810_mask_memory,
  1423. .masks = intel_i810_masks,
  1424. .agp_enable = intel_i810_agp_enable,
  1425. .cache_flush = global_cache_flush,
  1426. .create_gatt_table = intel_i915_create_gatt_table,
  1427. .free_gatt_table = intel_i830_free_gatt_table,
  1428. .insert_memory = intel_i915_insert_entries,
  1429. .remove_memory = intel_i915_remove_entries,
  1430. .alloc_by_type = intel_i830_alloc_by_type,
  1431. .free_by_type = intel_i810_free_by_type,
  1432. .agp_alloc_page = agp_generic_alloc_page,
  1433. .agp_destroy_page = agp_generic_destroy_page,
  1434. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1435. };
  1436. static const struct agp_bridge_driver intel_i965_driver = {
  1437. .owner = THIS_MODULE,
  1438. .aperture_sizes = intel_i830_sizes,
  1439. .size_type = FIXED_APER_SIZE,
  1440. .num_aperture_sizes = 4,
  1441. .needs_scratch_page = TRUE,
  1442. .configure = intel_i915_configure,
  1443. .fetch_size = intel_i9xx_fetch_size,
  1444. .cleanup = intel_i915_cleanup,
  1445. .tlb_flush = intel_i810_tlbflush,
  1446. .mask_memory = intel_i965_mask_memory,
  1447. .masks = intel_i810_masks,
  1448. .agp_enable = intel_i810_agp_enable,
  1449. .cache_flush = global_cache_flush,
  1450. .create_gatt_table = intel_i965_create_gatt_table,
  1451. .free_gatt_table = intel_i830_free_gatt_table,
  1452. .insert_memory = intel_i915_insert_entries,
  1453. .remove_memory = intel_i915_remove_entries,
  1454. .alloc_by_type = intel_i830_alloc_by_type,
  1455. .free_by_type = intel_i810_free_by_type,
  1456. .agp_alloc_page = agp_generic_alloc_page,
  1457. .agp_destroy_page = agp_generic_destroy_page,
  1458. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1459. };
  1460. static const struct agp_bridge_driver intel_7505_driver = {
  1461. .owner = THIS_MODULE,
  1462. .aperture_sizes = intel_8xx_sizes,
  1463. .size_type = U8_APER_SIZE,
  1464. .num_aperture_sizes = 7,
  1465. .configure = intel_7505_configure,
  1466. .fetch_size = intel_8xx_fetch_size,
  1467. .cleanup = intel_8xx_cleanup,
  1468. .tlb_flush = intel_8xx_tlbflush,
  1469. .mask_memory = agp_generic_mask_memory,
  1470. .masks = intel_generic_masks,
  1471. .agp_enable = agp_generic_enable,
  1472. .cache_flush = global_cache_flush,
  1473. .create_gatt_table = agp_generic_create_gatt_table,
  1474. .free_gatt_table = agp_generic_free_gatt_table,
  1475. .insert_memory = agp_generic_insert_memory,
  1476. .remove_memory = agp_generic_remove_memory,
  1477. .alloc_by_type = agp_generic_alloc_by_type,
  1478. .free_by_type = agp_generic_free_by_type,
  1479. .agp_alloc_page = agp_generic_alloc_page,
  1480. .agp_destroy_page = agp_generic_destroy_page,
  1481. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1482. };
  1483. static const struct agp_bridge_driver intel_g33_driver = {
  1484. .owner = THIS_MODULE,
  1485. .aperture_sizes = intel_i830_sizes,
  1486. .size_type = FIXED_APER_SIZE,
  1487. .num_aperture_sizes = 4,
  1488. .needs_scratch_page = TRUE,
  1489. .configure = intel_i915_configure,
  1490. .fetch_size = intel_i9xx_fetch_size,
  1491. .cleanup = intel_i915_cleanup,
  1492. .tlb_flush = intel_i810_tlbflush,
  1493. .mask_memory = intel_i965_mask_memory,
  1494. .masks = intel_i810_masks,
  1495. .agp_enable = intel_i810_agp_enable,
  1496. .cache_flush = global_cache_flush,
  1497. .create_gatt_table = intel_i915_create_gatt_table,
  1498. .free_gatt_table = intel_i830_free_gatt_table,
  1499. .insert_memory = intel_i915_insert_entries,
  1500. .remove_memory = intel_i915_remove_entries,
  1501. .alloc_by_type = intel_i830_alloc_by_type,
  1502. .free_by_type = intel_i810_free_by_type,
  1503. .agp_alloc_page = agp_generic_alloc_page,
  1504. .agp_destroy_page = agp_generic_destroy_page,
  1505. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1506. };
  1507. static int find_gmch(u16 device)
  1508. {
  1509. struct pci_dev *gmch_device;
  1510. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1511. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1512. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1513. device, gmch_device);
  1514. }
  1515. if (!gmch_device)
  1516. return 0;
  1517. intel_private.pcidev = gmch_device;
  1518. return 1;
  1519. }
  1520. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1521. * driver and gmch_driver must be non-null, and find_gmch will determine
  1522. * which one should be used if a gmch_chip_id is present.
  1523. */
  1524. static const struct intel_driver_description {
  1525. unsigned int chip_id;
  1526. unsigned int gmch_chip_id;
  1527. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1528. char *name;
  1529. const struct agp_bridge_driver *driver;
  1530. const struct agp_bridge_driver *gmch_driver;
  1531. } intel_agp_chipsets[] = {
  1532. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1533. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1534. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1535. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1536. NULL, &intel_810_driver },
  1537. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1538. NULL, &intel_810_driver },
  1539. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1540. NULL, &intel_810_driver },
  1541. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1542. &intel_815_driver, &intel_810_driver },
  1543. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1544. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1545. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1546. &intel_830mp_driver, &intel_830_driver },
  1547. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1548. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1549. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1550. &intel_845_driver, &intel_830_driver },
  1551. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1552. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1553. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1554. &intel_845_driver, &intel_830_driver },
  1555. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1556. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1557. &intel_845_driver, &intel_830_driver },
  1558. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1559. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1560. NULL, &intel_915_driver },
  1561. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1562. NULL, &intel_915_driver },
  1563. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1564. NULL, &intel_915_driver },
  1565. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 1, "945GM",
  1566. NULL, &intel_915_driver },
  1567. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1568. NULL, &intel_915_driver },
  1569. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1570. NULL, &intel_i965_driver },
  1571. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1572. NULL, &intel_i965_driver },
  1573. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1574. NULL, &intel_i965_driver },
  1575. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1576. NULL, &intel_i965_driver },
  1577. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 1, "965GM",
  1578. NULL, &intel_i965_driver },
  1579. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1580. NULL, &intel_i965_driver },
  1581. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1582. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1583. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1584. NULL, &intel_g33_driver },
  1585. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1586. NULL, &intel_g33_driver },
  1587. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1588. NULL, &intel_g33_driver },
  1589. { 0, 0, 0, NULL, NULL, NULL }
  1590. };
  1591. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1592. const struct pci_device_id *ent)
  1593. {
  1594. struct agp_bridge_data *bridge;
  1595. u8 cap_ptr = 0;
  1596. struct resource *r;
  1597. int i;
  1598. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1599. bridge = agp_alloc_bridge();
  1600. if (!bridge)
  1601. return -ENOMEM;
  1602. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1603. /* In case that multiple models of gfx chip may
  1604. stand on same host bridge type, this can be
  1605. sure we detect the right IGD. */
  1606. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1607. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1608. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1609. bridge->driver =
  1610. intel_agp_chipsets[i].gmch_driver;
  1611. break;
  1612. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1613. continue;
  1614. } else {
  1615. bridge->driver = intel_agp_chipsets[i].driver;
  1616. break;
  1617. }
  1618. }
  1619. }
  1620. if (intel_agp_chipsets[i].name == NULL) {
  1621. if (cap_ptr)
  1622. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1623. "(device id: %04x)\n", pdev->device);
  1624. agp_put_bridge(bridge);
  1625. return -ENODEV;
  1626. }
  1627. if (bridge->driver == NULL) {
  1628. /* bridge has no AGP and no IGD detected */
  1629. if (cap_ptr)
  1630. printk(KERN_WARNING PFX "Failed to find bridge device "
  1631. "(chip_id: %04x)\n",
  1632. intel_agp_chipsets[i].gmch_chip_id);
  1633. agp_put_bridge(bridge);
  1634. return -ENODEV;
  1635. }
  1636. bridge->dev = pdev;
  1637. bridge->capndx = cap_ptr;
  1638. bridge->dev_private_data = &intel_private;
  1639. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1640. intel_agp_chipsets[i].name);
  1641. /*
  1642. * The following fixes the case where the BIOS has "forgotten" to
  1643. * provide an address range for the GART.
  1644. * 20030610 - hamish@zot.org
  1645. */
  1646. r = &pdev->resource[0];
  1647. if (!r->start && r->end) {
  1648. if (pci_assign_resource(pdev, 0)) {
  1649. printk(KERN_ERR PFX "could not assign resource 0\n");
  1650. agp_put_bridge(bridge);
  1651. return -ENODEV;
  1652. }
  1653. }
  1654. /*
  1655. * If the device has not been properly setup, the following will catch
  1656. * the problem and should stop the system from crashing.
  1657. * 20030610 - hamish@zot.org
  1658. */
  1659. if (pci_enable_device(pdev)) {
  1660. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1661. agp_put_bridge(bridge);
  1662. return -ENODEV;
  1663. }
  1664. /* Fill in the mode register */
  1665. if (cap_ptr) {
  1666. pci_read_config_dword(pdev,
  1667. bridge->capndx+PCI_AGP_STATUS,
  1668. &bridge->mode);
  1669. }
  1670. pci_set_drvdata(pdev, bridge);
  1671. return agp_add_bridge(bridge);
  1672. }
  1673. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1674. {
  1675. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1676. agp_remove_bridge(bridge);
  1677. if (intel_private.pcidev)
  1678. pci_dev_put(intel_private.pcidev);
  1679. agp_put_bridge(bridge);
  1680. }
  1681. #ifdef CONFIG_PM
  1682. static int agp_intel_resume(struct pci_dev *pdev)
  1683. {
  1684. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1685. pci_restore_state(pdev);
  1686. /* We should restore our graphics device's config space,
  1687. * as host bridge (00:00) resumes before graphics device (02:00),
  1688. * then our access to its pci space can work right.
  1689. */
  1690. if (intel_private.pcidev)
  1691. pci_restore_state(intel_private.pcidev);
  1692. if (bridge->driver == &intel_generic_driver)
  1693. intel_configure();
  1694. else if (bridge->driver == &intel_850_driver)
  1695. intel_850_configure();
  1696. else if (bridge->driver == &intel_845_driver)
  1697. intel_845_configure();
  1698. else if (bridge->driver == &intel_830mp_driver)
  1699. intel_830mp_configure();
  1700. else if (bridge->driver == &intel_915_driver)
  1701. intel_i915_configure();
  1702. else if (bridge->driver == &intel_830_driver)
  1703. intel_i830_configure();
  1704. else if (bridge->driver == &intel_810_driver)
  1705. intel_i810_configure();
  1706. else if (bridge->driver == &intel_i965_driver)
  1707. intel_i915_configure();
  1708. return 0;
  1709. }
  1710. #endif
  1711. static struct pci_device_id agp_intel_pci_table[] = {
  1712. #define ID(x) \
  1713. { \
  1714. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1715. .class_mask = ~0, \
  1716. .vendor = PCI_VENDOR_ID_INTEL, \
  1717. .device = x, \
  1718. .subvendor = PCI_ANY_ID, \
  1719. .subdevice = PCI_ANY_ID, \
  1720. }
  1721. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1722. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1723. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1724. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1725. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1726. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1727. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1728. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1729. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1730. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1731. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1732. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1733. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1734. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1735. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1736. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1737. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1738. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1739. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1740. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1741. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1742. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1743. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1744. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1745. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1746. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1747. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1748. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1749. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1752. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1753. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1754. { }
  1755. };
  1756. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1757. static struct pci_driver agp_intel_pci_driver = {
  1758. .name = "agpgart-intel",
  1759. .id_table = agp_intel_pci_table,
  1760. .probe = agp_intel_probe,
  1761. .remove = __devexit_p(agp_intel_remove),
  1762. #ifdef CONFIG_PM
  1763. .resume = agp_intel_resume,
  1764. #endif
  1765. };
  1766. static int __init agp_intel_init(void)
  1767. {
  1768. if (agp_off)
  1769. return -EINVAL;
  1770. return pci_register_driver(&agp_intel_pci_driver);
  1771. }
  1772. static void __exit agp_intel_cleanup(void)
  1773. {
  1774. pci_unregister_driver(&agp_intel_pci_driver);
  1775. }
  1776. module_init(agp_intel_init);
  1777. module_exit(agp_intel_cleanup);
  1778. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1779. MODULE_LICENSE("GPL and additional rights");