sx8.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766
  1. /*
  2. * sx8.c: Driver for Promise SATA SX8 looks-like-I2O hardware
  3. *
  4. * Copyright 2004-2005 Red Hat, Inc.
  5. *
  6. * Author/maintainer: Jeff Garzik <jgarzik@pobox.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/slab.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/compiler.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/bitops.h>
  24. #include <linux/delay.h>
  25. #include <linux/time.h>
  26. #include <linux/hdreg.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/completion.h>
  29. #include <asm/io.h>
  30. #include <asm/uaccess.h>
  31. #if 0
  32. #define CARM_DEBUG
  33. #define CARM_VERBOSE_DEBUG
  34. #else
  35. #undef CARM_DEBUG
  36. #undef CARM_VERBOSE_DEBUG
  37. #endif
  38. #undef CARM_NDEBUG
  39. #define DRV_NAME "sx8"
  40. #define DRV_VERSION "1.0"
  41. #define PFX DRV_NAME ": "
  42. MODULE_AUTHOR("Jeff Garzik");
  43. MODULE_LICENSE("GPL");
  44. MODULE_DESCRIPTION("Promise SATA SX8 block driver");
  45. MODULE_VERSION(DRV_VERSION);
  46. /*
  47. * SX8 hardware has a single message queue for all ATA ports.
  48. * When this driver was written, the hardware (firmware?) would
  49. * corrupt data eventually, if more than one request was outstanding.
  50. * As one can imagine, having 8 ports bottlenecking on a single
  51. * command hurts performance.
  52. *
  53. * Based on user reports, later versions of the hardware (firmware?)
  54. * seem to be able to survive with more than one command queued.
  55. *
  56. * Therefore, we default to the safe option -- 1 command -- but
  57. * allow the user to increase this.
  58. *
  59. * SX8 should be able to support up to ~60 queued commands (CARM_MAX_REQ),
  60. * but problems seem to occur when you exceed ~30, even on newer hardware.
  61. */
  62. static int max_queue = 1;
  63. module_param(max_queue, int, 0444);
  64. MODULE_PARM_DESC(max_queue, "Maximum number of queued commands. (min==1, max==30, safe==1)");
  65. #define NEXT_RESP(idx) ((idx + 1) % RMSG_Q_LEN)
  66. /* 0xf is just arbitrary, non-zero noise; this is sorta like poisoning */
  67. #define TAG_ENCODE(tag) (((tag) << 16) | 0xf)
  68. #define TAG_DECODE(tag) (((tag) >> 16) & 0x1f)
  69. #define TAG_VALID(tag) ((((tag) & 0xf) == 0xf) && (TAG_DECODE(tag) < 32))
  70. /* note: prints function name for you */
  71. #ifdef CARM_DEBUG
  72. #define DPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args)
  73. #ifdef CARM_VERBOSE_DEBUG
  74. #define VPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args)
  75. #else
  76. #define VPRINTK(fmt, args...)
  77. #endif /* CARM_VERBOSE_DEBUG */
  78. #else
  79. #define DPRINTK(fmt, args...)
  80. #define VPRINTK(fmt, args...)
  81. #endif /* CARM_DEBUG */
  82. #ifdef CARM_NDEBUG
  83. #define assert(expr)
  84. #else
  85. #define assert(expr) \
  86. if(unlikely(!(expr))) { \
  87. printk(KERN_ERR "Assertion failed! %s,%s,%s,line=%d\n", \
  88. #expr,__FILE__,__FUNCTION__,__LINE__); \
  89. }
  90. #endif
  91. /* defines only for the constants which don't work well as enums */
  92. struct carm_host;
  93. enum {
  94. /* adapter-wide limits */
  95. CARM_MAX_PORTS = 8,
  96. CARM_SHM_SIZE = (4096 << 7),
  97. CARM_MINORS_PER_MAJOR = 256 / CARM_MAX_PORTS,
  98. CARM_MAX_WAIT_Q = CARM_MAX_PORTS + 1,
  99. /* command message queue limits */
  100. CARM_MAX_REQ = 64, /* max command msgs per host */
  101. CARM_MSG_LOW_WATER = (CARM_MAX_REQ / 4), /* refill mark */
  102. /* S/G limits, host-wide and per-request */
  103. CARM_MAX_REQ_SG = 32, /* max s/g entries per request */
  104. CARM_MAX_HOST_SG = 600, /* max s/g entries per host */
  105. CARM_SG_LOW_WATER = (CARM_MAX_HOST_SG / 4), /* re-fill mark */
  106. /* hardware registers */
  107. CARM_IHQP = 0x1c,
  108. CARM_INT_STAT = 0x10, /* interrupt status */
  109. CARM_INT_MASK = 0x14, /* interrupt mask */
  110. CARM_HMUC = 0x18, /* host message unit control */
  111. RBUF_ADDR_LO = 0x20, /* response msg DMA buf low 32 bits */
  112. RBUF_ADDR_HI = 0x24, /* response msg DMA buf high 32 bits */
  113. RBUF_BYTE_SZ = 0x28,
  114. CARM_RESP_IDX = 0x2c,
  115. CARM_CMS0 = 0x30, /* command message size reg 0 */
  116. CARM_LMUC = 0x48,
  117. CARM_HMPHA = 0x6c,
  118. CARM_INITC = 0xb5,
  119. /* bits in CARM_INT_{STAT,MASK} */
  120. INT_RESERVED = 0xfffffff0,
  121. INT_WATCHDOG = (1 << 3), /* watchdog timer */
  122. INT_Q_OVERFLOW = (1 << 2), /* cmd msg q overflow */
  123. INT_Q_AVAILABLE = (1 << 1), /* cmd msg q has free space */
  124. INT_RESPONSE = (1 << 0), /* response msg available */
  125. INT_ACK_MASK = INT_WATCHDOG | INT_Q_OVERFLOW,
  126. INT_DEF_MASK = INT_RESERVED | INT_Q_OVERFLOW |
  127. INT_RESPONSE,
  128. /* command messages, and related register bits */
  129. CARM_HAVE_RESP = 0x01,
  130. CARM_MSG_READ = 1,
  131. CARM_MSG_WRITE = 2,
  132. CARM_MSG_VERIFY = 3,
  133. CARM_MSG_GET_CAPACITY = 4,
  134. CARM_MSG_FLUSH = 5,
  135. CARM_MSG_IOCTL = 6,
  136. CARM_MSG_ARRAY = 8,
  137. CARM_MSG_MISC = 9,
  138. CARM_CME = (1 << 2),
  139. CARM_RME = (1 << 1),
  140. CARM_WZBC = (1 << 0),
  141. CARM_RMI = (1 << 0),
  142. CARM_Q_FULL = (1 << 3),
  143. CARM_MSG_SIZE = 288,
  144. CARM_Q_LEN = 48,
  145. /* CARM_MSG_IOCTL messages */
  146. CARM_IOC_SCAN_CHAN = 5, /* scan channels for devices */
  147. CARM_IOC_GET_TCQ = 13, /* get tcq/ncq depth */
  148. CARM_IOC_SET_TCQ = 14, /* set tcq/ncq depth */
  149. IOC_SCAN_CHAN_NODEV = 0x1f,
  150. IOC_SCAN_CHAN_OFFSET = 0x40,
  151. /* CARM_MSG_ARRAY messages */
  152. CARM_ARRAY_INFO = 0,
  153. ARRAY_NO_EXIST = (1 << 31),
  154. /* response messages */
  155. RMSG_SZ = 8, /* sizeof(struct carm_response) */
  156. RMSG_Q_LEN = 48, /* resp. msg list length */
  157. RMSG_OK = 1, /* bit indicating msg was successful */
  158. /* length of entire resp. msg buffer */
  159. RBUF_LEN = RMSG_SZ * RMSG_Q_LEN,
  160. PDC_SHM_SIZE = (4096 << 7), /* length of entire h/w buffer */
  161. /* CARM_MSG_MISC messages */
  162. MISC_GET_FW_VER = 2,
  163. MISC_ALLOC_MEM = 3,
  164. MISC_SET_TIME = 5,
  165. /* MISC_GET_FW_VER feature bits */
  166. FW_VER_4PORT = (1 << 2), /* 1=4 ports, 0=8 ports */
  167. FW_VER_NON_RAID = (1 << 1), /* 1=non-RAID firmware, 0=RAID */
  168. FW_VER_ZCR = (1 << 0), /* zero channel RAID (whatever that is) */
  169. /* carm_host flags */
  170. FL_NON_RAID = FW_VER_NON_RAID,
  171. FL_4PORT = FW_VER_4PORT,
  172. FL_FW_VER_MASK = (FW_VER_NON_RAID | FW_VER_4PORT),
  173. FL_DAC = (1 << 16),
  174. FL_DYN_MAJOR = (1 << 17),
  175. };
  176. enum {
  177. CARM_SG_BOUNDARY = 0xffffUL, /* s/g segment boundary */
  178. };
  179. enum scatter_gather_types {
  180. SGT_32BIT = 0,
  181. SGT_64BIT = 1,
  182. };
  183. enum host_states {
  184. HST_INVALID, /* invalid state; never used */
  185. HST_ALLOC_BUF, /* setting up master SHM area */
  186. HST_ERROR, /* we never leave here */
  187. HST_PORT_SCAN, /* start dev scan */
  188. HST_DEV_SCAN_START, /* start per-device probe */
  189. HST_DEV_SCAN, /* continue per-device probe */
  190. HST_DEV_ACTIVATE, /* activate devices we found */
  191. HST_PROBE_FINISHED, /* probe is complete */
  192. HST_PROBE_START, /* initiate probe */
  193. HST_SYNC_TIME, /* tell firmware what time it is */
  194. HST_GET_FW_VER, /* get firmware version, adapter port cnt */
  195. };
  196. #ifdef CARM_DEBUG
  197. static const char *state_name[] = {
  198. "HST_INVALID",
  199. "HST_ALLOC_BUF",
  200. "HST_ERROR",
  201. "HST_PORT_SCAN",
  202. "HST_DEV_SCAN_START",
  203. "HST_DEV_SCAN",
  204. "HST_DEV_ACTIVATE",
  205. "HST_PROBE_FINISHED",
  206. "HST_PROBE_START",
  207. "HST_SYNC_TIME",
  208. "HST_GET_FW_VER",
  209. };
  210. #endif
  211. struct carm_port {
  212. unsigned int port_no;
  213. struct gendisk *disk;
  214. struct carm_host *host;
  215. /* attached device characteristics */
  216. u64 capacity;
  217. char name[41];
  218. u16 dev_geom_head;
  219. u16 dev_geom_sect;
  220. u16 dev_geom_cyl;
  221. };
  222. struct carm_request {
  223. unsigned int tag;
  224. int n_elem;
  225. unsigned int msg_type;
  226. unsigned int msg_subtype;
  227. unsigned int msg_bucket;
  228. struct request *rq;
  229. struct carm_port *port;
  230. struct scatterlist sg[CARM_MAX_REQ_SG];
  231. };
  232. struct carm_host {
  233. unsigned long flags;
  234. void __iomem *mmio;
  235. void *shm;
  236. dma_addr_t shm_dma;
  237. int major;
  238. int id;
  239. char name[32];
  240. spinlock_t lock;
  241. struct pci_dev *pdev;
  242. unsigned int state;
  243. u32 fw_ver;
  244. request_queue_t *oob_q;
  245. unsigned int n_oob;
  246. unsigned int hw_sg_used;
  247. unsigned int resp_idx;
  248. unsigned int wait_q_prod;
  249. unsigned int wait_q_cons;
  250. request_queue_t *wait_q[CARM_MAX_WAIT_Q];
  251. unsigned int n_msgs;
  252. u64 msg_alloc;
  253. struct carm_request req[CARM_MAX_REQ];
  254. void *msg_base;
  255. dma_addr_t msg_dma;
  256. int cur_scan_dev;
  257. unsigned long dev_active;
  258. unsigned long dev_present;
  259. struct carm_port port[CARM_MAX_PORTS];
  260. struct work_struct fsm_task;
  261. struct completion probe_comp;
  262. };
  263. struct carm_response {
  264. __le32 ret_handle;
  265. __le32 status;
  266. } __attribute__((packed));
  267. struct carm_msg_sg {
  268. __le32 start;
  269. __le32 len;
  270. } __attribute__((packed));
  271. struct carm_msg_rw {
  272. u8 type;
  273. u8 id;
  274. u8 sg_count;
  275. u8 sg_type;
  276. __le32 handle;
  277. __le32 lba;
  278. __le16 lba_count;
  279. __le16 lba_high;
  280. struct carm_msg_sg sg[32];
  281. } __attribute__((packed));
  282. struct carm_msg_allocbuf {
  283. u8 type;
  284. u8 subtype;
  285. u8 n_sg;
  286. u8 sg_type;
  287. __le32 handle;
  288. __le32 addr;
  289. __le32 len;
  290. __le32 evt_pool;
  291. __le32 n_evt;
  292. __le32 rbuf_pool;
  293. __le32 n_rbuf;
  294. __le32 msg_pool;
  295. __le32 n_msg;
  296. struct carm_msg_sg sg[8];
  297. } __attribute__((packed));
  298. struct carm_msg_ioctl {
  299. u8 type;
  300. u8 subtype;
  301. u8 array_id;
  302. u8 reserved1;
  303. __le32 handle;
  304. __le32 data_addr;
  305. u32 reserved2;
  306. } __attribute__((packed));
  307. struct carm_msg_sync_time {
  308. u8 type;
  309. u8 subtype;
  310. u16 reserved1;
  311. __le32 handle;
  312. u32 reserved2;
  313. __le32 timestamp;
  314. } __attribute__((packed));
  315. struct carm_msg_get_fw_ver {
  316. u8 type;
  317. u8 subtype;
  318. u16 reserved1;
  319. __le32 handle;
  320. __le32 data_addr;
  321. u32 reserved2;
  322. } __attribute__((packed));
  323. struct carm_fw_ver {
  324. __le32 version;
  325. u8 features;
  326. u8 reserved1;
  327. u16 reserved2;
  328. } __attribute__((packed));
  329. struct carm_array_info {
  330. __le32 size;
  331. __le16 size_hi;
  332. __le16 stripe_size;
  333. __le32 mode;
  334. __le16 stripe_blk_sz;
  335. __le16 reserved1;
  336. __le16 cyl;
  337. __le16 head;
  338. __le16 sect;
  339. u8 array_id;
  340. u8 reserved2;
  341. char name[40];
  342. __le32 array_status;
  343. /* device list continues beyond this point? */
  344. } __attribute__((packed));
  345. static int carm_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  346. static void carm_remove_one (struct pci_dev *pdev);
  347. static int carm_bdev_getgeo(struct block_device *bdev, struct hd_geometry *geo);
  348. static struct pci_device_id carm_pci_tbl[] = {
  349. { PCI_VENDOR_ID_PROMISE, 0x8000, PCI_ANY_ID, PCI_ANY_ID, 0, 0, },
  350. { PCI_VENDOR_ID_PROMISE, 0x8002, PCI_ANY_ID, PCI_ANY_ID, 0, 0, },
  351. { } /* terminate list */
  352. };
  353. MODULE_DEVICE_TABLE(pci, carm_pci_tbl);
  354. static struct pci_driver carm_driver = {
  355. .name = DRV_NAME,
  356. .id_table = carm_pci_tbl,
  357. .probe = carm_init_one,
  358. .remove = carm_remove_one,
  359. };
  360. static struct block_device_operations carm_bd_ops = {
  361. .owner = THIS_MODULE,
  362. .getgeo = carm_bdev_getgeo,
  363. };
  364. static unsigned int carm_host_id;
  365. static unsigned long carm_major_alloc;
  366. static int carm_bdev_getgeo(struct block_device *bdev, struct hd_geometry *geo)
  367. {
  368. struct carm_port *port = bdev->bd_disk->private_data;
  369. geo->heads = (u8) port->dev_geom_head;
  370. geo->sectors = (u8) port->dev_geom_sect;
  371. geo->cylinders = port->dev_geom_cyl;
  372. return 0;
  373. }
  374. static const u32 msg_sizes[] = { 32, 64, 128, CARM_MSG_SIZE };
  375. static inline int carm_lookup_bucket(u32 msg_size)
  376. {
  377. int i;
  378. for (i = 0; i < ARRAY_SIZE(msg_sizes); i++)
  379. if (msg_size <= msg_sizes[i])
  380. return i;
  381. return -ENOENT;
  382. }
  383. static void carm_init_buckets(void __iomem *mmio)
  384. {
  385. unsigned int i;
  386. for (i = 0; i < ARRAY_SIZE(msg_sizes); i++)
  387. writel(msg_sizes[i], mmio + CARM_CMS0 + (4 * i));
  388. }
  389. static inline void *carm_ref_msg(struct carm_host *host,
  390. unsigned int msg_idx)
  391. {
  392. return host->msg_base + (msg_idx * CARM_MSG_SIZE);
  393. }
  394. static inline dma_addr_t carm_ref_msg_dma(struct carm_host *host,
  395. unsigned int msg_idx)
  396. {
  397. return host->msg_dma + (msg_idx * CARM_MSG_SIZE);
  398. }
  399. static int carm_send_msg(struct carm_host *host,
  400. struct carm_request *crq)
  401. {
  402. void __iomem *mmio = host->mmio;
  403. u32 msg = (u32) carm_ref_msg_dma(host, crq->tag);
  404. u32 cm_bucket = crq->msg_bucket;
  405. u32 tmp;
  406. int rc = 0;
  407. VPRINTK("ENTER\n");
  408. tmp = readl(mmio + CARM_HMUC);
  409. if (tmp & CARM_Q_FULL) {
  410. #if 0
  411. tmp = readl(mmio + CARM_INT_MASK);
  412. tmp |= INT_Q_AVAILABLE;
  413. writel(tmp, mmio + CARM_INT_MASK);
  414. readl(mmio + CARM_INT_MASK); /* flush */
  415. #endif
  416. DPRINTK("host msg queue full\n");
  417. rc = -EBUSY;
  418. } else {
  419. writel(msg | (cm_bucket << 1), mmio + CARM_IHQP);
  420. readl(mmio + CARM_IHQP); /* flush */
  421. }
  422. return rc;
  423. }
  424. static struct carm_request *carm_get_request(struct carm_host *host)
  425. {
  426. unsigned int i;
  427. /* obey global hardware limit on S/G entries */
  428. if (host->hw_sg_used >= (CARM_MAX_HOST_SG - CARM_MAX_REQ_SG))
  429. return NULL;
  430. for (i = 0; i < max_queue; i++)
  431. if ((host->msg_alloc & (1ULL << i)) == 0) {
  432. struct carm_request *crq = &host->req[i];
  433. crq->port = NULL;
  434. crq->n_elem = 0;
  435. host->msg_alloc |= (1ULL << i);
  436. host->n_msgs++;
  437. assert(host->n_msgs <= CARM_MAX_REQ);
  438. return crq;
  439. }
  440. DPRINTK("no request available, returning NULL\n");
  441. return NULL;
  442. }
  443. static int carm_put_request(struct carm_host *host, struct carm_request *crq)
  444. {
  445. assert(crq->tag < max_queue);
  446. if (unlikely((host->msg_alloc & (1ULL << crq->tag)) == 0))
  447. return -EINVAL; /* tried to clear a tag that was not active */
  448. assert(host->hw_sg_used >= crq->n_elem);
  449. host->msg_alloc &= ~(1ULL << crq->tag);
  450. host->hw_sg_used -= crq->n_elem;
  451. host->n_msgs--;
  452. return 0;
  453. }
  454. static struct carm_request *carm_get_special(struct carm_host *host)
  455. {
  456. unsigned long flags;
  457. struct carm_request *crq = NULL;
  458. struct request *rq;
  459. int tries = 5000;
  460. while (tries-- > 0) {
  461. spin_lock_irqsave(&host->lock, flags);
  462. crq = carm_get_request(host);
  463. spin_unlock_irqrestore(&host->lock, flags);
  464. if (crq)
  465. break;
  466. msleep(10);
  467. }
  468. if (!crq)
  469. return NULL;
  470. rq = blk_get_request(host->oob_q, WRITE /* bogus */, GFP_KERNEL);
  471. if (!rq) {
  472. spin_lock_irqsave(&host->lock, flags);
  473. carm_put_request(host, crq);
  474. spin_unlock_irqrestore(&host->lock, flags);
  475. return NULL;
  476. }
  477. crq->rq = rq;
  478. return crq;
  479. }
  480. static int carm_array_info (struct carm_host *host, unsigned int array_idx)
  481. {
  482. struct carm_msg_ioctl *ioc;
  483. unsigned int idx;
  484. u32 msg_data;
  485. dma_addr_t msg_dma;
  486. struct carm_request *crq;
  487. int rc;
  488. crq = carm_get_special(host);
  489. if (!crq) {
  490. rc = -ENOMEM;
  491. goto err_out;
  492. }
  493. idx = crq->tag;
  494. ioc = carm_ref_msg(host, idx);
  495. msg_dma = carm_ref_msg_dma(host, idx);
  496. msg_data = (u32) (msg_dma + sizeof(struct carm_array_info));
  497. crq->msg_type = CARM_MSG_ARRAY;
  498. crq->msg_subtype = CARM_ARRAY_INFO;
  499. rc = carm_lookup_bucket(sizeof(struct carm_msg_ioctl) +
  500. sizeof(struct carm_array_info));
  501. BUG_ON(rc < 0);
  502. crq->msg_bucket = (u32) rc;
  503. memset(ioc, 0, sizeof(*ioc));
  504. ioc->type = CARM_MSG_ARRAY;
  505. ioc->subtype = CARM_ARRAY_INFO;
  506. ioc->array_id = (u8) array_idx;
  507. ioc->handle = cpu_to_le32(TAG_ENCODE(idx));
  508. ioc->data_addr = cpu_to_le32(msg_data);
  509. spin_lock_irq(&host->lock);
  510. assert(host->state == HST_DEV_SCAN_START ||
  511. host->state == HST_DEV_SCAN);
  512. spin_unlock_irq(&host->lock);
  513. DPRINTK("blk_insert_request, tag == %u\n", idx);
  514. blk_insert_request(host->oob_q, crq->rq, 1, crq);
  515. return 0;
  516. err_out:
  517. spin_lock_irq(&host->lock);
  518. host->state = HST_ERROR;
  519. spin_unlock_irq(&host->lock);
  520. return rc;
  521. }
  522. typedef unsigned int (*carm_sspc_t)(struct carm_host *, unsigned int, void *);
  523. static int carm_send_special (struct carm_host *host, carm_sspc_t func)
  524. {
  525. struct carm_request *crq;
  526. struct carm_msg_ioctl *ioc;
  527. void *mem;
  528. unsigned int idx, msg_size;
  529. int rc;
  530. crq = carm_get_special(host);
  531. if (!crq)
  532. return -ENOMEM;
  533. idx = crq->tag;
  534. mem = carm_ref_msg(host, idx);
  535. msg_size = func(host, idx, mem);
  536. ioc = mem;
  537. crq->msg_type = ioc->type;
  538. crq->msg_subtype = ioc->subtype;
  539. rc = carm_lookup_bucket(msg_size);
  540. BUG_ON(rc < 0);
  541. crq->msg_bucket = (u32) rc;
  542. DPRINTK("blk_insert_request, tag == %u\n", idx);
  543. blk_insert_request(host->oob_q, crq->rq, 1, crq);
  544. return 0;
  545. }
  546. static unsigned int carm_fill_sync_time(struct carm_host *host,
  547. unsigned int idx, void *mem)
  548. {
  549. struct timeval tv;
  550. struct carm_msg_sync_time *st = mem;
  551. do_gettimeofday(&tv);
  552. memset(st, 0, sizeof(*st));
  553. st->type = CARM_MSG_MISC;
  554. st->subtype = MISC_SET_TIME;
  555. st->handle = cpu_to_le32(TAG_ENCODE(idx));
  556. st->timestamp = cpu_to_le32(tv.tv_sec);
  557. return sizeof(struct carm_msg_sync_time);
  558. }
  559. static unsigned int carm_fill_alloc_buf(struct carm_host *host,
  560. unsigned int idx, void *mem)
  561. {
  562. struct carm_msg_allocbuf *ab = mem;
  563. memset(ab, 0, sizeof(*ab));
  564. ab->type = CARM_MSG_MISC;
  565. ab->subtype = MISC_ALLOC_MEM;
  566. ab->handle = cpu_to_le32(TAG_ENCODE(idx));
  567. ab->n_sg = 1;
  568. ab->sg_type = SGT_32BIT;
  569. ab->addr = cpu_to_le32(host->shm_dma + (PDC_SHM_SIZE >> 1));
  570. ab->len = cpu_to_le32(PDC_SHM_SIZE >> 1);
  571. ab->evt_pool = cpu_to_le32(host->shm_dma + (16 * 1024));
  572. ab->n_evt = cpu_to_le32(1024);
  573. ab->rbuf_pool = cpu_to_le32(host->shm_dma);
  574. ab->n_rbuf = cpu_to_le32(RMSG_Q_LEN);
  575. ab->msg_pool = cpu_to_le32(host->shm_dma + RBUF_LEN);
  576. ab->n_msg = cpu_to_le32(CARM_Q_LEN);
  577. ab->sg[0].start = cpu_to_le32(host->shm_dma + (PDC_SHM_SIZE >> 1));
  578. ab->sg[0].len = cpu_to_le32(65536);
  579. return sizeof(struct carm_msg_allocbuf);
  580. }
  581. static unsigned int carm_fill_scan_channels(struct carm_host *host,
  582. unsigned int idx, void *mem)
  583. {
  584. struct carm_msg_ioctl *ioc = mem;
  585. u32 msg_data = (u32) (carm_ref_msg_dma(host, idx) +
  586. IOC_SCAN_CHAN_OFFSET);
  587. memset(ioc, 0, sizeof(*ioc));
  588. ioc->type = CARM_MSG_IOCTL;
  589. ioc->subtype = CARM_IOC_SCAN_CHAN;
  590. ioc->handle = cpu_to_le32(TAG_ENCODE(idx));
  591. ioc->data_addr = cpu_to_le32(msg_data);
  592. /* fill output data area with "no device" default values */
  593. mem += IOC_SCAN_CHAN_OFFSET;
  594. memset(mem, IOC_SCAN_CHAN_NODEV, CARM_MAX_PORTS);
  595. return IOC_SCAN_CHAN_OFFSET + CARM_MAX_PORTS;
  596. }
  597. static unsigned int carm_fill_get_fw_ver(struct carm_host *host,
  598. unsigned int idx, void *mem)
  599. {
  600. struct carm_msg_get_fw_ver *ioc = mem;
  601. u32 msg_data = (u32) (carm_ref_msg_dma(host, idx) + sizeof(*ioc));
  602. memset(ioc, 0, sizeof(*ioc));
  603. ioc->type = CARM_MSG_MISC;
  604. ioc->subtype = MISC_GET_FW_VER;
  605. ioc->handle = cpu_to_le32(TAG_ENCODE(idx));
  606. ioc->data_addr = cpu_to_le32(msg_data);
  607. return sizeof(struct carm_msg_get_fw_ver) +
  608. sizeof(struct carm_fw_ver);
  609. }
  610. static inline void carm_end_request_queued(struct carm_host *host,
  611. struct carm_request *crq,
  612. int uptodate)
  613. {
  614. struct request *req = crq->rq;
  615. int rc;
  616. rc = end_that_request_first(req, uptodate, req->hard_nr_sectors);
  617. assert(rc == 0);
  618. end_that_request_last(req, uptodate);
  619. rc = carm_put_request(host, crq);
  620. assert(rc == 0);
  621. }
  622. static inline void carm_push_q (struct carm_host *host, request_queue_t *q)
  623. {
  624. unsigned int idx = host->wait_q_prod % CARM_MAX_WAIT_Q;
  625. blk_stop_queue(q);
  626. VPRINTK("STOPPED QUEUE %p\n", q);
  627. host->wait_q[idx] = q;
  628. host->wait_q_prod++;
  629. BUG_ON(host->wait_q_prod == host->wait_q_cons); /* overrun */
  630. }
  631. static inline request_queue_t *carm_pop_q(struct carm_host *host)
  632. {
  633. unsigned int idx;
  634. if (host->wait_q_prod == host->wait_q_cons)
  635. return NULL;
  636. idx = host->wait_q_cons % CARM_MAX_WAIT_Q;
  637. host->wait_q_cons++;
  638. return host->wait_q[idx];
  639. }
  640. static inline void carm_round_robin(struct carm_host *host)
  641. {
  642. request_queue_t *q = carm_pop_q(host);
  643. if (q) {
  644. blk_start_queue(q);
  645. VPRINTK("STARTED QUEUE %p\n", q);
  646. }
  647. }
  648. static inline void carm_end_rq(struct carm_host *host, struct carm_request *crq,
  649. int is_ok)
  650. {
  651. carm_end_request_queued(host, crq, is_ok);
  652. if (max_queue == 1)
  653. carm_round_robin(host);
  654. else if ((host->n_msgs <= CARM_MSG_LOW_WATER) &&
  655. (host->hw_sg_used <= CARM_SG_LOW_WATER)) {
  656. carm_round_robin(host);
  657. }
  658. }
  659. static void carm_oob_rq_fn(request_queue_t *q)
  660. {
  661. struct carm_host *host = q->queuedata;
  662. struct carm_request *crq;
  663. struct request *rq;
  664. int rc;
  665. while (1) {
  666. DPRINTK("get req\n");
  667. rq = elv_next_request(q);
  668. if (!rq)
  669. break;
  670. blkdev_dequeue_request(rq);
  671. crq = rq->special;
  672. assert(crq != NULL);
  673. assert(crq->rq == rq);
  674. crq->n_elem = 0;
  675. DPRINTK("send req\n");
  676. rc = carm_send_msg(host, crq);
  677. if (rc) {
  678. blk_requeue_request(q, rq);
  679. carm_push_q(host, q);
  680. return; /* call us again later, eventually */
  681. }
  682. }
  683. }
  684. static void carm_rq_fn(request_queue_t *q)
  685. {
  686. struct carm_port *port = q->queuedata;
  687. struct carm_host *host = port->host;
  688. struct carm_msg_rw *msg;
  689. struct carm_request *crq;
  690. struct request *rq;
  691. struct scatterlist *sg;
  692. int writing = 0, pci_dir, i, n_elem, rc;
  693. u32 tmp;
  694. unsigned int msg_size;
  695. queue_one_request:
  696. VPRINTK("get req\n");
  697. rq = elv_next_request(q);
  698. if (!rq)
  699. return;
  700. crq = carm_get_request(host);
  701. if (!crq) {
  702. carm_push_q(host, q);
  703. return; /* call us again later, eventually */
  704. }
  705. crq->rq = rq;
  706. blkdev_dequeue_request(rq);
  707. if (rq_data_dir(rq) == WRITE) {
  708. writing = 1;
  709. pci_dir = PCI_DMA_TODEVICE;
  710. } else {
  711. pci_dir = PCI_DMA_FROMDEVICE;
  712. }
  713. /* get scatterlist from block layer */
  714. sg = &crq->sg[0];
  715. n_elem = blk_rq_map_sg(q, rq, sg);
  716. if (n_elem <= 0) {
  717. carm_end_rq(host, crq, 0);
  718. return; /* request with no s/g entries? */
  719. }
  720. /* map scatterlist to PCI bus addresses */
  721. n_elem = pci_map_sg(host->pdev, sg, n_elem, pci_dir);
  722. if (n_elem <= 0) {
  723. carm_end_rq(host, crq, 0);
  724. return; /* request with no s/g entries? */
  725. }
  726. crq->n_elem = n_elem;
  727. crq->port = port;
  728. host->hw_sg_used += n_elem;
  729. /*
  730. * build read/write message
  731. */
  732. VPRINTK("build msg\n");
  733. msg = (struct carm_msg_rw *) carm_ref_msg(host, crq->tag);
  734. if (writing) {
  735. msg->type = CARM_MSG_WRITE;
  736. crq->msg_type = CARM_MSG_WRITE;
  737. } else {
  738. msg->type = CARM_MSG_READ;
  739. crq->msg_type = CARM_MSG_READ;
  740. }
  741. msg->id = port->port_no;
  742. msg->sg_count = n_elem;
  743. msg->sg_type = SGT_32BIT;
  744. msg->handle = cpu_to_le32(TAG_ENCODE(crq->tag));
  745. msg->lba = cpu_to_le32(rq->sector & 0xffffffff);
  746. tmp = (rq->sector >> 16) >> 16;
  747. msg->lba_high = cpu_to_le16( (u16) tmp );
  748. msg->lba_count = cpu_to_le16(rq->nr_sectors);
  749. msg_size = sizeof(struct carm_msg_rw) - sizeof(msg->sg);
  750. for (i = 0; i < n_elem; i++) {
  751. struct carm_msg_sg *carm_sg = &msg->sg[i];
  752. carm_sg->start = cpu_to_le32(sg_dma_address(&crq->sg[i]));
  753. carm_sg->len = cpu_to_le32(sg_dma_len(&crq->sg[i]));
  754. msg_size += sizeof(struct carm_msg_sg);
  755. }
  756. rc = carm_lookup_bucket(msg_size);
  757. BUG_ON(rc < 0);
  758. crq->msg_bucket = (u32) rc;
  759. /*
  760. * queue read/write message to hardware
  761. */
  762. VPRINTK("send msg, tag == %u\n", crq->tag);
  763. rc = carm_send_msg(host, crq);
  764. if (rc) {
  765. carm_put_request(host, crq);
  766. blk_requeue_request(q, rq);
  767. carm_push_q(host, q);
  768. return; /* call us again later, eventually */
  769. }
  770. goto queue_one_request;
  771. }
  772. static void carm_handle_array_info(struct carm_host *host,
  773. struct carm_request *crq, u8 *mem,
  774. int is_ok)
  775. {
  776. struct carm_port *port;
  777. u8 *msg_data = mem + sizeof(struct carm_array_info);
  778. struct carm_array_info *desc = (struct carm_array_info *) msg_data;
  779. u64 lo, hi;
  780. int cur_port;
  781. size_t slen;
  782. DPRINTK("ENTER\n");
  783. carm_end_rq(host, crq, is_ok);
  784. if (!is_ok)
  785. goto out;
  786. if (le32_to_cpu(desc->array_status) & ARRAY_NO_EXIST)
  787. goto out;
  788. cur_port = host->cur_scan_dev;
  789. /* should never occur */
  790. if ((cur_port < 0) || (cur_port >= CARM_MAX_PORTS)) {
  791. printk(KERN_ERR PFX "BUG: cur_scan_dev==%d, array_id==%d\n",
  792. cur_port, (int) desc->array_id);
  793. goto out;
  794. }
  795. port = &host->port[cur_port];
  796. lo = (u64) le32_to_cpu(desc->size);
  797. hi = (u64) le16_to_cpu(desc->size_hi);
  798. port->capacity = lo | (hi << 32);
  799. port->dev_geom_head = le16_to_cpu(desc->head);
  800. port->dev_geom_sect = le16_to_cpu(desc->sect);
  801. port->dev_geom_cyl = le16_to_cpu(desc->cyl);
  802. host->dev_active |= (1 << cur_port);
  803. strncpy(port->name, desc->name, sizeof(port->name));
  804. port->name[sizeof(port->name) - 1] = 0;
  805. slen = strlen(port->name);
  806. while (slen && (port->name[slen - 1] == ' ')) {
  807. port->name[slen - 1] = 0;
  808. slen--;
  809. }
  810. printk(KERN_INFO DRV_NAME "(%s): port %u device %Lu sectors\n",
  811. pci_name(host->pdev), port->port_no,
  812. (unsigned long long) port->capacity);
  813. printk(KERN_INFO DRV_NAME "(%s): port %u device \"%s\"\n",
  814. pci_name(host->pdev), port->port_no, port->name);
  815. out:
  816. assert(host->state == HST_DEV_SCAN);
  817. schedule_work(&host->fsm_task);
  818. }
  819. static void carm_handle_scan_chan(struct carm_host *host,
  820. struct carm_request *crq, u8 *mem,
  821. int is_ok)
  822. {
  823. u8 *msg_data = mem + IOC_SCAN_CHAN_OFFSET;
  824. unsigned int i, dev_count = 0;
  825. int new_state = HST_DEV_SCAN_START;
  826. DPRINTK("ENTER\n");
  827. carm_end_rq(host, crq, is_ok);
  828. if (!is_ok) {
  829. new_state = HST_ERROR;
  830. goto out;
  831. }
  832. /* TODO: scan and support non-disk devices */
  833. for (i = 0; i < 8; i++)
  834. if (msg_data[i] == 0) { /* direct-access device (disk) */
  835. host->dev_present |= (1 << i);
  836. dev_count++;
  837. }
  838. printk(KERN_INFO DRV_NAME "(%s): found %u interesting devices\n",
  839. pci_name(host->pdev), dev_count);
  840. out:
  841. assert(host->state == HST_PORT_SCAN);
  842. host->state = new_state;
  843. schedule_work(&host->fsm_task);
  844. }
  845. static void carm_handle_generic(struct carm_host *host,
  846. struct carm_request *crq, int is_ok,
  847. int cur_state, int next_state)
  848. {
  849. DPRINTK("ENTER\n");
  850. carm_end_rq(host, crq, is_ok);
  851. assert(host->state == cur_state);
  852. if (is_ok)
  853. host->state = next_state;
  854. else
  855. host->state = HST_ERROR;
  856. schedule_work(&host->fsm_task);
  857. }
  858. static inline void carm_handle_rw(struct carm_host *host,
  859. struct carm_request *crq, int is_ok)
  860. {
  861. int pci_dir;
  862. VPRINTK("ENTER\n");
  863. if (rq_data_dir(crq->rq) == WRITE)
  864. pci_dir = PCI_DMA_TODEVICE;
  865. else
  866. pci_dir = PCI_DMA_FROMDEVICE;
  867. pci_unmap_sg(host->pdev, &crq->sg[0], crq->n_elem, pci_dir);
  868. carm_end_rq(host, crq, is_ok);
  869. }
  870. static inline void carm_handle_resp(struct carm_host *host,
  871. __le32 ret_handle_le, u32 status)
  872. {
  873. u32 handle = le32_to_cpu(ret_handle_le);
  874. unsigned int msg_idx;
  875. struct carm_request *crq;
  876. int is_ok = (status == RMSG_OK);
  877. u8 *mem;
  878. VPRINTK("ENTER, handle == 0x%x\n", handle);
  879. if (unlikely(!TAG_VALID(handle))) {
  880. printk(KERN_ERR DRV_NAME "(%s): BUG: invalid tag 0x%x\n",
  881. pci_name(host->pdev), handle);
  882. return;
  883. }
  884. msg_idx = TAG_DECODE(handle);
  885. VPRINTK("tag == %u\n", msg_idx);
  886. crq = &host->req[msg_idx];
  887. /* fast path */
  888. if (likely(crq->msg_type == CARM_MSG_READ ||
  889. crq->msg_type == CARM_MSG_WRITE)) {
  890. carm_handle_rw(host, crq, is_ok);
  891. return;
  892. }
  893. mem = carm_ref_msg(host, msg_idx);
  894. switch (crq->msg_type) {
  895. case CARM_MSG_IOCTL: {
  896. switch (crq->msg_subtype) {
  897. case CARM_IOC_SCAN_CHAN:
  898. carm_handle_scan_chan(host, crq, mem, is_ok);
  899. break;
  900. default:
  901. /* unknown / invalid response */
  902. goto err_out;
  903. }
  904. break;
  905. }
  906. case CARM_MSG_MISC: {
  907. switch (crq->msg_subtype) {
  908. case MISC_ALLOC_MEM:
  909. carm_handle_generic(host, crq, is_ok,
  910. HST_ALLOC_BUF, HST_SYNC_TIME);
  911. break;
  912. case MISC_SET_TIME:
  913. carm_handle_generic(host, crq, is_ok,
  914. HST_SYNC_TIME, HST_GET_FW_VER);
  915. break;
  916. case MISC_GET_FW_VER: {
  917. struct carm_fw_ver *ver = (struct carm_fw_ver *)
  918. mem + sizeof(struct carm_msg_get_fw_ver);
  919. if (is_ok) {
  920. host->fw_ver = le32_to_cpu(ver->version);
  921. host->flags |= (ver->features & FL_FW_VER_MASK);
  922. }
  923. carm_handle_generic(host, crq, is_ok,
  924. HST_GET_FW_VER, HST_PORT_SCAN);
  925. break;
  926. }
  927. default:
  928. /* unknown / invalid response */
  929. goto err_out;
  930. }
  931. break;
  932. }
  933. case CARM_MSG_ARRAY: {
  934. switch (crq->msg_subtype) {
  935. case CARM_ARRAY_INFO:
  936. carm_handle_array_info(host, crq, mem, is_ok);
  937. break;
  938. default:
  939. /* unknown / invalid response */
  940. goto err_out;
  941. }
  942. break;
  943. }
  944. default:
  945. /* unknown / invalid response */
  946. goto err_out;
  947. }
  948. return;
  949. err_out:
  950. printk(KERN_WARNING DRV_NAME "(%s): BUG: unhandled message type %d/%d\n",
  951. pci_name(host->pdev), crq->msg_type, crq->msg_subtype);
  952. carm_end_rq(host, crq, 0);
  953. }
  954. static inline void carm_handle_responses(struct carm_host *host)
  955. {
  956. void __iomem *mmio = host->mmio;
  957. struct carm_response *resp = (struct carm_response *) host->shm;
  958. unsigned int work = 0;
  959. unsigned int idx = host->resp_idx % RMSG_Q_LEN;
  960. while (1) {
  961. u32 status = le32_to_cpu(resp[idx].status);
  962. if (status == 0xffffffff) {
  963. VPRINTK("ending response on index %u\n", idx);
  964. writel(idx << 3, mmio + CARM_RESP_IDX);
  965. break;
  966. }
  967. /* response to a message we sent */
  968. else if ((status & (1 << 31)) == 0) {
  969. VPRINTK("handling msg response on index %u\n", idx);
  970. carm_handle_resp(host, resp[idx].ret_handle, status);
  971. resp[idx].status = cpu_to_le32(0xffffffff);
  972. }
  973. /* asynchronous events the hardware throws our way */
  974. else if ((status & 0xff000000) == (1 << 31)) {
  975. u8 *evt_type_ptr = (u8 *) &resp[idx];
  976. u8 evt_type = *evt_type_ptr;
  977. printk(KERN_WARNING DRV_NAME "(%s): unhandled event type %d\n",
  978. pci_name(host->pdev), (int) evt_type);
  979. resp[idx].status = cpu_to_le32(0xffffffff);
  980. }
  981. idx = NEXT_RESP(idx);
  982. work++;
  983. }
  984. VPRINTK("EXIT, work==%u\n", work);
  985. host->resp_idx += work;
  986. }
  987. static irqreturn_t carm_interrupt(int irq, void *__host)
  988. {
  989. struct carm_host *host = __host;
  990. void __iomem *mmio;
  991. u32 mask;
  992. int handled = 0;
  993. unsigned long flags;
  994. if (!host) {
  995. VPRINTK("no host\n");
  996. return IRQ_NONE;
  997. }
  998. spin_lock_irqsave(&host->lock, flags);
  999. mmio = host->mmio;
  1000. /* reading should also clear interrupts */
  1001. mask = readl(mmio + CARM_INT_STAT);
  1002. if (mask == 0 || mask == 0xffffffff) {
  1003. VPRINTK("no work, mask == 0x%x\n", mask);
  1004. goto out;
  1005. }
  1006. if (mask & INT_ACK_MASK)
  1007. writel(mask, mmio + CARM_INT_STAT);
  1008. if (unlikely(host->state == HST_INVALID)) {
  1009. VPRINTK("not initialized yet, mask = 0x%x\n", mask);
  1010. goto out;
  1011. }
  1012. if (mask & CARM_HAVE_RESP) {
  1013. handled = 1;
  1014. carm_handle_responses(host);
  1015. }
  1016. out:
  1017. spin_unlock_irqrestore(&host->lock, flags);
  1018. VPRINTK("EXIT\n");
  1019. return IRQ_RETVAL(handled);
  1020. }
  1021. static void carm_fsm_task (struct work_struct *work)
  1022. {
  1023. struct carm_host *host =
  1024. container_of(work, struct carm_host, fsm_task);
  1025. unsigned long flags;
  1026. unsigned int state;
  1027. int rc, i, next_dev;
  1028. int reschedule = 0;
  1029. int new_state = HST_INVALID;
  1030. spin_lock_irqsave(&host->lock, flags);
  1031. state = host->state;
  1032. spin_unlock_irqrestore(&host->lock, flags);
  1033. DPRINTK("ENTER, state == %s\n", state_name[state]);
  1034. switch (state) {
  1035. case HST_PROBE_START:
  1036. new_state = HST_ALLOC_BUF;
  1037. reschedule = 1;
  1038. break;
  1039. case HST_ALLOC_BUF:
  1040. rc = carm_send_special(host, carm_fill_alloc_buf);
  1041. if (rc) {
  1042. new_state = HST_ERROR;
  1043. reschedule = 1;
  1044. }
  1045. break;
  1046. case HST_SYNC_TIME:
  1047. rc = carm_send_special(host, carm_fill_sync_time);
  1048. if (rc) {
  1049. new_state = HST_ERROR;
  1050. reschedule = 1;
  1051. }
  1052. break;
  1053. case HST_GET_FW_VER:
  1054. rc = carm_send_special(host, carm_fill_get_fw_ver);
  1055. if (rc) {
  1056. new_state = HST_ERROR;
  1057. reschedule = 1;
  1058. }
  1059. break;
  1060. case HST_PORT_SCAN:
  1061. rc = carm_send_special(host, carm_fill_scan_channels);
  1062. if (rc) {
  1063. new_state = HST_ERROR;
  1064. reschedule = 1;
  1065. }
  1066. break;
  1067. case HST_DEV_SCAN_START:
  1068. host->cur_scan_dev = -1;
  1069. new_state = HST_DEV_SCAN;
  1070. reschedule = 1;
  1071. break;
  1072. case HST_DEV_SCAN:
  1073. next_dev = -1;
  1074. for (i = host->cur_scan_dev + 1; i < CARM_MAX_PORTS; i++)
  1075. if (host->dev_present & (1 << i)) {
  1076. next_dev = i;
  1077. break;
  1078. }
  1079. if (next_dev >= 0) {
  1080. host->cur_scan_dev = next_dev;
  1081. rc = carm_array_info(host, next_dev);
  1082. if (rc) {
  1083. new_state = HST_ERROR;
  1084. reschedule = 1;
  1085. }
  1086. } else {
  1087. new_state = HST_DEV_ACTIVATE;
  1088. reschedule = 1;
  1089. }
  1090. break;
  1091. case HST_DEV_ACTIVATE: {
  1092. int activated = 0;
  1093. for (i = 0; i < CARM_MAX_PORTS; i++)
  1094. if (host->dev_active & (1 << i)) {
  1095. struct carm_port *port = &host->port[i];
  1096. struct gendisk *disk = port->disk;
  1097. set_capacity(disk, port->capacity);
  1098. add_disk(disk);
  1099. activated++;
  1100. }
  1101. printk(KERN_INFO DRV_NAME "(%s): %d ports activated\n",
  1102. pci_name(host->pdev), activated);
  1103. new_state = HST_PROBE_FINISHED;
  1104. reschedule = 1;
  1105. break;
  1106. }
  1107. case HST_PROBE_FINISHED:
  1108. complete(&host->probe_comp);
  1109. break;
  1110. case HST_ERROR:
  1111. /* FIXME: TODO */
  1112. break;
  1113. default:
  1114. /* should never occur */
  1115. printk(KERN_ERR PFX "BUG: unknown state %d\n", state);
  1116. assert(0);
  1117. break;
  1118. }
  1119. if (new_state != HST_INVALID) {
  1120. spin_lock_irqsave(&host->lock, flags);
  1121. host->state = new_state;
  1122. spin_unlock_irqrestore(&host->lock, flags);
  1123. }
  1124. if (reschedule)
  1125. schedule_work(&host->fsm_task);
  1126. }
  1127. static int carm_init_wait(void __iomem *mmio, u32 bits, unsigned int test_bit)
  1128. {
  1129. unsigned int i;
  1130. for (i = 0; i < 50000; i++) {
  1131. u32 tmp = readl(mmio + CARM_LMUC);
  1132. udelay(100);
  1133. if (test_bit) {
  1134. if ((tmp & bits) == bits)
  1135. return 0;
  1136. } else {
  1137. if ((tmp & bits) == 0)
  1138. return 0;
  1139. }
  1140. cond_resched();
  1141. }
  1142. printk(KERN_ERR PFX "carm_init_wait timeout, bits == 0x%x, test_bit == %s\n",
  1143. bits, test_bit ? "yes" : "no");
  1144. return -EBUSY;
  1145. }
  1146. static void carm_init_responses(struct carm_host *host)
  1147. {
  1148. void __iomem *mmio = host->mmio;
  1149. unsigned int i;
  1150. struct carm_response *resp = (struct carm_response *) host->shm;
  1151. for (i = 0; i < RMSG_Q_LEN; i++)
  1152. resp[i].status = cpu_to_le32(0xffffffff);
  1153. writel(0, mmio + CARM_RESP_IDX);
  1154. }
  1155. static int carm_init_host(struct carm_host *host)
  1156. {
  1157. void __iomem *mmio = host->mmio;
  1158. u32 tmp;
  1159. u8 tmp8;
  1160. int rc;
  1161. DPRINTK("ENTER\n");
  1162. writel(0, mmio + CARM_INT_MASK);
  1163. tmp8 = readb(mmio + CARM_INITC);
  1164. if (tmp8 & 0x01) {
  1165. tmp8 &= ~0x01;
  1166. writeb(tmp8, mmio + CARM_INITC);
  1167. readb(mmio + CARM_INITC); /* flush */
  1168. DPRINTK("snooze...\n");
  1169. msleep(5000);
  1170. }
  1171. tmp = readl(mmio + CARM_HMUC);
  1172. if (tmp & CARM_CME) {
  1173. DPRINTK("CME bit present, waiting\n");
  1174. rc = carm_init_wait(mmio, CARM_CME, 1);
  1175. if (rc) {
  1176. DPRINTK("EXIT, carm_init_wait 1 failed\n");
  1177. return rc;
  1178. }
  1179. }
  1180. if (tmp & CARM_RME) {
  1181. DPRINTK("RME bit present, waiting\n");
  1182. rc = carm_init_wait(mmio, CARM_RME, 1);
  1183. if (rc) {
  1184. DPRINTK("EXIT, carm_init_wait 2 failed\n");
  1185. return rc;
  1186. }
  1187. }
  1188. tmp &= ~(CARM_RME | CARM_CME);
  1189. writel(tmp, mmio + CARM_HMUC);
  1190. readl(mmio + CARM_HMUC); /* flush */
  1191. rc = carm_init_wait(mmio, CARM_RME | CARM_CME, 0);
  1192. if (rc) {
  1193. DPRINTK("EXIT, carm_init_wait 3 failed\n");
  1194. return rc;
  1195. }
  1196. carm_init_buckets(mmio);
  1197. writel(host->shm_dma & 0xffffffff, mmio + RBUF_ADDR_LO);
  1198. writel((host->shm_dma >> 16) >> 16, mmio + RBUF_ADDR_HI);
  1199. writel(RBUF_LEN, mmio + RBUF_BYTE_SZ);
  1200. tmp = readl(mmio + CARM_HMUC);
  1201. tmp |= (CARM_RME | CARM_CME | CARM_WZBC);
  1202. writel(tmp, mmio + CARM_HMUC);
  1203. readl(mmio + CARM_HMUC); /* flush */
  1204. rc = carm_init_wait(mmio, CARM_RME | CARM_CME, 1);
  1205. if (rc) {
  1206. DPRINTK("EXIT, carm_init_wait 4 failed\n");
  1207. return rc;
  1208. }
  1209. writel(0, mmio + CARM_HMPHA);
  1210. writel(INT_DEF_MASK, mmio + CARM_INT_MASK);
  1211. carm_init_responses(host);
  1212. /* start initialization, probing state machine */
  1213. spin_lock_irq(&host->lock);
  1214. assert(host->state == HST_INVALID);
  1215. host->state = HST_PROBE_START;
  1216. spin_unlock_irq(&host->lock);
  1217. schedule_work(&host->fsm_task);
  1218. DPRINTK("EXIT\n");
  1219. return 0;
  1220. }
  1221. static int carm_init_disks(struct carm_host *host)
  1222. {
  1223. unsigned int i;
  1224. int rc = 0;
  1225. for (i = 0; i < CARM_MAX_PORTS; i++) {
  1226. struct gendisk *disk;
  1227. request_queue_t *q;
  1228. struct carm_port *port;
  1229. port = &host->port[i];
  1230. port->host = host;
  1231. port->port_no = i;
  1232. disk = alloc_disk(CARM_MINORS_PER_MAJOR);
  1233. if (!disk) {
  1234. rc = -ENOMEM;
  1235. break;
  1236. }
  1237. port->disk = disk;
  1238. sprintf(disk->disk_name, DRV_NAME "/%u",
  1239. (unsigned int) (host->id * CARM_MAX_PORTS) + i);
  1240. disk->major = host->major;
  1241. disk->first_minor = i * CARM_MINORS_PER_MAJOR;
  1242. disk->fops = &carm_bd_ops;
  1243. disk->private_data = port;
  1244. q = blk_init_queue(carm_rq_fn, &host->lock);
  1245. if (!q) {
  1246. rc = -ENOMEM;
  1247. break;
  1248. }
  1249. disk->queue = q;
  1250. blk_queue_max_hw_segments(q, CARM_MAX_REQ_SG);
  1251. blk_queue_max_phys_segments(q, CARM_MAX_REQ_SG);
  1252. blk_queue_segment_boundary(q, CARM_SG_BOUNDARY);
  1253. q->queuedata = port;
  1254. }
  1255. return rc;
  1256. }
  1257. static void carm_free_disks(struct carm_host *host)
  1258. {
  1259. unsigned int i;
  1260. for (i = 0; i < CARM_MAX_PORTS; i++) {
  1261. struct gendisk *disk = host->port[i].disk;
  1262. if (disk) {
  1263. request_queue_t *q = disk->queue;
  1264. if (disk->flags & GENHD_FL_UP)
  1265. del_gendisk(disk);
  1266. if (q)
  1267. blk_cleanup_queue(q);
  1268. put_disk(disk);
  1269. }
  1270. }
  1271. }
  1272. static int carm_init_shm(struct carm_host *host)
  1273. {
  1274. host->shm = pci_alloc_consistent(host->pdev, CARM_SHM_SIZE,
  1275. &host->shm_dma);
  1276. if (!host->shm)
  1277. return -ENOMEM;
  1278. host->msg_base = host->shm + RBUF_LEN;
  1279. host->msg_dma = host->shm_dma + RBUF_LEN;
  1280. memset(host->shm, 0xff, RBUF_LEN);
  1281. memset(host->msg_base, 0, PDC_SHM_SIZE - RBUF_LEN);
  1282. return 0;
  1283. }
  1284. static int carm_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1285. {
  1286. static unsigned int printed_version;
  1287. struct carm_host *host;
  1288. unsigned int pci_dac;
  1289. int rc;
  1290. request_queue_t *q;
  1291. unsigned int i;
  1292. if (!printed_version++)
  1293. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  1294. rc = pci_enable_device(pdev);
  1295. if (rc)
  1296. return rc;
  1297. rc = pci_request_regions(pdev, DRV_NAME);
  1298. if (rc)
  1299. goto err_out;
  1300. #ifdef IF_64BIT_DMA_IS_POSSIBLE /* grrrr... */
  1301. rc = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  1302. if (!rc) {
  1303. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1304. if (rc) {
  1305. printk(KERN_ERR DRV_NAME "(%s): consistent DMA mask failure\n",
  1306. pci_name(pdev));
  1307. goto err_out_regions;
  1308. }
  1309. pci_dac = 1;
  1310. } else {
  1311. #endif
  1312. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1313. if (rc) {
  1314. printk(KERN_ERR DRV_NAME "(%s): DMA mask failure\n",
  1315. pci_name(pdev));
  1316. goto err_out_regions;
  1317. }
  1318. pci_dac = 0;
  1319. #ifdef IF_64BIT_DMA_IS_POSSIBLE /* grrrr... */
  1320. }
  1321. #endif
  1322. host = kmalloc(sizeof(*host), GFP_KERNEL);
  1323. if (!host) {
  1324. printk(KERN_ERR DRV_NAME "(%s): memory alloc failure\n",
  1325. pci_name(pdev));
  1326. rc = -ENOMEM;
  1327. goto err_out_regions;
  1328. }
  1329. memset(host, 0, sizeof(*host));
  1330. host->pdev = pdev;
  1331. host->flags = pci_dac ? FL_DAC : 0;
  1332. spin_lock_init(&host->lock);
  1333. INIT_WORK(&host->fsm_task, carm_fsm_task);
  1334. init_completion(&host->probe_comp);
  1335. for (i = 0; i < ARRAY_SIZE(host->req); i++)
  1336. host->req[i].tag = i;
  1337. host->mmio = ioremap(pci_resource_start(pdev, 0),
  1338. pci_resource_len(pdev, 0));
  1339. if (!host->mmio) {
  1340. printk(KERN_ERR DRV_NAME "(%s): MMIO alloc failure\n",
  1341. pci_name(pdev));
  1342. rc = -ENOMEM;
  1343. goto err_out_kfree;
  1344. }
  1345. rc = carm_init_shm(host);
  1346. if (rc) {
  1347. printk(KERN_ERR DRV_NAME "(%s): DMA SHM alloc failure\n",
  1348. pci_name(pdev));
  1349. goto err_out_iounmap;
  1350. }
  1351. q = blk_init_queue(carm_oob_rq_fn, &host->lock);
  1352. if (!q) {
  1353. printk(KERN_ERR DRV_NAME "(%s): OOB queue alloc failure\n",
  1354. pci_name(pdev));
  1355. rc = -ENOMEM;
  1356. goto err_out_pci_free;
  1357. }
  1358. host->oob_q = q;
  1359. q->queuedata = host;
  1360. /*
  1361. * Figure out which major to use: 160, 161, or dynamic
  1362. */
  1363. if (!test_and_set_bit(0, &carm_major_alloc))
  1364. host->major = 160;
  1365. else if (!test_and_set_bit(1, &carm_major_alloc))
  1366. host->major = 161;
  1367. else
  1368. host->flags |= FL_DYN_MAJOR;
  1369. host->id = carm_host_id;
  1370. sprintf(host->name, DRV_NAME "%d", carm_host_id);
  1371. rc = register_blkdev(host->major, host->name);
  1372. if (rc < 0)
  1373. goto err_out_free_majors;
  1374. if (host->flags & FL_DYN_MAJOR)
  1375. host->major = rc;
  1376. rc = carm_init_disks(host);
  1377. if (rc)
  1378. goto err_out_blkdev_disks;
  1379. pci_set_master(pdev);
  1380. rc = request_irq(pdev->irq, carm_interrupt, IRQF_SHARED, DRV_NAME, host);
  1381. if (rc) {
  1382. printk(KERN_ERR DRV_NAME "(%s): irq alloc failure\n",
  1383. pci_name(pdev));
  1384. goto err_out_blkdev_disks;
  1385. }
  1386. rc = carm_init_host(host);
  1387. if (rc)
  1388. goto err_out_free_irq;
  1389. DPRINTK("waiting for probe_comp\n");
  1390. wait_for_completion(&host->probe_comp);
  1391. printk(KERN_INFO "%s: pci %s, ports %d, io %llx, irq %u, major %d\n",
  1392. host->name, pci_name(pdev), (int) CARM_MAX_PORTS,
  1393. (unsigned long long)pci_resource_start(pdev, 0),
  1394. pdev->irq, host->major);
  1395. carm_host_id++;
  1396. pci_set_drvdata(pdev, host);
  1397. return 0;
  1398. err_out_free_irq:
  1399. free_irq(pdev->irq, host);
  1400. err_out_blkdev_disks:
  1401. carm_free_disks(host);
  1402. unregister_blkdev(host->major, host->name);
  1403. err_out_free_majors:
  1404. if (host->major == 160)
  1405. clear_bit(0, &carm_major_alloc);
  1406. else if (host->major == 161)
  1407. clear_bit(1, &carm_major_alloc);
  1408. blk_cleanup_queue(host->oob_q);
  1409. err_out_pci_free:
  1410. pci_free_consistent(pdev, CARM_SHM_SIZE, host->shm, host->shm_dma);
  1411. err_out_iounmap:
  1412. iounmap(host->mmio);
  1413. err_out_kfree:
  1414. kfree(host);
  1415. err_out_regions:
  1416. pci_release_regions(pdev);
  1417. err_out:
  1418. pci_disable_device(pdev);
  1419. return rc;
  1420. }
  1421. static void carm_remove_one (struct pci_dev *pdev)
  1422. {
  1423. struct carm_host *host = pci_get_drvdata(pdev);
  1424. if (!host) {
  1425. printk(KERN_ERR PFX "BUG: no host data for PCI(%s)\n",
  1426. pci_name(pdev));
  1427. return;
  1428. }
  1429. free_irq(pdev->irq, host);
  1430. carm_free_disks(host);
  1431. unregister_blkdev(host->major, host->name);
  1432. if (host->major == 160)
  1433. clear_bit(0, &carm_major_alloc);
  1434. else if (host->major == 161)
  1435. clear_bit(1, &carm_major_alloc);
  1436. blk_cleanup_queue(host->oob_q);
  1437. pci_free_consistent(pdev, CARM_SHM_SIZE, host->shm, host->shm_dma);
  1438. iounmap(host->mmio);
  1439. kfree(host);
  1440. pci_release_regions(pdev);
  1441. pci_disable_device(pdev);
  1442. pci_set_drvdata(pdev, NULL);
  1443. }
  1444. static int __init carm_init(void)
  1445. {
  1446. return pci_register_driver(&carm_driver);
  1447. }
  1448. static void __exit carm_exit(void)
  1449. {
  1450. pci_unregister_driver(&carm_driver);
  1451. }
  1452. module_init(carm_init);
  1453. module_exit(carm_exit);