pata_hpt3x3.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * pata_hpt3x3 - HPT3x3 driver
  3. * (c) Copyright 2005-2006 Red Hat
  4. *
  5. * Was pata_hpt34x but the naming was confusing as it supported the
  6. * 343 and 363 so it has been renamed.
  7. *
  8. * Based on:
  9. * linux/drivers/ide/pci/hpt34x.c Version 0.40 Sept 10, 2002
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. *
  12. * May be copied or modified under the terms of the GNU General Public
  13. * License
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/delay.h>
  21. #include <scsi/scsi_host.h>
  22. #include <linux/libata.h>
  23. #define DRV_NAME "pata_hpt3x3"
  24. #define DRV_VERSION "0.5.3"
  25. /**
  26. * hpt3x3_set_piomode - PIO setup
  27. * @ap: ATA interface
  28. * @adev: device on the interface
  29. *
  30. * Set our PIO requirements. This is fairly simple on the HPT3x3 as
  31. * all we have to do is clear the MWDMA and UDMA bits then load the
  32. * mode number.
  33. */
  34. static void hpt3x3_set_piomode(struct ata_port *ap, struct ata_device *adev)
  35. {
  36. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  37. u32 r1, r2;
  38. int dn = 2 * ap->port_no + adev->devno;
  39. pci_read_config_dword(pdev, 0x44, &r1);
  40. pci_read_config_dword(pdev, 0x48, &r2);
  41. /* Load the PIO timing number */
  42. r1 &= ~(7 << (3 * dn));
  43. r1 |= (adev->pio_mode - XFER_PIO_0) << (3 * dn);
  44. r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
  45. pci_write_config_dword(pdev, 0x44, r1);
  46. pci_write_config_dword(pdev, 0x48, r2);
  47. }
  48. #if defined(CONFIG_PATA_HPT3X3_DMA)
  49. /**
  50. * hpt3x3_set_dmamode - DMA timing setup
  51. * @ap: ATA interface
  52. * @adev: Device being configured
  53. *
  54. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  55. * PIO, load the mode number and then set MWDMA or UDMA flag.
  56. *
  57. * 0x44 : bit 0-2 master mode, 3-5 slave mode, etc
  58. * 0x48 : bit 4/0 DMA/UDMA bit 5/1 for slave etc
  59. */
  60. static void hpt3x3_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  61. {
  62. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  63. u32 r1, r2;
  64. int dn = 2 * ap->port_no + adev->devno;
  65. int mode_num = adev->dma_mode & 0x0F;
  66. pci_read_config_dword(pdev, 0x44, &r1);
  67. pci_read_config_dword(pdev, 0x48, &r2);
  68. /* Load the timing number */
  69. r1 &= ~(7 << (3 * dn));
  70. r1 |= (mode_num << (3 * dn));
  71. r2 &= ~(0x11 << dn); /* Clear MWDMA and UDMA bits */
  72. if (adev->dma_mode >= XFER_UDMA_0)
  73. r2 |= (0x10 << dn); /* Ultra mode */
  74. else
  75. r2 |= (0x01 << dn); /* MWDMA */
  76. pci_write_config_dword(pdev, 0x44, r1);
  77. pci_write_config_dword(pdev, 0x48, r2);
  78. }
  79. #endif /* CONFIG_PATA_HPT3X3_DMA */
  80. /**
  81. * hpt3x3_atapi_dma - ATAPI DMA check
  82. * @qc: Queued command
  83. *
  84. * Just say no - we don't do ATAPI DMA
  85. */
  86. static int hpt3x3_atapi_dma(struct ata_queued_cmd *qc)
  87. {
  88. return 1;
  89. }
  90. static struct scsi_host_template hpt3x3_sht = {
  91. .module = THIS_MODULE,
  92. .name = DRV_NAME,
  93. .ioctl = ata_scsi_ioctl,
  94. .queuecommand = ata_scsi_queuecmd,
  95. .can_queue = ATA_DEF_QUEUE,
  96. .this_id = ATA_SHT_THIS_ID,
  97. .sg_tablesize = LIBATA_MAX_PRD,
  98. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  99. .emulated = ATA_SHT_EMULATED,
  100. .use_clustering = ATA_SHT_USE_CLUSTERING,
  101. .proc_name = DRV_NAME,
  102. .dma_boundary = ATA_DMA_BOUNDARY,
  103. .slave_configure = ata_scsi_slave_config,
  104. .slave_destroy = ata_scsi_slave_destroy,
  105. .bios_param = ata_std_bios_param,
  106. };
  107. static struct ata_port_operations hpt3x3_port_ops = {
  108. .port_disable = ata_port_disable,
  109. .set_piomode = hpt3x3_set_piomode,
  110. #if defined(CONFIG_PATA_HPT3X3_DMA)
  111. .set_dmamode = hpt3x3_set_dmamode,
  112. #endif
  113. .mode_filter = ata_pci_default_filter,
  114. .tf_load = ata_tf_load,
  115. .tf_read = ata_tf_read,
  116. .check_status = ata_check_status,
  117. .exec_command = ata_exec_command,
  118. .dev_select = ata_std_dev_select,
  119. .freeze = ata_bmdma_freeze,
  120. .thaw = ata_bmdma_thaw,
  121. .error_handler = ata_bmdma_error_handler,
  122. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  123. .cable_detect = ata_cable_40wire,
  124. .bmdma_setup = ata_bmdma_setup,
  125. .bmdma_start = ata_bmdma_start,
  126. .bmdma_stop = ata_bmdma_stop,
  127. .bmdma_status = ata_bmdma_status,
  128. .check_atapi_dma= hpt3x3_atapi_dma,
  129. .qc_prep = ata_qc_prep,
  130. .qc_issue = ata_qc_issue_prot,
  131. .data_xfer = ata_data_xfer,
  132. .irq_handler = ata_interrupt,
  133. .irq_clear = ata_bmdma_irq_clear,
  134. .irq_on = ata_irq_on,
  135. .irq_ack = ata_irq_ack,
  136. .port_start = ata_port_start,
  137. };
  138. /**
  139. * hpt3x3_init_chipset - chip setup
  140. * @dev: PCI device
  141. *
  142. * Perform the setup required at boot and on resume.
  143. */
  144. static void hpt3x3_init_chipset(struct pci_dev *dev)
  145. {
  146. u16 cmd;
  147. /* Initialize the board */
  148. pci_write_config_word(dev, 0x80, 0x00);
  149. /* Check if it is a 343 or a 363. 363 has COMMAND_MEMORY set */
  150. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  151. if (cmd & PCI_COMMAND_MEMORY)
  152. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  153. else
  154. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  155. }
  156. /**
  157. * hpt3x3_init_one - Initialise an HPT343/363
  158. * @pdev: PCI device
  159. * @id: Entry in match table
  160. *
  161. * Perform basic initialisation. We set the device up so we access all
  162. * ports via BAR4. This is neccessary to work around errata.
  163. */
  164. static int hpt3x3_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  165. {
  166. static int printed_version;
  167. static const struct ata_port_info info = {
  168. .sht = &hpt3x3_sht,
  169. .flags = ATA_FLAG_SLAVE_POSS,
  170. .pio_mask = 0x1f,
  171. #if defined(CONFIG_PATA_HPT3X3_DMA)
  172. /* Further debug needed */
  173. .mwdma_mask = 0x07,
  174. .udma_mask = 0x07,
  175. #endif
  176. .port_ops = &hpt3x3_port_ops
  177. };
  178. /* Register offsets of taskfiles in BAR4 area */
  179. static const u8 offset_cmd[2] = { 0x20, 0x28 };
  180. static const u8 offset_ctl[2] = { 0x36, 0x3E };
  181. const struct ata_port_info *ppi[] = { &info, NULL };
  182. struct ata_host *host;
  183. int i, rc;
  184. void __iomem *base;
  185. hpt3x3_init_chipset(pdev);
  186. if (!printed_version++)
  187. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  188. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  189. if (!host)
  190. return -ENOMEM;
  191. /* acquire resources and fill host */
  192. rc = pcim_enable_device(pdev);
  193. if (rc)
  194. return rc;
  195. /* Everything is relative to BAR4 if we set up this way */
  196. rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
  197. if (rc == -EBUSY)
  198. pcim_pin_device(pdev);
  199. if (rc)
  200. return rc;
  201. host->iomap = pcim_iomap_table(pdev);
  202. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  203. if (rc)
  204. return rc;
  205. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  206. if (rc)
  207. return rc;
  208. base = host->iomap[4]; /* Bus mastering base */
  209. for (i = 0; i < host->n_ports; i++) {
  210. struct ata_ioports *ioaddr = &host->ports[i]->ioaddr;
  211. ioaddr->cmd_addr = base + offset_cmd[i];
  212. ioaddr->altstatus_addr =
  213. ioaddr->ctl_addr = base + offset_ctl[i];
  214. ioaddr->scr_addr = NULL;
  215. ata_std_ports(ioaddr);
  216. ioaddr->bmdma_addr = base + 8 * i;
  217. }
  218. pci_set_master(pdev);
  219. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  220. &hpt3x3_sht);
  221. }
  222. #ifdef CONFIG_PM
  223. static int hpt3x3_reinit_one(struct pci_dev *dev)
  224. {
  225. hpt3x3_init_chipset(dev);
  226. return ata_pci_device_resume(dev);
  227. }
  228. #endif
  229. static const struct pci_device_id hpt3x3[] = {
  230. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), },
  231. { },
  232. };
  233. static struct pci_driver hpt3x3_pci_driver = {
  234. .name = DRV_NAME,
  235. .id_table = hpt3x3,
  236. .probe = hpt3x3_init_one,
  237. .remove = ata_pci_remove_one,
  238. #ifdef CONFIG_PM
  239. .suspend = ata_pci_device_suspend,
  240. .resume = hpt3x3_reinit_one,
  241. #endif
  242. };
  243. static int __init hpt3x3_init(void)
  244. {
  245. return pci_register_driver(&hpt3x3_pci_driver);
  246. }
  247. static void __exit hpt3x3_exit(void)
  248. {
  249. pci_unregister_driver(&hpt3x3_pci_driver);
  250. }
  251. MODULE_AUTHOR("Alan Cox");
  252. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT343/363");
  253. MODULE_LICENSE("GPL");
  254. MODULE_DEVICE_TABLE(pci, hpt3x3);
  255. MODULE_VERSION(DRV_VERSION);
  256. module_init(hpt3x3_init);
  257. module_exit(hpt3x3_exit);