libata-sff.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /*
  2. * libata-bmdma.c - helper library for PCI IDE BMDMA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2006 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2006 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/pci.h>
  36. #include <linux/libata.h>
  37. #include "libata.h"
  38. /**
  39. * ata_irq_on - Enable interrupts on a port.
  40. * @ap: Port on which interrupts are enabled.
  41. *
  42. * Enable interrupts on a legacy IDE device using MMIO or PIO,
  43. * wait for idle, clear any pending interrupts.
  44. *
  45. * LOCKING:
  46. * Inherited from caller.
  47. */
  48. u8 ata_irq_on(struct ata_port *ap)
  49. {
  50. struct ata_ioports *ioaddr = &ap->ioaddr;
  51. u8 tmp;
  52. ap->ctl &= ~ATA_NIEN;
  53. ap->last_ctl = ap->ctl;
  54. iowrite8(ap->ctl, ioaddr->ctl_addr);
  55. tmp = ata_wait_idle(ap);
  56. ap->ops->irq_clear(ap);
  57. return tmp;
  58. }
  59. u8 ata_dummy_irq_on (struct ata_port *ap) { return 0; }
  60. /**
  61. * ata_irq_ack - Acknowledge a device interrupt.
  62. * @ap: Port on which interrupts are enabled.
  63. *
  64. * Wait up to 10 ms for legacy IDE device to become idle (BUSY
  65. * or BUSY+DRQ clear). Obtain dma status and port status from
  66. * device. Clear the interrupt. Return port status.
  67. *
  68. * LOCKING:
  69. */
  70. u8 ata_irq_ack(struct ata_port *ap, unsigned int chk_drq)
  71. {
  72. unsigned int bits = chk_drq ? ATA_BUSY | ATA_DRQ : ATA_BUSY;
  73. u8 host_stat = 0, post_stat = 0, status;
  74. status = ata_busy_wait(ap, bits, 1000);
  75. if (status & bits)
  76. if (ata_msg_err(ap))
  77. printk(KERN_ERR "abnormal status 0x%X\n", status);
  78. if (ap->ioaddr.bmdma_addr) {
  79. /* get controller status; clear intr, err bits */
  80. host_stat = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  81. iowrite8(host_stat | ATA_DMA_INTR | ATA_DMA_ERR,
  82. ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  83. post_stat = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  84. }
  85. if (ata_msg_intr(ap))
  86. printk(KERN_INFO "%s: irq ack: host_stat 0x%X, new host_stat 0x%X, drv_stat 0x%X\n",
  87. __FUNCTION__,
  88. host_stat, post_stat, status);
  89. return status;
  90. }
  91. u8 ata_dummy_irq_ack(struct ata_port *ap, unsigned int chk_drq) { return 0; }
  92. /**
  93. * ata_tf_load - send taskfile registers to host controller
  94. * @ap: Port to which output is sent
  95. * @tf: ATA taskfile register set
  96. *
  97. * Outputs ATA taskfile to standard ATA host controller.
  98. *
  99. * LOCKING:
  100. * Inherited from caller.
  101. */
  102. void ata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  103. {
  104. struct ata_ioports *ioaddr = &ap->ioaddr;
  105. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  106. if (tf->ctl != ap->last_ctl) {
  107. iowrite8(tf->ctl, ioaddr->ctl_addr);
  108. ap->last_ctl = tf->ctl;
  109. ata_wait_idle(ap);
  110. }
  111. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  112. iowrite8(tf->hob_feature, ioaddr->feature_addr);
  113. iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
  114. iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
  115. iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
  116. iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
  117. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  118. tf->hob_feature,
  119. tf->hob_nsect,
  120. tf->hob_lbal,
  121. tf->hob_lbam,
  122. tf->hob_lbah);
  123. }
  124. if (is_addr) {
  125. iowrite8(tf->feature, ioaddr->feature_addr);
  126. iowrite8(tf->nsect, ioaddr->nsect_addr);
  127. iowrite8(tf->lbal, ioaddr->lbal_addr);
  128. iowrite8(tf->lbam, ioaddr->lbam_addr);
  129. iowrite8(tf->lbah, ioaddr->lbah_addr);
  130. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  131. tf->feature,
  132. tf->nsect,
  133. tf->lbal,
  134. tf->lbam,
  135. tf->lbah);
  136. }
  137. if (tf->flags & ATA_TFLAG_DEVICE) {
  138. iowrite8(tf->device, ioaddr->device_addr);
  139. VPRINTK("device 0x%X\n", tf->device);
  140. }
  141. ata_wait_idle(ap);
  142. }
  143. /**
  144. * ata_exec_command - issue ATA command to host controller
  145. * @ap: port to which command is being issued
  146. * @tf: ATA taskfile register set
  147. *
  148. * Issues ATA command, with proper synchronization with interrupt
  149. * handler / other threads.
  150. *
  151. * LOCKING:
  152. * spin_lock_irqsave(host lock)
  153. */
  154. void ata_exec_command(struct ata_port *ap, const struct ata_taskfile *tf)
  155. {
  156. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  157. iowrite8(tf->command, ap->ioaddr.command_addr);
  158. ata_pause(ap);
  159. }
  160. /**
  161. * ata_tf_read - input device's ATA taskfile shadow registers
  162. * @ap: Port from which input is read
  163. * @tf: ATA taskfile register set for storing input
  164. *
  165. * Reads ATA taskfile registers for currently-selected device
  166. * into @tf.
  167. *
  168. * LOCKING:
  169. * Inherited from caller.
  170. */
  171. void ata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  172. {
  173. struct ata_ioports *ioaddr = &ap->ioaddr;
  174. tf->command = ata_check_status(ap);
  175. tf->feature = ioread8(ioaddr->error_addr);
  176. tf->nsect = ioread8(ioaddr->nsect_addr);
  177. tf->lbal = ioread8(ioaddr->lbal_addr);
  178. tf->lbam = ioread8(ioaddr->lbam_addr);
  179. tf->lbah = ioread8(ioaddr->lbah_addr);
  180. tf->device = ioread8(ioaddr->device_addr);
  181. if (tf->flags & ATA_TFLAG_LBA48) {
  182. iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
  183. tf->hob_feature = ioread8(ioaddr->error_addr);
  184. tf->hob_nsect = ioread8(ioaddr->nsect_addr);
  185. tf->hob_lbal = ioread8(ioaddr->lbal_addr);
  186. tf->hob_lbam = ioread8(ioaddr->lbam_addr);
  187. tf->hob_lbah = ioread8(ioaddr->lbah_addr);
  188. }
  189. }
  190. /**
  191. * ata_check_status - Read device status reg & clear interrupt
  192. * @ap: port where the device is
  193. *
  194. * Reads ATA taskfile status register for currently-selected device
  195. * and return its value. This also clears pending interrupts
  196. * from this device
  197. *
  198. * LOCKING:
  199. * Inherited from caller.
  200. */
  201. u8 ata_check_status(struct ata_port *ap)
  202. {
  203. return ioread8(ap->ioaddr.status_addr);
  204. }
  205. /**
  206. * ata_altstatus - Read device alternate status reg
  207. * @ap: port where the device is
  208. *
  209. * Reads ATA taskfile alternate status register for
  210. * currently-selected device and return its value.
  211. *
  212. * Note: may NOT be used as the check_altstatus() entry in
  213. * ata_port_operations.
  214. *
  215. * LOCKING:
  216. * Inherited from caller.
  217. */
  218. u8 ata_altstatus(struct ata_port *ap)
  219. {
  220. if (ap->ops->check_altstatus)
  221. return ap->ops->check_altstatus(ap);
  222. return ioread8(ap->ioaddr.altstatus_addr);
  223. }
  224. /**
  225. * ata_bmdma_setup - Set up PCI IDE BMDMA transaction
  226. * @qc: Info associated with this ATA transaction.
  227. *
  228. * LOCKING:
  229. * spin_lock_irqsave(host lock)
  230. */
  231. void ata_bmdma_setup(struct ata_queued_cmd *qc)
  232. {
  233. struct ata_port *ap = qc->ap;
  234. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  235. u8 dmactl;
  236. /* load PRD table addr. */
  237. mb(); /* make sure PRD table writes are visible to controller */
  238. iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
  239. /* specify data direction, triple-check start bit is clear */
  240. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  241. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  242. if (!rw)
  243. dmactl |= ATA_DMA_WR;
  244. iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  245. /* issue r/w command */
  246. ap->ops->exec_command(ap, &qc->tf);
  247. }
  248. /**
  249. * ata_bmdma_start - Start a PCI IDE BMDMA transaction
  250. * @qc: Info associated with this ATA transaction.
  251. *
  252. * LOCKING:
  253. * spin_lock_irqsave(host lock)
  254. */
  255. void ata_bmdma_start (struct ata_queued_cmd *qc)
  256. {
  257. struct ata_port *ap = qc->ap;
  258. u8 dmactl;
  259. /* start host DMA transaction */
  260. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  261. iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  262. /* Strictly, one may wish to issue a readb() here, to
  263. * flush the mmio write. However, control also passes
  264. * to the hardware at this point, and it will interrupt
  265. * us when we are to resume control. So, in effect,
  266. * we don't care when the mmio write flushes.
  267. * Further, a read of the DMA status register _immediately_
  268. * following the write may not be what certain flaky hardware
  269. * is expected, so I think it is best to not add a readb()
  270. * without first all the MMIO ATA cards/mobos.
  271. * Or maybe I'm just being paranoid.
  272. */
  273. }
  274. /**
  275. * ata_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
  276. * @ap: Port associated with this ATA transaction.
  277. *
  278. * Clear interrupt and error flags in DMA status register.
  279. *
  280. * May be used as the irq_clear() entry in ata_port_operations.
  281. *
  282. * LOCKING:
  283. * spin_lock_irqsave(host lock)
  284. */
  285. void ata_bmdma_irq_clear(struct ata_port *ap)
  286. {
  287. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  288. if (!mmio)
  289. return;
  290. iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS);
  291. }
  292. /**
  293. * ata_bmdma_status - Read PCI IDE BMDMA status
  294. * @ap: Port associated with this ATA transaction.
  295. *
  296. * Read and return BMDMA status register.
  297. *
  298. * May be used as the bmdma_status() entry in ata_port_operations.
  299. *
  300. * LOCKING:
  301. * spin_lock_irqsave(host lock)
  302. */
  303. u8 ata_bmdma_status(struct ata_port *ap)
  304. {
  305. return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  306. }
  307. /**
  308. * ata_bmdma_stop - Stop PCI IDE BMDMA transfer
  309. * @qc: Command we are ending DMA for
  310. *
  311. * Clears the ATA_DMA_START flag in the dma control register
  312. *
  313. * May be used as the bmdma_stop() entry in ata_port_operations.
  314. *
  315. * LOCKING:
  316. * spin_lock_irqsave(host lock)
  317. */
  318. void ata_bmdma_stop(struct ata_queued_cmd *qc)
  319. {
  320. struct ata_port *ap = qc->ap;
  321. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  322. /* clear start/stop bit */
  323. iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START,
  324. mmio + ATA_DMA_CMD);
  325. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  326. ata_altstatus(ap); /* dummy read */
  327. }
  328. /**
  329. * ata_bmdma_freeze - Freeze BMDMA controller port
  330. * @ap: port to freeze
  331. *
  332. * Freeze BMDMA controller port.
  333. *
  334. * LOCKING:
  335. * Inherited from caller.
  336. */
  337. void ata_bmdma_freeze(struct ata_port *ap)
  338. {
  339. struct ata_ioports *ioaddr = &ap->ioaddr;
  340. ap->ctl |= ATA_NIEN;
  341. ap->last_ctl = ap->ctl;
  342. iowrite8(ap->ctl, ioaddr->ctl_addr);
  343. /* Under certain circumstances, some controllers raise IRQ on
  344. * ATA_NIEN manipulation. Also, many controllers fail to mask
  345. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  346. */
  347. ata_chk_status(ap);
  348. ap->ops->irq_clear(ap);
  349. }
  350. /**
  351. * ata_bmdma_thaw - Thaw BMDMA controller port
  352. * @ap: port to thaw
  353. *
  354. * Thaw BMDMA controller port.
  355. *
  356. * LOCKING:
  357. * Inherited from caller.
  358. */
  359. void ata_bmdma_thaw(struct ata_port *ap)
  360. {
  361. /* clear & re-enable interrupts */
  362. ata_chk_status(ap);
  363. ap->ops->irq_clear(ap);
  364. ap->ops->irq_on(ap);
  365. }
  366. /**
  367. * ata_bmdma_drive_eh - Perform EH with given methods for BMDMA controller
  368. * @ap: port to handle error for
  369. * @prereset: prereset method (can be NULL)
  370. * @softreset: softreset method (can be NULL)
  371. * @hardreset: hardreset method (can be NULL)
  372. * @postreset: postreset method (can be NULL)
  373. *
  374. * Handle error for ATA BMDMA controller. It can handle both
  375. * PATA and SATA controllers. Many controllers should be able to
  376. * use this EH as-is or with some added handling before and
  377. * after.
  378. *
  379. * This function is intended to be used for constructing
  380. * ->error_handler callback by low level drivers.
  381. *
  382. * LOCKING:
  383. * Kernel thread context (may sleep)
  384. */
  385. void ata_bmdma_drive_eh(struct ata_port *ap, ata_prereset_fn_t prereset,
  386. ata_reset_fn_t softreset, ata_reset_fn_t hardreset,
  387. ata_postreset_fn_t postreset)
  388. {
  389. struct ata_queued_cmd *qc;
  390. unsigned long flags;
  391. int thaw = 0;
  392. qc = __ata_qc_from_tag(ap, ap->active_tag);
  393. if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
  394. qc = NULL;
  395. /* reset PIO HSM and stop DMA engine */
  396. spin_lock_irqsave(ap->lock, flags);
  397. ap->hsm_task_state = HSM_ST_IDLE;
  398. if (qc && (qc->tf.protocol == ATA_PROT_DMA ||
  399. qc->tf.protocol == ATA_PROT_ATAPI_DMA)) {
  400. u8 host_stat;
  401. host_stat = ap->ops->bmdma_status(ap);
  402. /* BMDMA controllers indicate host bus error by
  403. * setting DMA_ERR bit and timing out. As it wasn't
  404. * really a timeout event, adjust error mask and
  405. * cancel frozen state.
  406. */
  407. if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) {
  408. qc->err_mask = AC_ERR_HOST_BUS;
  409. thaw = 1;
  410. }
  411. ap->ops->bmdma_stop(qc);
  412. }
  413. ata_altstatus(ap);
  414. ata_chk_status(ap);
  415. ap->ops->irq_clear(ap);
  416. spin_unlock_irqrestore(ap->lock, flags);
  417. if (thaw)
  418. ata_eh_thaw_port(ap);
  419. /* PIO and DMA engines have been stopped, perform recovery */
  420. ata_do_eh(ap, prereset, softreset, hardreset, postreset);
  421. }
  422. /**
  423. * ata_bmdma_error_handler - Stock error handler for BMDMA controller
  424. * @ap: port to handle error for
  425. *
  426. * Stock error handler for BMDMA controller.
  427. *
  428. * LOCKING:
  429. * Kernel thread context (may sleep)
  430. */
  431. void ata_bmdma_error_handler(struct ata_port *ap)
  432. {
  433. ata_reset_fn_t hardreset;
  434. hardreset = NULL;
  435. if (sata_scr_valid(ap))
  436. hardreset = sata_std_hardreset;
  437. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, hardreset,
  438. ata_std_postreset);
  439. }
  440. /**
  441. * ata_bmdma_post_internal_cmd - Stock post_internal_cmd for
  442. * BMDMA controller
  443. * @qc: internal command to clean up
  444. *
  445. * LOCKING:
  446. * Kernel thread context (may sleep)
  447. */
  448. void ata_bmdma_post_internal_cmd(struct ata_queued_cmd *qc)
  449. {
  450. if (qc->ap->ioaddr.bmdma_addr)
  451. ata_bmdma_stop(qc);
  452. }
  453. /**
  454. * ata_sff_port_start - Set port up for dma.
  455. * @ap: Port to initialize
  456. *
  457. * Called just after data structures for each port are
  458. * initialized. Allocates space for PRD table if the device
  459. * is DMA capable SFF.
  460. *
  461. * May be used as the port_start() entry in ata_port_operations.
  462. *
  463. * LOCKING:
  464. * Inherited from caller.
  465. */
  466. int ata_sff_port_start(struct ata_port *ap)
  467. {
  468. if (ap->ioaddr.bmdma_addr)
  469. return ata_port_start(ap);
  470. return 0;
  471. }
  472. #ifdef CONFIG_PCI
  473. static int ata_resources_present(struct pci_dev *pdev, int port)
  474. {
  475. int i;
  476. /* Check the PCI resources for this channel are enabled */
  477. port = port * 2;
  478. for (i = 0; i < 2; i ++) {
  479. if (pci_resource_start(pdev, port + i) == 0 ||
  480. pci_resource_len(pdev, port + i) == 0)
  481. return 0;
  482. }
  483. return 1;
  484. }
  485. /**
  486. * ata_pci_init_bmdma - acquire PCI BMDMA resources and init ATA host
  487. * @host: target ATA host
  488. *
  489. * Acquire PCI BMDMA resources and initialize @host accordingly.
  490. *
  491. * LOCKING:
  492. * Inherited from calling layer (may sleep).
  493. *
  494. * RETURNS:
  495. * 0 on success, -errno otherwise.
  496. */
  497. int ata_pci_init_bmdma(struct ata_host *host)
  498. {
  499. struct device *gdev = host->dev;
  500. struct pci_dev *pdev = to_pci_dev(gdev);
  501. int i, rc;
  502. /* TODO: If we get no DMA mask we should fall back to PIO */
  503. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  504. if (rc)
  505. return rc;
  506. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  507. if (rc)
  508. return rc;
  509. /* request and iomap DMA region */
  510. rc = pcim_iomap_regions(pdev, 1 << 4, DRV_NAME);
  511. if (rc) {
  512. dev_printk(KERN_ERR, gdev, "failed to request/iomap BAR4\n");
  513. return -ENOMEM;
  514. }
  515. host->iomap = pcim_iomap_table(pdev);
  516. for (i = 0; i < 2; i++) {
  517. struct ata_port *ap = host->ports[i];
  518. void __iomem *bmdma = host->iomap[4] + 8 * i;
  519. if (ata_port_is_dummy(ap))
  520. continue;
  521. ap->ioaddr.bmdma_addr = bmdma;
  522. if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) &&
  523. (ioread8(bmdma + 2) & 0x80))
  524. host->flags |= ATA_HOST_SIMPLEX;
  525. }
  526. return 0;
  527. }
  528. /**
  529. * ata_pci_init_sff_host - acquire native PCI ATA resources and init host
  530. * @host: target ATA host
  531. *
  532. * Acquire native PCI ATA resources for @host and initialize the
  533. * first two ports of @host accordingly. Ports marked dummy are
  534. * skipped and allocation failure makes the port dummy.
  535. *
  536. * Note that native PCI resources are valid even for legacy hosts
  537. * as we fix up pdev resources array early in boot, so this
  538. * function can be used for both native and legacy SFF hosts.
  539. *
  540. * LOCKING:
  541. * Inherited from calling layer (may sleep).
  542. *
  543. * RETURNS:
  544. * 0 if at least one port is initialized, -ENODEV if no port is
  545. * available.
  546. */
  547. int ata_pci_init_sff_host(struct ata_host *host)
  548. {
  549. struct device *gdev = host->dev;
  550. struct pci_dev *pdev = to_pci_dev(gdev);
  551. unsigned int mask = 0;
  552. int i, rc;
  553. /* request, iomap BARs and init port addresses accordingly */
  554. for (i = 0; i < 2; i++) {
  555. struct ata_port *ap = host->ports[i];
  556. int base = i * 2;
  557. void __iomem * const *iomap;
  558. if (ata_port_is_dummy(ap))
  559. continue;
  560. /* Discard disabled ports. Some controllers show
  561. * their unused channels this way. Disabled ports are
  562. * made dummy.
  563. */
  564. if (!ata_resources_present(pdev, i)) {
  565. ap->ops = &ata_dummy_port_ops;
  566. continue;
  567. }
  568. rc = pcim_iomap_regions(pdev, 0x3 << base, DRV_NAME);
  569. if (rc) {
  570. dev_printk(KERN_WARNING, gdev,
  571. "failed to request/iomap BARs for port %d "
  572. "(errno=%d)\n", i, rc);
  573. if (rc == -EBUSY)
  574. pcim_pin_device(pdev);
  575. ap->ops = &ata_dummy_port_ops;
  576. continue;
  577. }
  578. host->iomap = iomap = pcim_iomap_table(pdev);
  579. ap->ioaddr.cmd_addr = iomap[base];
  580. ap->ioaddr.altstatus_addr =
  581. ap->ioaddr.ctl_addr = (void __iomem *)
  582. ((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS);
  583. ata_std_ports(&ap->ioaddr);
  584. mask |= 1 << i;
  585. }
  586. if (!mask) {
  587. dev_printk(KERN_ERR, gdev, "no available native port\n");
  588. return -ENODEV;
  589. }
  590. return 0;
  591. }
  592. /**
  593. * ata_pci_prepare_sff_host - helper to prepare native PCI ATA host
  594. * @pdev: target PCI device
  595. * @ppi: array of port_info, must be enough for two ports
  596. * @r_host: out argument for the initialized ATA host
  597. *
  598. * Helper to allocate ATA host for @pdev, acquire all native PCI
  599. * resources and initialize it accordingly in one go.
  600. *
  601. * LOCKING:
  602. * Inherited from calling layer (may sleep).
  603. *
  604. * RETURNS:
  605. * 0 on success, -errno otherwise.
  606. */
  607. int ata_pci_prepare_sff_host(struct pci_dev *pdev,
  608. const struct ata_port_info * const * ppi,
  609. struct ata_host **r_host)
  610. {
  611. struct ata_host *host;
  612. int rc;
  613. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL))
  614. return -ENOMEM;
  615. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  616. if (!host) {
  617. dev_printk(KERN_ERR, &pdev->dev,
  618. "failed to allocate ATA host\n");
  619. rc = -ENOMEM;
  620. goto err_out;
  621. }
  622. rc = ata_pci_init_sff_host(host);
  623. if (rc)
  624. goto err_out;
  625. /* init DMA related stuff */
  626. rc = ata_pci_init_bmdma(host);
  627. if (rc)
  628. goto err_bmdma;
  629. devres_remove_group(&pdev->dev, NULL);
  630. *r_host = host;
  631. return 0;
  632. err_bmdma:
  633. /* This is necessary because PCI and iomap resources are
  634. * merged and releasing the top group won't release the
  635. * acquired resources if some of those have been acquired
  636. * before entering this function.
  637. */
  638. pcim_iounmap_regions(pdev, 0xf);
  639. err_out:
  640. devres_release_group(&pdev->dev, NULL);
  641. return rc;
  642. }
  643. /**
  644. * ata_pci_init_one - Initialize/register PCI IDE host controller
  645. * @pdev: Controller to be initialized
  646. * @ppi: array of port_info, must be enough for two ports
  647. *
  648. * This is a helper function which can be called from a driver's
  649. * xxx_init_one() probe function if the hardware uses traditional
  650. * IDE taskfile registers.
  651. *
  652. * This function calls pci_enable_device(), reserves its register
  653. * regions, sets the dma mask, enables bus master mode, and calls
  654. * ata_device_add()
  655. *
  656. * ASSUMPTION:
  657. * Nobody makes a single channel controller that appears solely as
  658. * the secondary legacy port on PCI.
  659. *
  660. * LOCKING:
  661. * Inherited from PCI layer (may sleep).
  662. *
  663. * RETURNS:
  664. * Zero on success, negative on errno-based value on error.
  665. */
  666. int ata_pci_init_one(struct pci_dev *pdev,
  667. const struct ata_port_info * const * ppi)
  668. {
  669. struct device *dev = &pdev->dev;
  670. const struct ata_port_info *pi = NULL;
  671. struct ata_host *host = NULL;
  672. u8 mask;
  673. int legacy_mode = 0;
  674. int i, rc;
  675. DPRINTK("ENTER\n");
  676. /* look up the first valid port_info */
  677. for (i = 0; i < 2 && ppi[i]; i++) {
  678. if (ppi[i]->port_ops != &ata_dummy_port_ops) {
  679. pi = ppi[i];
  680. break;
  681. }
  682. }
  683. if (!pi) {
  684. dev_printk(KERN_ERR, &pdev->dev,
  685. "no valid port_info specified\n");
  686. return -EINVAL;
  687. }
  688. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  689. return -ENOMEM;
  690. /* FIXME: Really for ATA it isn't safe because the device may be
  691. multi-purpose and we want to leave it alone if it was already
  692. enabled. Secondly for shared use as Arjan says we want refcounting
  693. Checking dev->is_enabled is insufficient as this is not set at
  694. boot for the primary video which is BIOS enabled
  695. */
  696. rc = pcim_enable_device(pdev);
  697. if (rc)
  698. goto err_out;
  699. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  700. u8 tmp8;
  701. /* TODO: What if one channel is in native mode ... */
  702. pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8);
  703. mask = (1 << 2) | (1 << 0);
  704. if ((tmp8 & mask) != mask)
  705. legacy_mode = 1;
  706. #if defined(CONFIG_NO_ATA_LEGACY)
  707. /* Some platforms with PCI limits cannot address compat
  708. port space. In that case we punt if their firmware has
  709. left a device in compatibility mode */
  710. if (legacy_mode) {
  711. printk(KERN_ERR "ata: Compatibility mode ATA is not supported on this platform, skipping.\n");
  712. rc = -EOPNOTSUPP;
  713. goto err_out;
  714. }
  715. #endif
  716. }
  717. /* prepare host */
  718. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  719. if (rc)
  720. goto err_out;
  721. pci_set_master(pdev);
  722. /* start host and request IRQ */
  723. rc = ata_host_start(host);
  724. if (rc)
  725. goto err_out;
  726. if (!legacy_mode) {
  727. rc = devm_request_irq(dev, pdev->irq, pi->port_ops->irq_handler,
  728. IRQF_SHARED, DRV_NAME, host);
  729. if (rc)
  730. goto err_out;
  731. host->irq = pdev->irq;
  732. } else {
  733. if (!ata_port_is_dummy(host->ports[0])) {
  734. host->irq = ATA_PRIMARY_IRQ(pdev);
  735. rc = devm_request_irq(dev, host->irq,
  736. pi->port_ops->irq_handler,
  737. IRQF_SHARED, DRV_NAME, host);
  738. if (rc)
  739. goto err_out;
  740. }
  741. if (!ata_port_is_dummy(host->ports[1])) {
  742. host->irq2 = ATA_SECONDARY_IRQ(pdev);
  743. rc = devm_request_irq(dev, host->irq2,
  744. pi->port_ops->irq_handler,
  745. IRQF_SHARED, DRV_NAME, host);
  746. if (rc)
  747. goto err_out;
  748. }
  749. }
  750. /* register */
  751. rc = ata_host_register(host, pi->sht);
  752. if (rc)
  753. goto err_out;
  754. devres_remove_group(dev, NULL);
  755. return 0;
  756. err_out:
  757. devres_release_group(dev, NULL);
  758. return rc;
  759. }
  760. /**
  761. * ata_pci_clear_simplex - attempt to kick device out of simplex
  762. * @pdev: PCI device
  763. *
  764. * Some PCI ATA devices report simplex mode but in fact can be told to
  765. * enter non simplex mode. This implements the neccessary logic to
  766. * perform the task on such devices. Calling it on other devices will
  767. * have -undefined- behaviour.
  768. */
  769. int ata_pci_clear_simplex(struct pci_dev *pdev)
  770. {
  771. unsigned long bmdma = pci_resource_start(pdev, 4);
  772. u8 simplex;
  773. if (bmdma == 0)
  774. return -ENOENT;
  775. simplex = inb(bmdma + 0x02);
  776. outb(simplex & 0x60, bmdma + 0x02);
  777. simplex = inb(bmdma + 0x02);
  778. if (simplex & 0x80)
  779. return -EOPNOTSUPP;
  780. return 0;
  781. }
  782. unsigned long ata_pci_default_filter(struct ata_device *adev, unsigned long xfer_mask)
  783. {
  784. /* Filter out DMA modes if the device has been configured by
  785. the BIOS as PIO only */
  786. if (adev->ap->ioaddr.bmdma_addr == 0)
  787. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  788. return xfer_mask;
  789. }
  790. #endif /* CONFIG_PCI */