mpc885ads_setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*arch/powerpc/platforms/8xx/mpc885ads_setup.c
  2. *
  3. * Platform setup for the Freescale mpc885ads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/delay.h>
  20. #include <linux/root_dev.h>
  21. #include <linux/fs_enet_pd.h>
  22. #include <linux/fs_uart_pd.h>
  23. #include <linux/fsl_devices.h>
  24. #include <linux/mii.h>
  25. #include <asm/delay.h>
  26. #include <asm/io.h>
  27. #include <asm/machdep.h>
  28. #include <asm/page.h>
  29. #include <asm/processor.h>
  30. #include <asm/system.h>
  31. #include <asm/time.h>
  32. #include <asm/ppcboot.h>
  33. #include <asm/mpc8xx.h>
  34. #include <asm/8xx_immap.h>
  35. #include <asm/commproc.h>
  36. #include <asm/fs_pd.h>
  37. #include <asm/prom.h>
  38. extern void cpm_reset(void);
  39. extern void mpc8xx_show_cpuinfo(struct seq_file *);
  40. extern void mpc8xx_restart(char *cmd);
  41. extern void mpc8xx_calibrate_decr(void);
  42. extern int mpc8xx_set_rtc_time(struct rtc_time *tm);
  43. extern void mpc8xx_get_rtc_time(struct rtc_time *tm);
  44. extern void m8xx_pic_init(void);
  45. extern unsigned int mpc8xx_get_irq(void);
  46. static void init_smc1_uart_ioports(struct fs_uart_platform_info *fpi);
  47. static void init_smc2_uart_ioports(struct fs_uart_platform_info *fpi);
  48. static void init_scc3_ioports(struct fs_platform_info *ptr);
  49. #ifdef CONFIG_PCMCIA_M8XX
  50. static void pcmcia_hw_setup(int slot, int enable)
  51. {
  52. unsigned *bcsr_io;
  53. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  54. if (enable)
  55. clrbits32(bcsr_io, BCSR1_PCCEN);
  56. else
  57. setbits32(bcsr_io, BCSR1_PCCEN);
  58. iounmap(bcsr_io);
  59. }
  60. static int pcmcia_set_voltage(int slot, int vcc, int vpp)
  61. {
  62. u32 reg = 0;
  63. unsigned *bcsr_io;
  64. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  65. switch (vcc) {
  66. case 0:
  67. break;
  68. case 33:
  69. reg |= BCSR1_PCCVCC0;
  70. break;
  71. case 50:
  72. reg |= BCSR1_PCCVCC1;
  73. break;
  74. default:
  75. return 1;
  76. }
  77. switch (vpp) {
  78. case 0:
  79. break;
  80. case 33:
  81. case 50:
  82. if (vcc == vpp)
  83. reg |= BCSR1_PCCVPP1;
  84. else
  85. return 1;
  86. break;
  87. case 120:
  88. if ((vcc == 33) || (vcc == 50))
  89. reg |= BCSR1_PCCVPP0;
  90. else
  91. return 1;
  92. default:
  93. return 1;
  94. }
  95. /* first, turn off all power */
  96. clrbits32(bcsr_io, 0x00610000);
  97. /* enable new powersettings */
  98. setbits32(bcsr_io, reg);
  99. iounmap(bcsr_io);
  100. return 0;
  101. }
  102. #endif
  103. void __init mpc885ads_board_setup(void)
  104. {
  105. cpm8xx_t *cp;
  106. unsigned int *bcsr_io;
  107. u8 tmpval8;
  108. #ifdef CONFIG_FS_ENET
  109. iop8xx_t *io_port;
  110. #endif
  111. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  112. cp = (cpm8xx_t *) immr_map(im_cpm);
  113. if (bcsr_io == NULL) {
  114. printk(KERN_CRIT "Could not remap BCSR\n");
  115. return;
  116. }
  117. #ifdef CONFIG_SERIAL_CPM_SMC1
  118. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  119. clrbits32(&cp->cp_simode, 0xe0000000 >> 17); /* brg1 */
  120. tmpval8 = in_8(&(cp->cp_smc[0].smc_smcm)) | (SMCM_RX | SMCM_TX);
  121. out_8(&(cp->cp_smc[0].smc_smcm), tmpval8);
  122. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN); /* brg1 */
  123. #else
  124. setbits32(bcsr_io, BCSR1_RS232EN_1);
  125. out_be16(&cp->cp_smc[0].smc_smcmr, 0);
  126. out_8(&cp->cp_smc[0].smc_smce, 0);
  127. #endif
  128. #ifdef CONFIG_SERIAL_CPM_SMC2
  129. clrbits32(bcsr_io, BCSR1_RS232EN_2);
  130. clrbits32(&cp->cp_simode, 0xe0000000 >> 1);
  131. setbits32(&cp->cp_simode, 0x20000000 >> 1); /* brg2 */
  132. tmpval8 = in_8(&(cp->cp_smc[1].smc_smcm)) | (SMCM_RX | SMCM_TX);
  133. out_8(&(cp->cp_smc[1].smc_smcm), tmpval8);
  134. clrbits16(&cp->cp_smc[1].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  135. init_smc2_uart_ioports(0);
  136. #else
  137. setbits32(bcsr_io, BCSR1_RS232EN_2);
  138. out_be16(&cp->cp_smc[1].smc_smcmr, 0);
  139. out_8(&cp->cp_smc[1].smc_smce, 0);
  140. #endif
  141. immr_unmap(cp);
  142. iounmap(bcsr_io);
  143. #ifdef CONFIG_FS_ENET
  144. /* use MDC for MII (common) */
  145. io_port = (iop8xx_t *) immr_map(im_ioport);
  146. setbits16(&io_port->iop_pdpar, 0x0080);
  147. clrbits16(&io_port->iop_pddir, 0x0080);
  148. bcsr_io = ioremap(BCSR5, sizeof(unsigned long));
  149. clrbits32(bcsr_io, BCSR5_MII1_EN);
  150. clrbits32(bcsr_io, BCSR5_MII1_RST);
  151. #ifndef CONFIG_FC_ENET_HAS_SCC
  152. clrbits32(bcsr_io, BCSR5_MII2_EN);
  153. clrbits32(bcsr_io, BCSR5_MII2_RST);
  154. #endif
  155. iounmap(bcsr_io);
  156. immr_unmap(io_port);
  157. #endif
  158. #ifdef CONFIG_PCMCIA_M8XX
  159. /*Set up board specific hook-ups */
  160. m8xx_pcmcia_ops.hw_ctrl = pcmcia_hw_setup;
  161. m8xx_pcmcia_ops.voltage_set = pcmcia_set_voltage;
  162. #endif
  163. }
  164. static void init_fec1_ioports(struct fs_platform_info *ptr)
  165. {
  166. cpm8xx_t *cp = (cpm8xx_t *) immr_map(im_cpm);
  167. iop8xx_t *io_port = (iop8xx_t *) immr_map(im_ioport);
  168. /* configure FEC1 pins */
  169. setbits16(&io_port->iop_papar, 0xf830);
  170. setbits16(&io_port->iop_padir, 0x0830);
  171. clrbits16(&io_port->iop_padir, 0xf000);
  172. setbits32(&cp->cp_pbpar, 0x00001001);
  173. clrbits32(&cp->cp_pbdir, 0x00001001);
  174. setbits16(&io_port->iop_pcpar, 0x000c);
  175. clrbits16(&io_port->iop_pcdir, 0x000c);
  176. setbits32(&cp->cp_pepar, 0x00000003);
  177. setbits32(&cp->cp_pedir, 0x00000003);
  178. clrbits32(&cp->cp_peso, 0x00000003);
  179. clrbits32(&cp->cp_cptr, 0x00000100);
  180. immr_unmap(io_port);
  181. immr_unmap(cp);
  182. }
  183. static void init_fec2_ioports(struct fs_platform_info *ptr)
  184. {
  185. cpm8xx_t *cp = (cpm8xx_t *) immr_map(im_cpm);
  186. iop8xx_t *io_port = (iop8xx_t *) immr_map(im_ioport);
  187. /* configure FEC2 pins */
  188. setbits32(&cp->cp_pepar, 0x0003fffc);
  189. setbits32(&cp->cp_pedir, 0x0003fffc);
  190. clrbits32(&cp->cp_peso, 0x000087fc);
  191. setbits32(&cp->cp_peso, 0x00037800);
  192. clrbits32(&cp->cp_cptr, 0x00000080);
  193. immr_unmap(io_port);
  194. immr_unmap(cp);
  195. }
  196. void init_fec_ioports(struct fs_platform_info *fpi)
  197. {
  198. int fec_no = fs_get_fec_index(fpi->fs_no);
  199. switch (fec_no) {
  200. case 0:
  201. init_fec1_ioports(fpi);
  202. break;
  203. case 1:
  204. init_fec2_ioports(fpi);
  205. break;
  206. default:
  207. printk(KERN_ERR "init_fec_ioports: invalid FEC number\n");
  208. return;
  209. }
  210. }
  211. static void init_scc3_ioports(struct fs_platform_info *fpi)
  212. {
  213. unsigned *bcsr_io;
  214. iop8xx_t *io_port;
  215. cpm8xx_t *cp;
  216. bcsr_io = ioremap(BCSR_ADDR, BCSR_SIZE);
  217. io_port = (iop8xx_t *) immr_map(im_ioport);
  218. cp = (cpm8xx_t *) immr_map(im_cpm);
  219. if (bcsr_io == NULL) {
  220. printk(KERN_CRIT "Could not remap BCSR\n");
  221. return;
  222. }
  223. /* Enable the PHY.
  224. */
  225. clrbits32(bcsr_io + 4, BCSR4_ETH10_RST);
  226. udelay(1000);
  227. setbits32(bcsr_io + 4, BCSR4_ETH10_RST);
  228. /* Configure port A pins for Txd and Rxd.
  229. */
  230. setbits16(&io_port->iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  231. clrbits16(&io_port->iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  232. /* Configure port C pins to enable CLSN and RENA.
  233. */
  234. clrbits16(&io_port->iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  235. clrbits16(&io_port->iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  236. setbits16(&io_port->iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  237. /* Configure port E for TCLK and RCLK.
  238. */
  239. setbits32(&cp->cp_pepar, PE_ENET_TCLK | PE_ENET_RCLK);
  240. clrbits32(&cp->cp_pepar, PE_ENET_TENA);
  241. clrbits32(&cp->cp_pedir, PE_ENET_TCLK | PE_ENET_RCLK | PE_ENET_TENA);
  242. clrbits32(&cp->cp_peso, PE_ENET_TCLK | PE_ENET_RCLK);
  243. setbits32(&cp->cp_peso, PE_ENET_TENA);
  244. /* Configure Serial Interface clock routing.
  245. * First, clear all SCC bits to zero, then set the ones we want.
  246. */
  247. clrbits32(&cp->cp_sicr, SICR_ENET_MASK);
  248. setbits32(&cp->cp_sicr, SICR_ENET_CLKRT);
  249. /* Disable Rx and Tx. SMC1 sshould be stopped if SCC3 eternet are used.
  250. */
  251. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  252. /* On the MPC885ADS SCC ethernet PHY is initialized in the full duplex mode
  253. * by H/W setting after reset. SCC ethernet controller support only half duplex.
  254. * This discrepancy of modes causes a lot of carrier lost errors.
  255. */
  256. /* In the original SCC enet driver the following code is placed at
  257. the end of the initialization */
  258. setbits32(&cp->cp_pepar, PE_ENET_TENA);
  259. clrbits32(&cp->cp_pedir, PE_ENET_TENA);
  260. setbits32(&cp->cp_peso, PE_ENET_TENA);
  261. setbits32(bcsr_io + 4, BCSR1_ETHEN);
  262. iounmap(bcsr_io);
  263. immr_unmap(io_port);
  264. immr_unmap(cp);
  265. }
  266. void init_scc_ioports(struct fs_platform_info *fpi)
  267. {
  268. int scc_no = fs_get_scc_index(fpi->fs_no);
  269. switch (scc_no) {
  270. case 2:
  271. init_scc3_ioports(fpi);
  272. break;
  273. default:
  274. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  275. return;
  276. }
  277. }
  278. static void init_smc1_uart_ioports(struct fs_uart_platform_info *ptr)
  279. {
  280. unsigned *bcsr_io;
  281. cpm8xx_t *cp;
  282. cp = (cpm8xx_t *) immr_map(im_cpm);
  283. setbits32(&cp->cp_pepar, 0x000000c0);
  284. clrbits32(&cp->cp_pedir, 0x000000c0);
  285. clrbits32(&cp->cp_peso, 0x00000040);
  286. setbits32(&cp->cp_peso, 0x00000080);
  287. immr_unmap(cp);
  288. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  289. if (bcsr_io == NULL) {
  290. printk(KERN_CRIT "Could not remap BCSR1\n");
  291. return;
  292. }
  293. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  294. iounmap(bcsr_io);
  295. }
  296. static void init_smc2_uart_ioports(struct fs_uart_platform_info *fpi)
  297. {
  298. unsigned *bcsr_io;
  299. cpm8xx_t *cp;
  300. cp = (cpm8xx_t *) immr_map(im_cpm);
  301. setbits32(&cp->cp_pepar, 0x00000c00);
  302. clrbits32(&cp->cp_pedir, 0x00000c00);
  303. clrbits32(&cp->cp_peso, 0x00000400);
  304. setbits32(&cp->cp_peso, 0x00000800);
  305. immr_unmap(cp);
  306. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  307. if (bcsr_io == NULL) {
  308. printk(KERN_CRIT "Could not remap BCSR1\n");
  309. return;
  310. }
  311. clrbits32(bcsr_io, BCSR1_RS232EN_2);
  312. iounmap(bcsr_io);
  313. }
  314. void init_smc_ioports(struct fs_uart_platform_info *data)
  315. {
  316. int smc_no = fs_uart_id_fsid2smc(data->fs_no);
  317. switch (smc_no) {
  318. case 0:
  319. init_smc1_uart_ioports(data);
  320. data->brg = data->clk_rx;
  321. break;
  322. case 1:
  323. init_smc2_uart_ioports(data);
  324. data->brg = data->clk_rx;
  325. break;
  326. default:
  327. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  328. return;
  329. }
  330. }
  331. int platform_device_skip(const char *model, int id)
  332. {
  333. #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
  334. const char *dev = "FEC";
  335. int n = 2;
  336. #else
  337. const char *dev = "SCC";
  338. int n = 3;
  339. #endif
  340. if (!strcmp(model, dev) && n == id)
  341. return 1;
  342. return 0;
  343. }
  344. static void __init mpc885ads_setup_arch(void)
  345. {
  346. struct device_node *cpu;
  347. cpu = of_find_node_by_type(NULL, "cpu");
  348. if (cpu != 0) {
  349. const unsigned int *fp;
  350. fp = of_get_property(cpu, "clock-frequency", NULL);
  351. if (fp != 0)
  352. loops_per_jiffy = *fp / HZ;
  353. else
  354. loops_per_jiffy = 50000000 / HZ;
  355. of_node_put(cpu);
  356. }
  357. cpm_reset();
  358. mpc885ads_board_setup();
  359. ROOT_DEV = Root_NFS;
  360. }
  361. static int __init mpc885ads_probe(void)
  362. {
  363. char *model = of_get_flat_dt_prop(of_get_flat_dt_root(),
  364. "model", NULL);
  365. if (model == NULL)
  366. return 0;
  367. if (strcmp(model, "MPC885ADS"))
  368. return 0;
  369. return 1;
  370. }
  371. define_machine(mpc885_ads)
  372. {
  373. .name = "MPC885 ADS",.probe = mpc885ads_probe,.setup_arch =
  374. mpc885ads_setup_arch,.init_IRQ =
  375. m8xx_pic_init,.show_cpuinfo = mpc8xx_show_cpuinfo,.get_irq =
  376. mpc8xx_get_irq,.restart = mpc8xx_restart,.calibrate_decr =
  377. mpc8xx_calibrate_decr,.set_rtc_time =
  378. mpc8xx_set_rtc_time,.get_rtc_time = mpc8xx_get_rtc_time,};