pci-common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #ifdef DEBUG
  38. #include <asm/udbg.h>
  39. #define DBG(fmt...) printk(fmt)
  40. #else
  41. #define DBG(fmt...)
  42. #endif
  43. static DEFINE_SPINLOCK(hose_spinlock);
  44. /* XXX kill that some day ... */
  45. int global_phb_number; /* Global phb counter */
  46. extern struct list_head hose_list;
  47. /*
  48. * pci_controller(phb) initialized common variables.
  49. */
  50. static void __devinit pci_setup_pci_controller(struct pci_controller *hose)
  51. {
  52. memset(hose, 0, sizeof(struct pci_controller));
  53. spin_lock(&hose_spinlock);
  54. hose->global_number = global_phb_number++;
  55. list_add_tail(&hose->list_node, &hose_list);
  56. spin_unlock(&hose_spinlock);
  57. }
  58. struct pci_controller * pcibios_alloc_controller(struct device_node *dev)
  59. {
  60. struct pci_controller *phb;
  61. if (mem_init_done)
  62. phb = kmalloc(sizeof(struct pci_controller), GFP_KERNEL);
  63. else
  64. phb = alloc_bootmem(sizeof (struct pci_controller));
  65. if (phb == NULL)
  66. return NULL;
  67. pci_setup_pci_controller(phb);
  68. phb->arch_data = dev;
  69. phb->is_dynamic = mem_init_done;
  70. #ifdef CONFIG_PPC64
  71. if (dev) {
  72. int nid = of_node_to_nid(dev);
  73. if (nid < 0 || !node_online(nid))
  74. nid = -1;
  75. PHB_SET_NODE(phb, nid);
  76. }
  77. #endif
  78. return phb;
  79. }
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. /*
  89. * Return the domain number for this bus.
  90. */
  91. int pci_domain_nr(struct pci_bus *bus)
  92. {
  93. if (firmware_has_feature(FW_FEATURE_ISERIES))
  94. return 0;
  95. else {
  96. struct pci_controller *hose = pci_bus_to_host(bus);
  97. return hose->global_number;
  98. }
  99. }
  100. EXPORT_SYMBOL(pci_domain_nr);
  101. #ifdef CONFIG_PPC_OF
  102. /* This routine is meant to be used early during boot, when the
  103. * PCI bus numbers have not yet been assigned, and you need to
  104. * issue PCI config cycles to an OF device.
  105. * It could also be used to "fix" RTAS config cycles if you want
  106. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  107. * config cycles.
  108. */
  109. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  110. {
  111. if (!have_of)
  112. return NULL;
  113. while(node) {
  114. struct pci_controller *hose, *tmp;
  115. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  116. if (hose->arch_data == node)
  117. return hose;
  118. node = node->parent;
  119. }
  120. return NULL;
  121. }
  122. static ssize_t pci_show_devspec(struct device *dev,
  123. struct device_attribute *attr, char *buf)
  124. {
  125. struct pci_dev *pdev;
  126. struct device_node *np;
  127. pdev = to_pci_dev (dev);
  128. np = pci_device_to_OF_node(pdev);
  129. if (np == NULL || np->full_name == NULL)
  130. return 0;
  131. return sprintf(buf, "%s", np->full_name);
  132. }
  133. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  134. #endif /* CONFIG_PPC_OF */
  135. /* Add sysfs properties */
  136. void pcibios_add_platform_entries(struct pci_dev *pdev)
  137. {
  138. #ifdef CONFIG_PPC_OF
  139. device_create_file(&pdev->dev, &dev_attr_devspec);
  140. #endif /* CONFIG_PPC_OF */
  141. }
  142. char __init *pcibios_setup(char *str)
  143. {
  144. return str;
  145. }
  146. /*
  147. * Reads the interrupt pin to determine if interrupt is use by card.
  148. * If the interrupt is used, then gets the interrupt line from the
  149. * openfirmware and sets it in the pci_dev and pci_config line.
  150. */
  151. int pci_read_irq_line(struct pci_dev *pci_dev)
  152. {
  153. struct of_irq oirq;
  154. unsigned int virq;
  155. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  156. #ifdef DEBUG
  157. memset(&oirq, 0xff, sizeof(oirq));
  158. #endif
  159. /* Try to get a mapping from the device-tree */
  160. if (of_irq_map_pci(pci_dev, &oirq)) {
  161. u8 line, pin;
  162. /* If that fails, lets fallback to what is in the config
  163. * space and map that through the default controller. We
  164. * also set the type to level low since that's what PCI
  165. * interrupts are. If your platform does differently, then
  166. * either provide a proper interrupt tree or don't use this
  167. * function.
  168. */
  169. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  170. return -1;
  171. if (pin == 0)
  172. return -1;
  173. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  174. line == 0xff) {
  175. return -1;
  176. }
  177. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  178. virq = irq_create_mapping(NULL, line);
  179. if (virq != NO_IRQ)
  180. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  181. } else {
  182. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  183. oirq.size, oirq.specifier[0], oirq.specifier[1],
  184. oirq.controller->full_name);
  185. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  186. oirq.size);
  187. }
  188. if(virq == NO_IRQ) {
  189. DBG(" -> failed to map !\n");
  190. return -1;
  191. }
  192. DBG(" -> mapped to linux irq %d\n", virq);
  193. pci_dev->irq = virq;
  194. return 0;
  195. }
  196. EXPORT_SYMBOL(pci_read_irq_line);
  197. /*
  198. * Platform support for /proc/bus/pci/X/Y mmap()s,
  199. * modelled on the sparc64 implementation by Dave Miller.
  200. * -- paulus.
  201. */
  202. /*
  203. * Adjust vm_pgoff of VMA such that it is the physical page offset
  204. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  205. *
  206. * Basically, the user finds the base address for his device which he wishes
  207. * to mmap. They read the 32-bit value from the config space base register,
  208. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  209. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  210. *
  211. * Returns negative error code on failure, zero on success.
  212. */
  213. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  214. resource_size_t *offset,
  215. enum pci_mmap_state mmap_state)
  216. {
  217. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  218. unsigned long io_offset = 0;
  219. int i, res_bit;
  220. if (hose == 0)
  221. return NULL; /* should never happen */
  222. /* If memory, add on the PCI bridge address offset */
  223. if (mmap_state == pci_mmap_mem) {
  224. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  225. *offset += hose->pci_mem_offset;
  226. #endif
  227. res_bit = IORESOURCE_MEM;
  228. } else {
  229. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  230. *offset += io_offset;
  231. res_bit = IORESOURCE_IO;
  232. }
  233. /*
  234. * Check that the offset requested corresponds to one of the
  235. * resources of the device.
  236. */
  237. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  238. struct resource *rp = &dev->resource[i];
  239. int flags = rp->flags;
  240. /* treat ROM as memory (should be already) */
  241. if (i == PCI_ROM_RESOURCE)
  242. flags |= IORESOURCE_MEM;
  243. /* Active and same type? */
  244. if ((flags & res_bit) == 0)
  245. continue;
  246. /* In the range of this resource? */
  247. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  248. continue;
  249. /* found it! construct the final physical address */
  250. if (mmap_state == pci_mmap_io)
  251. *offset += hose->io_base_phys - io_offset;
  252. return rp;
  253. }
  254. return NULL;
  255. }
  256. /*
  257. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  258. * device mapping.
  259. */
  260. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  261. pgprot_t protection,
  262. enum pci_mmap_state mmap_state,
  263. int write_combine)
  264. {
  265. unsigned long prot = pgprot_val(protection);
  266. /* Write combine is always 0 on non-memory space mappings. On
  267. * memory space, if the user didn't pass 1, we check for a
  268. * "prefetchable" resource. This is a bit hackish, but we use
  269. * this to workaround the inability of /sysfs to provide a write
  270. * combine bit
  271. */
  272. if (mmap_state != pci_mmap_mem)
  273. write_combine = 0;
  274. else if (write_combine == 0) {
  275. if (rp->flags & IORESOURCE_PREFETCH)
  276. write_combine = 1;
  277. }
  278. /* XXX would be nice to have a way to ask for write-through */
  279. prot |= _PAGE_NO_CACHE;
  280. if (write_combine)
  281. prot &= ~_PAGE_GUARDED;
  282. else
  283. prot |= _PAGE_GUARDED;
  284. return __pgprot(prot);
  285. }
  286. /*
  287. * This one is used by /dev/mem and fbdev who have no clue about the
  288. * PCI device, it tries to find the PCI device first and calls the
  289. * above routine
  290. */
  291. pgprot_t pci_phys_mem_access_prot(struct file *file,
  292. unsigned long pfn,
  293. unsigned long size,
  294. pgprot_t protection)
  295. {
  296. struct pci_dev *pdev = NULL;
  297. struct resource *found = NULL;
  298. unsigned long prot = pgprot_val(protection);
  299. unsigned long offset = pfn << PAGE_SHIFT;
  300. int i;
  301. if (page_is_ram(pfn))
  302. return __pgprot(prot);
  303. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  304. for_each_pci_dev(pdev) {
  305. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  306. struct resource *rp = &pdev->resource[i];
  307. int flags = rp->flags;
  308. /* Active and same type? */
  309. if ((flags & IORESOURCE_MEM) == 0)
  310. continue;
  311. /* In the range of this resource? */
  312. if (offset < (rp->start & PAGE_MASK) ||
  313. offset > rp->end)
  314. continue;
  315. found = rp;
  316. break;
  317. }
  318. if (found)
  319. break;
  320. }
  321. if (found) {
  322. if (found->flags & IORESOURCE_PREFETCH)
  323. prot &= ~_PAGE_GUARDED;
  324. pci_dev_put(pdev);
  325. }
  326. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  327. return __pgprot(prot);
  328. }
  329. /*
  330. * Perform the actual remap of the pages for a PCI device mapping, as
  331. * appropriate for this architecture. The region in the process to map
  332. * is described by vm_start and vm_end members of VMA, the base physical
  333. * address is found in vm_pgoff.
  334. * The pci device structure is provided so that architectures may make mapping
  335. * decisions on a per-device or per-bus basis.
  336. *
  337. * Returns a negative error code on failure, zero on success.
  338. */
  339. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  340. enum pci_mmap_state mmap_state, int write_combine)
  341. {
  342. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  343. struct resource *rp;
  344. int ret;
  345. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  346. if (rp == NULL)
  347. return -EINVAL;
  348. vma->vm_pgoff = offset >> PAGE_SHIFT;
  349. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  350. vma->vm_page_prot,
  351. mmap_state, write_combine);
  352. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  353. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  354. return ret;
  355. }
  356. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  357. const struct resource *rsrc,
  358. resource_size_t *start, resource_size_t *end)
  359. {
  360. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  361. resource_size_t offset = 0;
  362. if (hose == NULL)
  363. return;
  364. if (rsrc->flags & IORESOURCE_IO)
  365. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  366. /* We pass a fully fixed up address to userland for MMIO instead of
  367. * a BAR value because X is lame and expects to be able to use that
  368. * to pass to /dev/mem !
  369. *
  370. * That means that we'll have potentially 64 bits values where some
  371. * userland apps only expect 32 (like X itself since it thinks only
  372. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  373. * 32 bits CHRPs :-(
  374. *
  375. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  376. * has been fixed (and the fix spread enough), we can re-enable the
  377. * 2 lines below and pass down a BAR value to userland. In that case
  378. * we'll also have to re-enable the matching code in
  379. * __pci_mmap_make_offset().
  380. *
  381. * BenH.
  382. */
  383. #if 0
  384. else if (rsrc->flags & IORESOURCE_MEM)
  385. offset = hose->pci_mem_offset;
  386. #endif
  387. *start = rsrc->start - offset;
  388. *end = rsrc->end - offset;
  389. }