smpboot.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/bootmem.h>
  42. #include <linux/notifier.h>
  43. #include <linux/cpu.h>
  44. #include <linux/percpu.h>
  45. #include <linux/nmi.h>
  46. #include <linux/delay.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <asm/tlbflush.h>
  49. #include <asm/desc.h>
  50. #include <asm/arch_hooks.h>
  51. #include <asm/nmi.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. #include <asm/vmi.h>
  56. #include <asm/mtrr.h>
  57. /* Set if we find a B stepping CPU */
  58. static int __devinitdata smp_b_stepping;
  59. /* Number of siblings per CPU package */
  60. int smp_num_siblings = 1;
  61. EXPORT_SYMBOL(smp_num_siblings);
  62. /* Last level cache ID of each logical CPU */
  63. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  64. /* representing HT siblings of each logical CPU */
  65. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  66. EXPORT_SYMBOL(cpu_sibling_map);
  67. /* representing HT and core siblings of each logical CPU */
  68. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  69. EXPORT_SYMBOL(cpu_core_map);
  70. /* bitmap of online cpus */
  71. cpumask_t cpu_online_map __read_mostly;
  72. EXPORT_SYMBOL(cpu_online_map);
  73. cpumask_t cpu_callin_map;
  74. cpumask_t cpu_callout_map;
  75. EXPORT_SYMBOL(cpu_callout_map);
  76. cpumask_t cpu_possible_map;
  77. EXPORT_SYMBOL(cpu_possible_map);
  78. static cpumask_t smp_commenced_mask;
  79. /* Per CPU bogomips and other parameters */
  80. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  81. EXPORT_SYMBOL(cpu_data);
  82. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  83. { [0 ... NR_CPUS-1] = 0xff };
  84. EXPORT_SYMBOL(x86_cpu_to_apicid);
  85. u8 apicid_2_node[MAX_APICID];
  86. /*
  87. * Trampoline 80x86 program as an array.
  88. */
  89. extern unsigned char trampoline_data [];
  90. extern unsigned char trampoline_end [];
  91. static unsigned char *trampoline_base;
  92. static int trampoline_exec;
  93. static void map_cpu_to_logical_apicid(void);
  94. /* State of each CPU. */
  95. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  96. /*
  97. * Currently trivial. Write the real->protected mode
  98. * bootstrap into the page concerned. The caller
  99. * has made sure it's suitably aligned.
  100. */
  101. static unsigned long __devinit setup_trampoline(void)
  102. {
  103. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  104. return virt_to_phys(trampoline_base);
  105. }
  106. /*
  107. * We are called very early to get the low memory for the
  108. * SMP bootup trampoline page.
  109. */
  110. void __init smp_alloc_memory(void)
  111. {
  112. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  113. /*
  114. * Has to be in very low memory so we can execute
  115. * real-mode AP code.
  116. */
  117. if (__pa(trampoline_base) >= 0x9F000)
  118. BUG();
  119. /*
  120. * Make the SMP trampoline executable:
  121. */
  122. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  123. }
  124. /*
  125. * The bootstrap kernel entry code has set these up. Save them for
  126. * a given CPU
  127. */
  128. static void __cpuinit smp_store_cpu_info(int id)
  129. {
  130. struct cpuinfo_x86 *c = cpu_data + id;
  131. *c = boot_cpu_data;
  132. if (id!=0)
  133. identify_secondary_cpu(c);
  134. /*
  135. * Mask B, Pentium, but not Pentium MMX
  136. */
  137. if (c->x86_vendor == X86_VENDOR_INTEL &&
  138. c->x86 == 5 &&
  139. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  140. c->x86_model <= 3)
  141. /*
  142. * Remember we have B step Pentia with bugs
  143. */
  144. smp_b_stepping = 1;
  145. /*
  146. * Certain Athlons might work (for various values of 'work') in SMP
  147. * but they are not certified as MP capable.
  148. */
  149. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  150. if (num_possible_cpus() == 1)
  151. goto valid_k7;
  152. /* Athlon 660/661 is valid. */
  153. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  154. goto valid_k7;
  155. /* Duron 670 is valid */
  156. if ((c->x86_model==7) && (c->x86_mask==0))
  157. goto valid_k7;
  158. /*
  159. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  160. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  161. * have the MP bit set.
  162. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  163. */
  164. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  165. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  166. (c->x86_model> 7))
  167. if (cpu_has_mp)
  168. goto valid_k7;
  169. /* If we get here, it's not a certified SMP capable AMD system. */
  170. add_taint(TAINT_UNSAFE_SMP);
  171. }
  172. valid_k7:
  173. ;
  174. }
  175. extern void calibrate_delay(void);
  176. static atomic_t init_deasserted;
  177. static void __cpuinit smp_callin(void)
  178. {
  179. int cpuid, phys_id;
  180. unsigned long timeout;
  181. /*
  182. * If waken up by an INIT in an 82489DX configuration
  183. * we may get here before an INIT-deassert IPI reaches
  184. * our local APIC. We have to wait for the IPI or we'll
  185. * lock up on an APIC access.
  186. */
  187. wait_for_init_deassert(&init_deasserted);
  188. /*
  189. * (This works even if the APIC is not enabled.)
  190. */
  191. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  192. cpuid = smp_processor_id();
  193. if (cpu_isset(cpuid, cpu_callin_map)) {
  194. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  195. phys_id, cpuid);
  196. BUG();
  197. }
  198. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  199. /*
  200. * STARTUP IPIs are fragile beasts as they might sometimes
  201. * trigger some glue motherboard logic. Complete APIC bus
  202. * silence for 1 second, this overestimates the time the
  203. * boot CPU is spending to send the up to 2 STARTUP IPIs
  204. * by a factor of two. This should be enough.
  205. */
  206. /*
  207. * Waiting 2s total for startup (udelay is not yet working)
  208. */
  209. timeout = jiffies + 2*HZ;
  210. while (time_before(jiffies, timeout)) {
  211. /*
  212. * Has the boot CPU finished it's STARTUP sequence?
  213. */
  214. if (cpu_isset(cpuid, cpu_callout_map))
  215. break;
  216. rep_nop();
  217. }
  218. if (!time_before(jiffies, timeout)) {
  219. printk("BUG: CPU%d started up but did not get a callout!\n",
  220. cpuid);
  221. BUG();
  222. }
  223. /*
  224. * the boot CPU has finished the init stage and is spinning
  225. * on callin_map until we finish. We are free to set up this
  226. * CPU, first the APIC. (this is probably redundant on most
  227. * boards)
  228. */
  229. Dprintk("CALLIN, before setup_local_APIC().\n");
  230. smp_callin_clear_local_apic();
  231. setup_local_APIC();
  232. map_cpu_to_logical_apicid();
  233. /*
  234. * Get our bogomips.
  235. */
  236. calibrate_delay();
  237. Dprintk("Stack at about %p\n",&cpuid);
  238. /*
  239. * Save our processor parameters
  240. */
  241. smp_store_cpu_info(cpuid);
  242. /*
  243. * Allow the master to continue.
  244. */
  245. cpu_set(cpuid, cpu_callin_map);
  246. }
  247. static int cpucount;
  248. /* maps the cpu to the sched domain representing multi-core */
  249. cpumask_t cpu_coregroup_map(int cpu)
  250. {
  251. struct cpuinfo_x86 *c = cpu_data + cpu;
  252. /*
  253. * For perf, we return last level cache shared map.
  254. * And for power savings, we return cpu_core_map
  255. */
  256. if (sched_mc_power_savings || sched_smt_power_savings)
  257. return cpu_core_map[cpu];
  258. else
  259. return c->llc_shared_map;
  260. }
  261. /* representing cpus for which sibling maps can be computed */
  262. static cpumask_t cpu_sibling_setup_map;
  263. static inline void
  264. set_cpu_sibling_map(int cpu)
  265. {
  266. int i;
  267. struct cpuinfo_x86 *c = cpu_data;
  268. cpu_set(cpu, cpu_sibling_setup_map);
  269. if (smp_num_siblings > 1) {
  270. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  271. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  272. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  273. cpu_set(i, cpu_sibling_map[cpu]);
  274. cpu_set(cpu, cpu_sibling_map[i]);
  275. cpu_set(i, cpu_core_map[cpu]);
  276. cpu_set(cpu, cpu_core_map[i]);
  277. cpu_set(i, c[cpu].llc_shared_map);
  278. cpu_set(cpu, c[i].llc_shared_map);
  279. }
  280. }
  281. } else {
  282. cpu_set(cpu, cpu_sibling_map[cpu]);
  283. }
  284. cpu_set(cpu, c[cpu].llc_shared_map);
  285. if (current_cpu_data.x86_max_cores == 1) {
  286. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  287. c[cpu].booted_cores = 1;
  288. return;
  289. }
  290. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  291. if (cpu_llc_id[cpu] != BAD_APICID &&
  292. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  293. cpu_set(i, c[cpu].llc_shared_map);
  294. cpu_set(cpu, c[i].llc_shared_map);
  295. }
  296. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  297. cpu_set(i, cpu_core_map[cpu]);
  298. cpu_set(cpu, cpu_core_map[i]);
  299. /*
  300. * Does this new cpu bringup a new core?
  301. */
  302. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  303. /*
  304. * for each core in package, increment
  305. * the booted_cores for this new cpu
  306. */
  307. if (first_cpu(cpu_sibling_map[i]) == i)
  308. c[cpu].booted_cores++;
  309. /*
  310. * increment the core count for all
  311. * the other cpus in this package
  312. */
  313. if (i != cpu)
  314. c[i].booted_cores++;
  315. } else if (i != cpu && !c[cpu].booted_cores)
  316. c[cpu].booted_cores = c[i].booted_cores;
  317. }
  318. }
  319. }
  320. /*
  321. * Activate a secondary processor.
  322. */
  323. static void __cpuinit start_secondary(void *unused)
  324. {
  325. /*
  326. * Don't put *anything* before cpu_init(), SMP booting is too
  327. * fragile that we want to limit the things done here to the
  328. * most necessary things.
  329. */
  330. #ifdef CONFIG_VMI
  331. vmi_bringup();
  332. #endif
  333. cpu_init();
  334. preempt_disable();
  335. smp_callin();
  336. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  337. rep_nop();
  338. /*
  339. * Check TSC synchronization with the BP:
  340. */
  341. check_tsc_sync_target();
  342. setup_secondary_clock();
  343. if (nmi_watchdog == NMI_IO_APIC) {
  344. disable_8259A_irq(0);
  345. enable_NMI_through_LVT0(NULL);
  346. enable_8259A_irq(0);
  347. }
  348. /*
  349. * low-memory mappings have been cleared, flush them from
  350. * the local TLBs too.
  351. */
  352. local_flush_tlb();
  353. /* This must be done before setting cpu_online_map */
  354. set_cpu_sibling_map(raw_smp_processor_id());
  355. wmb();
  356. /*
  357. * We need to hold call_lock, so there is no inconsistency
  358. * between the time smp_call_function() determines number of
  359. * IPI receipients, and the time when the determination is made
  360. * for which cpus receive the IPI. Holding this
  361. * lock helps us to not include this cpu in a currently in progress
  362. * smp_call_function().
  363. */
  364. lock_ipi_call_lock();
  365. cpu_set(smp_processor_id(), cpu_online_map);
  366. unlock_ipi_call_lock();
  367. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  368. /* We can take interrupts now: we're officially "up". */
  369. local_irq_enable();
  370. wmb();
  371. cpu_idle();
  372. }
  373. /*
  374. * Everything has been set up for the secondary
  375. * CPUs - they just need to reload everything
  376. * from the task structure
  377. * This function must not return.
  378. */
  379. void __devinit initialize_secondary(void)
  380. {
  381. /*
  382. * We don't actually need to load the full TSS,
  383. * basically just the stack pointer and the eip.
  384. */
  385. asm volatile(
  386. "movl %0,%%esp\n\t"
  387. "jmp *%1"
  388. :
  389. :"m" (current->thread.esp),"m" (current->thread.eip));
  390. }
  391. /* Static state in head.S used to set up a CPU */
  392. extern struct {
  393. void * esp;
  394. unsigned short ss;
  395. } stack_start;
  396. #ifdef CONFIG_NUMA
  397. /* which logical CPUs are on which nodes */
  398. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  399. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  400. EXPORT_SYMBOL(node_2_cpu_mask);
  401. /* which node each logical CPU is on */
  402. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  403. EXPORT_SYMBOL(cpu_2_node);
  404. /* set up a mapping between cpu and node. */
  405. static inline void map_cpu_to_node(int cpu, int node)
  406. {
  407. printk("Mapping cpu %d to node %d\n", cpu, node);
  408. cpu_set(cpu, node_2_cpu_mask[node]);
  409. cpu_2_node[cpu] = node;
  410. }
  411. /* undo a mapping between cpu and node. */
  412. static inline void unmap_cpu_to_node(int cpu)
  413. {
  414. int node;
  415. printk("Unmapping cpu %d from all nodes\n", cpu);
  416. for (node = 0; node < MAX_NUMNODES; node ++)
  417. cpu_clear(cpu, node_2_cpu_mask[node]);
  418. cpu_2_node[cpu] = 0;
  419. }
  420. #else /* !CONFIG_NUMA */
  421. #define map_cpu_to_node(cpu, node) ({})
  422. #define unmap_cpu_to_node(cpu) ({})
  423. #endif /* CONFIG_NUMA */
  424. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  425. static void map_cpu_to_logical_apicid(void)
  426. {
  427. int cpu = smp_processor_id();
  428. int apicid = logical_smp_processor_id();
  429. int node = apicid_to_node(apicid);
  430. if (!node_online(node))
  431. node = first_online_node;
  432. cpu_2_logical_apicid[cpu] = apicid;
  433. map_cpu_to_node(cpu, node);
  434. }
  435. static void unmap_cpu_to_logical_apicid(int cpu)
  436. {
  437. cpu_2_logical_apicid[cpu] = BAD_APICID;
  438. unmap_cpu_to_node(cpu);
  439. }
  440. static inline void __inquire_remote_apic(int apicid)
  441. {
  442. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  443. char *names[] = { "ID", "VERSION", "SPIV" };
  444. int timeout;
  445. unsigned long status;
  446. printk("Inquiring remote APIC #%d...\n", apicid);
  447. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  448. printk("... APIC #%d %s: ", apicid, names[i]);
  449. /*
  450. * Wait for idle.
  451. */
  452. status = safe_apic_wait_icr_idle();
  453. if (status)
  454. printk("a previous APIC delivery may have failed\n");
  455. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  456. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  457. timeout = 0;
  458. do {
  459. udelay(100);
  460. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  461. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  462. switch (status) {
  463. case APIC_ICR_RR_VALID:
  464. status = apic_read(APIC_RRR);
  465. printk("%lx\n", status);
  466. break;
  467. default:
  468. printk("failed\n");
  469. }
  470. }
  471. }
  472. #ifdef WAKE_SECONDARY_VIA_NMI
  473. /*
  474. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  475. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  476. * won't ... remember to clear down the APIC, etc later.
  477. */
  478. static int __devinit
  479. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  480. {
  481. unsigned long send_status, accept_status = 0;
  482. int maxlvt;
  483. /* Target chip */
  484. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  485. /* Boot on the stack */
  486. /* Kick the second */
  487. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  488. Dprintk("Waiting for send to finish...\n");
  489. send_status = safe_apic_wait_icr_idle();
  490. /*
  491. * Give the other CPU some time to accept the IPI.
  492. */
  493. udelay(200);
  494. /*
  495. * Due to the Pentium erratum 3AP.
  496. */
  497. maxlvt = lapic_get_maxlvt();
  498. if (maxlvt > 3) {
  499. apic_read_around(APIC_SPIV);
  500. apic_write(APIC_ESR, 0);
  501. }
  502. accept_status = (apic_read(APIC_ESR) & 0xEF);
  503. Dprintk("NMI sent.\n");
  504. if (send_status)
  505. printk("APIC never delivered???\n");
  506. if (accept_status)
  507. printk("APIC delivery error (%lx).\n", accept_status);
  508. return (send_status | accept_status);
  509. }
  510. #endif /* WAKE_SECONDARY_VIA_NMI */
  511. #ifdef WAKE_SECONDARY_VIA_INIT
  512. static int __devinit
  513. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  514. {
  515. unsigned long send_status, accept_status = 0;
  516. int maxlvt, num_starts, j;
  517. /*
  518. * Be paranoid about clearing APIC errors.
  519. */
  520. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  521. apic_read_around(APIC_SPIV);
  522. apic_write(APIC_ESR, 0);
  523. apic_read(APIC_ESR);
  524. }
  525. Dprintk("Asserting INIT.\n");
  526. /*
  527. * Turn INIT on target chip
  528. */
  529. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  530. /*
  531. * Send IPI
  532. */
  533. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  534. | APIC_DM_INIT);
  535. Dprintk("Waiting for send to finish...\n");
  536. send_status = safe_apic_wait_icr_idle();
  537. mdelay(10);
  538. Dprintk("Deasserting INIT.\n");
  539. /* Target chip */
  540. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  541. /* Send IPI */
  542. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  543. Dprintk("Waiting for send to finish...\n");
  544. send_status = safe_apic_wait_icr_idle();
  545. atomic_set(&init_deasserted, 1);
  546. /*
  547. * Should we send STARTUP IPIs ?
  548. *
  549. * Determine this based on the APIC version.
  550. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  551. */
  552. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  553. num_starts = 2;
  554. else
  555. num_starts = 0;
  556. /*
  557. * Paravirt / VMI wants a startup IPI hook here to set up the
  558. * target processor state.
  559. */
  560. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  561. (unsigned long) stack_start.esp);
  562. /*
  563. * Run STARTUP IPI loop.
  564. */
  565. Dprintk("#startup loops: %d.\n", num_starts);
  566. maxlvt = lapic_get_maxlvt();
  567. for (j = 1; j <= num_starts; j++) {
  568. Dprintk("Sending STARTUP #%d.\n",j);
  569. apic_read_around(APIC_SPIV);
  570. apic_write(APIC_ESR, 0);
  571. apic_read(APIC_ESR);
  572. Dprintk("After apic_write.\n");
  573. /*
  574. * STARTUP IPI
  575. */
  576. /* Target chip */
  577. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  578. /* Boot on the stack */
  579. /* Kick the second */
  580. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  581. | (start_eip >> 12));
  582. /*
  583. * Give the other CPU some time to accept the IPI.
  584. */
  585. udelay(300);
  586. Dprintk("Startup point 1.\n");
  587. Dprintk("Waiting for send to finish...\n");
  588. send_status = safe_apic_wait_icr_idle();
  589. /*
  590. * Give the other CPU some time to accept the IPI.
  591. */
  592. udelay(200);
  593. /*
  594. * Due to the Pentium erratum 3AP.
  595. */
  596. if (maxlvt > 3) {
  597. apic_read_around(APIC_SPIV);
  598. apic_write(APIC_ESR, 0);
  599. }
  600. accept_status = (apic_read(APIC_ESR) & 0xEF);
  601. if (send_status || accept_status)
  602. break;
  603. }
  604. Dprintk("After Startup.\n");
  605. if (send_status)
  606. printk("APIC never delivered???\n");
  607. if (accept_status)
  608. printk("APIC delivery error (%lx).\n", accept_status);
  609. return (send_status | accept_status);
  610. }
  611. #endif /* WAKE_SECONDARY_VIA_INIT */
  612. extern cpumask_t cpu_initialized;
  613. static inline int alloc_cpu_id(void)
  614. {
  615. cpumask_t tmp_map;
  616. int cpu;
  617. cpus_complement(tmp_map, cpu_present_map);
  618. cpu = first_cpu(tmp_map);
  619. if (cpu >= NR_CPUS)
  620. return -ENODEV;
  621. return cpu;
  622. }
  623. #ifdef CONFIG_HOTPLUG_CPU
  624. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  625. static inline struct task_struct * alloc_idle_task(int cpu)
  626. {
  627. struct task_struct *idle;
  628. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  629. /* initialize thread_struct. we really want to avoid destroy
  630. * idle tread
  631. */
  632. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  633. init_idle(idle, cpu);
  634. return idle;
  635. }
  636. idle = fork_idle(cpu);
  637. if (!IS_ERR(idle))
  638. cpu_idle_tasks[cpu] = idle;
  639. return idle;
  640. }
  641. #else
  642. #define alloc_idle_task(cpu) fork_idle(cpu)
  643. #endif
  644. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  645. /*
  646. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  647. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  648. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  649. */
  650. {
  651. struct task_struct *idle;
  652. unsigned long boot_error;
  653. int timeout;
  654. unsigned long start_eip;
  655. unsigned short nmi_high = 0, nmi_low = 0;
  656. /*
  657. * Save current MTRR state in case it was changed since early boot
  658. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  659. */
  660. mtrr_save_state();
  661. /*
  662. * We can't use kernel_thread since we must avoid to
  663. * reschedule the child.
  664. */
  665. idle = alloc_idle_task(cpu);
  666. if (IS_ERR(idle))
  667. panic("failed fork for CPU %d", cpu);
  668. init_gdt(cpu);
  669. per_cpu(current_task, cpu) = idle;
  670. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  671. idle->thread.eip = (unsigned long) start_secondary;
  672. /* start_eip had better be page-aligned! */
  673. start_eip = setup_trampoline();
  674. ++cpucount;
  675. alternatives_smp_switch(1);
  676. /* So we see what's up */
  677. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  678. /* Stack for startup_32 can be just as for start_secondary onwards */
  679. stack_start.esp = (void *) idle->thread.esp;
  680. irq_ctx_init(cpu);
  681. x86_cpu_to_apicid[cpu] = apicid;
  682. /*
  683. * This grunge runs the startup process for
  684. * the targeted processor.
  685. */
  686. atomic_set(&init_deasserted, 0);
  687. Dprintk("Setting warm reset code and vector.\n");
  688. store_NMI_vector(&nmi_high, &nmi_low);
  689. smpboot_setup_warm_reset_vector(start_eip);
  690. /*
  691. * Starting actual IPI sequence...
  692. */
  693. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  694. if (!boot_error) {
  695. /*
  696. * allow APs to start initializing.
  697. */
  698. Dprintk("Before Callout %d.\n", cpu);
  699. cpu_set(cpu, cpu_callout_map);
  700. Dprintk("After Callout %d.\n", cpu);
  701. /*
  702. * Wait 5s total for a response
  703. */
  704. for (timeout = 0; timeout < 50000; timeout++) {
  705. if (cpu_isset(cpu, cpu_callin_map))
  706. break; /* It has booted */
  707. udelay(100);
  708. }
  709. if (cpu_isset(cpu, cpu_callin_map)) {
  710. /* number CPUs logically, starting from 1 (BSP is 0) */
  711. Dprintk("OK.\n");
  712. printk("CPU%d: ", cpu);
  713. print_cpu_info(&cpu_data[cpu]);
  714. Dprintk("CPU has booted.\n");
  715. } else {
  716. boot_error= 1;
  717. if (*((volatile unsigned char *)trampoline_base)
  718. == 0xA5)
  719. /* trampoline started but...? */
  720. printk("Stuck ??\n");
  721. else
  722. /* trampoline code not run */
  723. printk("Not responding.\n");
  724. inquire_remote_apic(apicid);
  725. }
  726. }
  727. if (boot_error) {
  728. /* Try to put things back the way they were before ... */
  729. unmap_cpu_to_logical_apicid(cpu);
  730. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  731. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  732. cpucount--;
  733. } else {
  734. x86_cpu_to_apicid[cpu] = apicid;
  735. cpu_set(cpu, cpu_present_map);
  736. }
  737. /* mark "stuck" area as not stuck */
  738. *((volatile unsigned long *)trampoline_base) = 0;
  739. return boot_error;
  740. }
  741. #ifdef CONFIG_HOTPLUG_CPU
  742. void cpu_exit_clear(void)
  743. {
  744. int cpu = raw_smp_processor_id();
  745. idle_task_exit();
  746. cpucount --;
  747. cpu_uninit();
  748. irq_ctx_exit(cpu);
  749. cpu_clear(cpu, cpu_callout_map);
  750. cpu_clear(cpu, cpu_callin_map);
  751. cpu_clear(cpu, smp_commenced_mask);
  752. unmap_cpu_to_logical_apicid(cpu);
  753. }
  754. struct warm_boot_cpu_info {
  755. struct completion *complete;
  756. struct work_struct task;
  757. int apicid;
  758. int cpu;
  759. };
  760. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  761. {
  762. struct warm_boot_cpu_info *info =
  763. container_of(work, struct warm_boot_cpu_info, task);
  764. do_boot_cpu(info->apicid, info->cpu);
  765. complete(info->complete);
  766. }
  767. static int __cpuinit __smp_prepare_cpu(int cpu)
  768. {
  769. DECLARE_COMPLETION_ONSTACK(done);
  770. struct warm_boot_cpu_info info;
  771. int apicid, ret;
  772. apicid = x86_cpu_to_apicid[cpu];
  773. if (apicid == BAD_APICID) {
  774. ret = -ENODEV;
  775. goto exit;
  776. }
  777. info.complete = &done;
  778. info.apicid = apicid;
  779. info.cpu = cpu;
  780. INIT_WORK(&info.task, do_warm_boot_cpu);
  781. /* init low mem mapping */
  782. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  783. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  784. flush_tlb_all();
  785. schedule_work(&info.task);
  786. wait_for_completion(&done);
  787. zap_low_mappings();
  788. ret = 0;
  789. exit:
  790. return ret;
  791. }
  792. #endif
  793. /*
  794. * Cycle through the processors sending APIC IPIs to boot each.
  795. */
  796. static int boot_cpu_logical_apicid;
  797. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  798. void *xquad_portio;
  799. #ifdef CONFIG_X86_NUMAQ
  800. EXPORT_SYMBOL(xquad_portio);
  801. #endif
  802. static void __init smp_boot_cpus(unsigned int max_cpus)
  803. {
  804. int apicid, cpu, bit, kicked;
  805. unsigned long bogosum = 0;
  806. /*
  807. * Setup boot CPU information
  808. */
  809. smp_store_cpu_info(0); /* Final full version of the data */
  810. printk("CPU%d: ", 0);
  811. print_cpu_info(&cpu_data[0]);
  812. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  813. boot_cpu_logical_apicid = logical_smp_processor_id();
  814. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  815. current_thread_info()->cpu = 0;
  816. set_cpu_sibling_map(0);
  817. /*
  818. * If we couldn't find an SMP configuration at boot time,
  819. * get out of here now!
  820. */
  821. if (!smp_found_config && !acpi_lapic) {
  822. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  823. smpboot_clear_io_apic_irqs();
  824. phys_cpu_present_map = physid_mask_of_physid(0);
  825. if (APIC_init_uniprocessor())
  826. printk(KERN_NOTICE "Local APIC not detected."
  827. " Using dummy APIC emulation.\n");
  828. map_cpu_to_logical_apicid();
  829. cpu_set(0, cpu_sibling_map[0]);
  830. cpu_set(0, cpu_core_map[0]);
  831. return;
  832. }
  833. /*
  834. * Should not be necessary because the MP table should list the boot
  835. * CPU too, but we do it for the sake of robustness anyway.
  836. * Makes no sense to do this check in clustered apic mode, so skip it
  837. */
  838. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  839. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  840. boot_cpu_physical_apicid);
  841. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  842. }
  843. /*
  844. * If we couldn't find a local APIC, then get out of here now!
  845. */
  846. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  847. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  848. boot_cpu_physical_apicid);
  849. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  850. smpboot_clear_io_apic_irqs();
  851. phys_cpu_present_map = physid_mask_of_physid(0);
  852. cpu_set(0, cpu_sibling_map[0]);
  853. cpu_set(0, cpu_core_map[0]);
  854. return;
  855. }
  856. verify_local_APIC();
  857. /*
  858. * If SMP should be disabled, then really disable it!
  859. */
  860. if (!max_cpus) {
  861. smp_found_config = 0;
  862. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  863. smpboot_clear_io_apic_irqs();
  864. phys_cpu_present_map = physid_mask_of_physid(0);
  865. cpu_set(0, cpu_sibling_map[0]);
  866. cpu_set(0, cpu_core_map[0]);
  867. return;
  868. }
  869. connect_bsp_APIC();
  870. setup_local_APIC();
  871. map_cpu_to_logical_apicid();
  872. setup_portio_remap();
  873. /*
  874. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  875. *
  876. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  877. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  878. * clustered apic ID.
  879. */
  880. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  881. kicked = 1;
  882. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  883. apicid = cpu_present_to_apicid(bit);
  884. /*
  885. * Don't even attempt to start the boot CPU!
  886. */
  887. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  888. continue;
  889. if (!check_apicid_present(bit))
  890. continue;
  891. if (max_cpus <= cpucount+1)
  892. continue;
  893. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  894. printk("CPU #%d not responding - cannot use it.\n",
  895. apicid);
  896. else
  897. ++kicked;
  898. }
  899. /*
  900. * Cleanup possible dangling ends...
  901. */
  902. smpboot_restore_warm_reset_vector();
  903. /*
  904. * Allow the user to impress friends.
  905. */
  906. Dprintk("Before bogomips.\n");
  907. for (cpu = 0; cpu < NR_CPUS; cpu++)
  908. if (cpu_isset(cpu, cpu_callout_map))
  909. bogosum += cpu_data[cpu].loops_per_jiffy;
  910. printk(KERN_INFO
  911. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  912. cpucount+1,
  913. bogosum/(500000/HZ),
  914. (bogosum/(5000/HZ))%100);
  915. Dprintk("Before bogocount - setting activated=1.\n");
  916. if (smp_b_stepping)
  917. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  918. /*
  919. * Don't taint if we are running SMP kernel on a single non-MP
  920. * approved Athlon
  921. */
  922. if (tainted & TAINT_UNSAFE_SMP) {
  923. if (cpucount)
  924. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  925. else
  926. tainted &= ~TAINT_UNSAFE_SMP;
  927. }
  928. Dprintk("Boot done.\n");
  929. /*
  930. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  931. * efficiently.
  932. */
  933. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  934. cpus_clear(cpu_sibling_map[cpu]);
  935. cpus_clear(cpu_core_map[cpu]);
  936. }
  937. cpu_set(0, cpu_sibling_map[0]);
  938. cpu_set(0, cpu_core_map[0]);
  939. smpboot_setup_io_apic();
  940. setup_boot_clock();
  941. }
  942. /* These are wrappers to interface to the new boot process. Someone
  943. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  944. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  945. {
  946. smp_commenced_mask = cpumask_of_cpu(0);
  947. cpu_callin_map = cpumask_of_cpu(0);
  948. mb();
  949. smp_boot_cpus(max_cpus);
  950. }
  951. void __init native_smp_prepare_boot_cpu(void)
  952. {
  953. unsigned int cpu = smp_processor_id();
  954. init_gdt(cpu);
  955. switch_to_new_gdt();
  956. cpu_set(cpu, cpu_online_map);
  957. cpu_set(cpu, cpu_callout_map);
  958. cpu_set(cpu, cpu_present_map);
  959. cpu_set(cpu, cpu_possible_map);
  960. __get_cpu_var(cpu_state) = CPU_ONLINE;
  961. }
  962. #ifdef CONFIG_HOTPLUG_CPU
  963. static void
  964. remove_siblinginfo(int cpu)
  965. {
  966. int sibling;
  967. struct cpuinfo_x86 *c = cpu_data;
  968. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  969. cpu_clear(cpu, cpu_core_map[sibling]);
  970. /*
  971. * last thread sibling in this cpu core going down
  972. */
  973. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  974. c[sibling].booted_cores--;
  975. }
  976. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  977. cpu_clear(cpu, cpu_sibling_map[sibling]);
  978. cpus_clear(cpu_sibling_map[cpu]);
  979. cpus_clear(cpu_core_map[cpu]);
  980. c[cpu].phys_proc_id = 0;
  981. c[cpu].cpu_core_id = 0;
  982. cpu_clear(cpu, cpu_sibling_setup_map);
  983. }
  984. int __cpu_disable(void)
  985. {
  986. cpumask_t map = cpu_online_map;
  987. int cpu = smp_processor_id();
  988. /*
  989. * Perhaps use cpufreq to drop frequency, but that could go
  990. * into generic code.
  991. *
  992. * We won't take down the boot processor on i386 due to some
  993. * interrupts only being able to be serviced by the BSP.
  994. * Especially so if we're not using an IOAPIC -zwane
  995. */
  996. if (cpu == 0)
  997. return -EBUSY;
  998. if (nmi_watchdog == NMI_LOCAL_APIC)
  999. stop_apic_nmi_watchdog(NULL);
  1000. clear_local_APIC();
  1001. /* Allow any queued timer interrupts to get serviced */
  1002. local_irq_enable();
  1003. mdelay(1);
  1004. local_irq_disable();
  1005. remove_siblinginfo(cpu);
  1006. cpu_clear(cpu, map);
  1007. fixup_irqs(map);
  1008. /* It's now safe to remove this processor from the online map */
  1009. cpu_clear(cpu, cpu_online_map);
  1010. return 0;
  1011. }
  1012. void __cpu_die(unsigned int cpu)
  1013. {
  1014. /* We don't do anything here: idle task is faking death itself. */
  1015. unsigned int i;
  1016. for (i = 0; i < 10; i++) {
  1017. /* They ack this in play_dead by setting CPU_DEAD */
  1018. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1019. printk ("CPU %d is now offline\n", cpu);
  1020. if (1 == num_online_cpus())
  1021. alternatives_smp_switch(0);
  1022. return;
  1023. }
  1024. msleep(100);
  1025. }
  1026. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1027. }
  1028. #else /* ... !CONFIG_HOTPLUG_CPU */
  1029. int __cpu_disable(void)
  1030. {
  1031. return -ENOSYS;
  1032. }
  1033. void __cpu_die(unsigned int cpu)
  1034. {
  1035. /* We said "no" in __cpu_disable */
  1036. BUG();
  1037. }
  1038. #endif /* CONFIG_HOTPLUG_CPU */
  1039. int __cpuinit native_cpu_up(unsigned int cpu)
  1040. {
  1041. unsigned long flags;
  1042. #ifdef CONFIG_HOTPLUG_CPU
  1043. int ret = 0;
  1044. /*
  1045. * We do warm boot only on cpus that had booted earlier
  1046. * Otherwise cold boot is all handled from smp_boot_cpus().
  1047. * cpu_callin_map is set during AP kickstart process. Its reset
  1048. * when a cpu is taken offline from cpu_exit_clear().
  1049. */
  1050. if (!cpu_isset(cpu, cpu_callin_map))
  1051. ret = __smp_prepare_cpu(cpu);
  1052. if (ret)
  1053. return -EIO;
  1054. #endif
  1055. /* In case one didn't come up */
  1056. if (!cpu_isset(cpu, cpu_callin_map)) {
  1057. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1058. return -EIO;
  1059. }
  1060. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1061. /* Unleash the CPU! */
  1062. cpu_set(cpu, smp_commenced_mask);
  1063. /*
  1064. * Check TSC synchronization with the AP (keep irqs disabled
  1065. * while doing so):
  1066. */
  1067. local_irq_save(flags);
  1068. check_tsc_sync_source(cpu);
  1069. local_irq_restore(flags);
  1070. while (!cpu_isset(cpu, cpu_online_map)) {
  1071. cpu_relax();
  1072. touch_nmi_watchdog();
  1073. }
  1074. return 0;
  1075. }
  1076. void __init native_smp_cpus_done(unsigned int max_cpus)
  1077. {
  1078. #ifdef CONFIG_X86_IO_APIC
  1079. setup_ioapic_dest();
  1080. #endif
  1081. zap_low_mappings();
  1082. #ifndef CONFIG_HOTPLUG_CPU
  1083. /*
  1084. * Disable executability of the SMP trampoline:
  1085. */
  1086. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1087. #endif
  1088. }
  1089. void __init smp_intr_init(void)
  1090. {
  1091. /*
  1092. * IRQ0 must be given a fixed assignment and initialized,
  1093. * because it's used before the IO-APIC is set up.
  1094. */
  1095. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1096. /*
  1097. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1098. * IPI, driven by wakeup.
  1099. */
  1100. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1101. /* IPI for invalidation */
  1102. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1103. /* IPI for generic function call */
  1104. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1105. }
  1106. /*
  1107. * If the BIOS enumerates physical processors before logical,
  1108. * maxcpus=N at enumeration-time can be used to disable HT.
  1109. */
  1110. static int __init parse_maxcpus(char *arg)
  1111. {
  1112. extern unsigned int maxcpus;
  1113. maxcpus = simple_strtoul(arg, NULL, 0);
  1114. return 0;
  1115. }
  1116. early_param("maxcpus", parse_maxcpus);