intel_pm.c 164 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <drm/i915_powerwell.h>
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static void i8xx_disable_fbc(struct drm_device *dev)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. u32 fbc_ctl;
  47. /* Disable compression */
  48. fbc_ctl = I915_READ(FBC_CONTROL);
  49. if ((fbc_ctl & FBC_CTL_EN) == 0)
  50. return;
  51. fbc_ctl &= ~FBC_CTL_EN;
  52. I915_WRITE(FBC_CONTROL, fbc_ctl);
  53. /* Wait for compressing bit to clear */
  54. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  55. DRM_DEBUG_KMS("FBC idle timed out\n");
  56. return;
  57. }
  58. DRM_DEBUG_KMS("disabled FBC\n");
  59. }
  60. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  61. {
  62. struct drm_device *dev = crtc->dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct drm_framebuffer *fb = crtc->fb;
  65. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  66. struct drm_i915_gem_object *obj = intel_fb->obj;
  67. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  68. int cfb_pitch;
  69. int plane, i;
  70. u32 fbc_ctl, fbc_ctl2;
  71. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  72. if (fb->pitches[0] < cfb_pitch)
  73. cfb_pitch = fb->pitches[0];
  74. /* FBC_CTL wants 64B units */
  75. cfb_pitch = (cfb_pitch / 64) - 1;
  76. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  77. /* Clear old tags */
  78. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  79. I915_WRITE(FBC_TAG + (i * 4), 0);
  80. /* Set it up... */
  81. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  82. fbc_ctl2 |= plane;
  83. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  84. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  85. /* enable it... */
  86. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  87. if (IS_I945GM(dev))
  88. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  89. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  90. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  91. fbc_ctl |= obj->fence_reg;
  92. I915_WRITE(FBC_CONTROL, fbc_ctl);
  93. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  94. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  95. }
  96. static bool i8xx_fbc_enabled(struct drm_device *dev)
  97. {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  100. }
  101. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  102. {
  103. struct drm_device *dev = crtc->dev;
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct drm_framebuffer *fb = crtc->fb;
  106. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  107. struct drm_i915_gem_object *obj = intel_fb->obj;
  108. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  109. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  110. unsigned long stall_watermark = 200;
  111. u32 dpfc_ctl;
  112. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  113. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  114. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  115. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  116. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  117. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  118. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  119. /* enable it... */
  120. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  121. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  122. }
  123. static void g4x_disable_fbc(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 dpfc_ctl;
  127. /* Disable compression */
  128. dpfc_ctl = I915_READ(DPFC_CONTROL);
  129. if (dpfc_ctl & DPFC_CTL_EN) {
  130. dpfc_ctl &= ~DPFC_CTL_EN;
  131. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  132. DRM_DEBUG_KMS("disabled FBC\n");
  133. }
  134. }
  135. static bool g4x_fbc_enabled(struct drm_device *dev)
  136. {
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  139. }
  140. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  141. {
  142. struct drm_i915_private *dev_priv = dev->dev_private;
  143. u32 blt_ecoskpd;
  144. /* Make sure blitter notifies FBC of writes */
  145. gen6_gt_force_wake_get(dev_priv);
  146. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  147. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  148. GEN6_BLITTER_LOCK_SHIFT;
  149. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  150. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  151. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  152. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  153. GEN6_BLITTER_LOCK_SHIFT);
  154. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  155. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  156. gen6_gt_force_wake_put(dev_priv);
  157. }
  158. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  159. {
  160. struct drm_device *dev = crtc->dev;
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. struct drm_framebuffer *fb = crtc->fb;
  163. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  164. struct drm_i915_gem_object *obj = intel_fb->obj;
  165. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  166. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  167. unsigned long stall_watermark = 200;
  168. u32 dpfc_ctl;
  169. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  170. dpfc_ctl &= DPFC_RESERVED;
  171. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  172. /* Set persistent mode for front-buffer rendering, ala X. */
  173. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  174. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  175. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  176. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  177. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  178. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  179. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  180. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  181. /* enable it... */
  182. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  183. if (IS_GEN6(dev)) {
  184. I915_WRITE(SNB_DPFC_CTL_SA,
  185. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  186. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  187. sandybridge_blit_fbc_update(dev);
  188. }
  189. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  190. }
  191. static void ironlake_disable_fbc(struct drm_device *dev)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. u32 dpfc_ctl;
  195. /* Disable compression */
  196. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  197. if (dpfc_ctl & DPFC_CTL_EN) {
  198. dpfc_ctl &= ~DPFC_CTL_EN;
  199. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  200. if (IS_IVYBRIDGE(dev))
  201. /* WaFbcDisableDpfcClockGating:ivb */
  202. I915_WRITE(ILK_DSPCLK_GATE_D,
  203. I915_READ(ILK_DSPCLK_GATE_D) &
  204. ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  205. if (IS_HASWELL(dev))
  206. /* WaFbcDisableDpfcClockGating:hsw */
  207. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  208. I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
  209. ~HSW_DPFC_GATING_DISABLE);
  210. DRM_DEBUG_KMS("disabled FBC\n");
  211. }
  212. }
  213. static bool ironlake_fbc_enabled(struct drm_device *dev)
  214. {
  215. struct drm_i915_private *dev_priv = dev->dev_private;
  216. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  217. }
  218. static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  219. {
  220. struct drm_device *dev = crtc->dev;
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. struct drm_framebuffer *fb = crtc->fb;
  223. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  224. struct drm_i915_gem_object *obj = intel_fb->obj;
  225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  226. I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
  227. I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
  228. IVB_DPFC_CTL_FENCE_EN |
  229. intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
  230. if (IS_IVYBRIDGE(dev)) {
  231. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  232. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  233. /* WaFbcDisableDpfcClockGating:ivb */
  234. I915_WRITE(ILK_DSPCLK_GATE_D,
  235. I915_READ(ILK_DSPCLK_GATE_D) |
  236. ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  237. } else {
  238. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  239. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  240. HSW_BYPASS_FBC_QUEUE);
  241. /* WaFbcDisableDpfcClockGating:hsw */
  242. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  243. I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
  244. HSW_DPFC_GATING_DISABLE);
  245. }
  246. I915_WRITE(SNB_DPFC_CTL_SA,
  247. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  248. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  249. sandybridge_blit_fbc_update(dev);
  250. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  251. }
  252. bool intel_fbc_enabled(struct drm_device *dev)
  253. {
  254. struct drm_i915_private *dev_priv = dev->dev_private;
  255. if (!dev_priv->display.fbc_enabled)
  256. return false;
  257. return dev_priv->display.fbc_enabled(dev);
  258. }
  259. static void intel_fbc_work_fn(struct work_struct *__work)
  260. {
  261. struct intel_fbc_work *work =
  262. container_of(to_delayed_work(__work),
  263. struct intel_fbc_work, work);
  264. struct drm_device *dev = work->crtc->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. mutex_lock(&dev->struct_mutex);
  267. if (work == dev_priv->fbc.fbc_work) {
  268. /* Double check that we haven't switched fb without cancelling
  269. * the prior work.
  270. */
  271. if (work->crtc->fb == work->fb) {
  272. dev_priv->display.enable_fbc(work->crtc,
  273. work->interval);
  274. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  275. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  276. dev_priv->fbc.y = work->crtc->y;
  277. }
  278. dev_priv->fbc.fbc_work = NULL;
  279. }
  280. mutex_unlock(&dev->struct_mutex);
  281. kfree(work);
  282. }
  283. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  284. {
  285. if (dev_priv->fbc.fbc_work == NULL)
  286. return;
  287. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  288. /* Synchronisation is provided by struct_mutex and checking of
  289. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  290. * entirely asynchronously.
  291. */
  292. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  293. /* tasklet was killed before being run, clean up */
  294. kfree(dev_priv->fbc.fbc_work);
  295. /* Mark the work as no longer wanted so that if it does
  296. * wake-up (because the work was already running and waiting
  297. * for our mutex), it will discover that is no longer
  298. * necessary to run.
  299. */
  300. dev_priv->fbc.fbc_work = NULL;
  301. }
  302. static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  303. {
  304. struct intel_fbc_work *work;
  305. struct drm_device *dev = crtc->dev;
  306. struct drm_i915_private *dev_priv = dev->dev_private;
  307. if (!dev_priv->display.enable_fbc)
  308. return;
  309. intel_cancel_fbc_work(dev_priv);
  310. work = kzalloc(sizeof(*work), GFP_KERNEL);
  311. if (work == NULL) {
  312. DRM_ERROR("Failed to allocate FBC work structure\n");
  313. dev_priv->display.enable_fbc(crtc, interval);
  314. return;
  315. }
  316. work->crtc = crtc;
  317. work->fb = crtc->fb;
  318. work->interval = interval;
  319. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  320. dev_priv->fbc.fbc_work = work;
  321. /* Delay the actual enabling to let pageflipping cease and the
  322. * display to settle before starting the compression. Note that
  323. * this delay also serves a second purpose: it allows for a
  324. * vblank to pass after disabling the FBC before we attempt
  325. * to modify the control registers.
  326. *
  327. * A more complicated solution would involve tracking vblanks
  328. * following the termination of the page-flipping sequence
  329. * and indeed performing the enable as a co-routine and not
  330. * waiting synchronously upon the vblank.
  331. *
  332. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  333. */
  334. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  335. }
  336. void intel_disable_fbc(struct drm_device *dev)
  337. {
  338. struct drm_i915_private *dev_priv = dev->dev_private;
  339. intel_cancel_fbc_work(dev_priv);
  340. if (!dev_priv->display.disable_fbc)
  341. return;
  342. dev_priv->display.disable_fbc(dev);
  343. dev_priv->fbc.plane = -1;
  344. }
  345. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  346. enum no_fbc_reason reason)
  347. {
  348. if (dev_priv->fbc.no_fbc_reason == reason)
  349. return false;
  350. dev_priv->fbc.no_fbc_reason = reason;
  351. return true;
  352. }
  353. /**
  354. * intel_update_fbc - enable/disable FBC as needed
  355. * @dev: the drm_device
  356. *
  357. * Set up the framebuffer compression hardware at mode set time. We
  358. * enable it if possible:
  359. * - plane A only (on pre-965)
  360. * - no pixel mulitply/line duplication
  361. * - no alpha buffer discard
  362. * - no dual wide
  363. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  364. *
  365. * We can't assume that any compression will take place (worst case),
  366. * so the compressed buffer has to be the same size as the uncompressed
  367. * one. It also must reside (along with the line length buffer) in
  368. * stolen memory.
  369. *
  370. * We need to enable/disable FBC on a global basis.
  371. */
  372. void intel_update_fbc(struct drm_device *dev)
  373. {
  374. struct drm_i915_private *dev_priv = dev->dev_private;
  375. struct drm_crtc *crtc = NULL, *tmp_crtc;
  376. struct intel_crtc *intel_crtc;
  377. struct drm_framebuffer *fb;
  378. struct intel_framebuffer *intel_fb;
  379. struct drm_i915_gem_object *obj;
  380. const struct drm_display_mode *adjusted_mode;
  381. unsigned int max_width, max_height;
  382. if (!I915_HAS_FBC(dev)) {
  383. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  384. return;
  385. }
  386. if (!i915_powersave) {
  387. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  388. DRM_DEBUG_KMS("fbc disabled per module param\n");
  389. return;
  390. }
  391. /*
  392. * If FBC is already on, we just have to verify that we can
  393. * keep it that way...
  394. * Need to disable if:
  395. * - more than one pipe is active
  396. * - changing FBC params (stride, fence, mode)
  397. * - new fb is too large to fit in compressed buffer
  398. * - going to an unsupported config (interlace, pixel multiply, etc.)
  399. */
  400. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  401. if (intel_crtc_active(tmp_crtc) &&
  402. to_intel_crtc(tmp_crtc)->primary_enabled) {
  403. if (crtc) {
  404. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  405. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  406. goto out_disable;
  407. }
  408. crtc = tmp_crtc;
  409. }
  410. }
  411. if (!crtc || crtc->fb == NULL) {
  412. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  413. DRM_DEBUG_KMS("no output, disabling\n");
  414. goto out_disable;
  415. }
  416. intel_crtc = to_intel_crtc(crtc);
  417. fb = crtc->fb;
  418. intel_fb = to_intel_framebuffer(fb);
  419. obj = intel_fb->obj;
  420. adjusted_mode = &intel_crtc->config.adjusted_mode;
  421. if (i915_enable_fbc < 0 &&
  422. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  423. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  424. DRM_DEBUG_KMS("disabled per chip default\n");
  425. goto out_disable;
  426. }
  427. if (!i915_enable_fbc) {
  428. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  429. DRM_DEBUG_KMS("fbc disabled per module param\n");
  430. goto out_disable;
  431. }
  432. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  433. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  434. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  435. DRM_DEBUG_KMS("mode incompatible with compression, "
  436. "disabling\n");
  437. goto out_disable;
  438. }
  439. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  440. max_width = 4096;
  441. max_height = 2048;
  442. } else {
  443. max_width = 2048;
  444. max_height = 1536;
  445. }
  446. if (intel_crtc->config.pipe_src_w > max_width ||
  447. intel_crtc->config.pipe_src_h > max_height) {
  448. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  449. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  450. goto out_disable;
  451. }
  452. if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
  453. intel_crtc->plane != 0) {
  454. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  455. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  456. goto out_disable;
  457. }
  458. /* The use of a CPU fence is mandatory in order to detect writes
  459. * by the CPU to the scanout and trigger updates to the FBC.
  460. */
  461. if (obj->tiling_mode != I915_TILING_X ||
  462. obj->fence_reg == I915_FENCE_REG_NONE) {
  463. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  464. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  465. goto out_disable;
  466. }
  467. /* If the kernel debugger is active, always disable compression */
  468. if (in_dbg_master())
  469. goto out_disable;
  470. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  471. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  472. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  473. goto out_disable;
  474. }
  475. /* If the scanout has not changed, don't modify the FBC settings.
  476. * Note that we make the fundamental assumption that the fb->obj
  477. * cannot be unpinned (and have its GTT offset and fence revoked)
  478. * without first being decoupled from the scanout and FBC disabled.
  479. */
  480. if (dev_priv->fbc.plane == intel_crtc->plane &&
  481. dev_priv->fbc.fb_id == fb->base.id &&
  482. dev_priv->fbc.y == crtc->y)
  483. return;
  484. if (intel_fbc_enabled(dev)) {
  485. /* We update FBC along two paths, after changing fb/crtc
  486. * configuration (modeswitching) and after page-flipping
  487. * finishes. For the latter, we know that not only did
  488. * we disable the FBC at the start of the page-flip
  489. * sequence, but also more than one vblank has passed.
  490. *
  491. * For the former case of modeswitching, it is possible
  492. * to switch between two FBC valid configurations
  493. * instantaneously so we do need to disable the FBC
  494. * before we can modify its control registers. We also
  495. * have to wait for the next vblank for that to take
  496. * effect. However, since we delay enabling FBC we can
  497. * assume that a vblank has passed since disabling and
  498. * that we can safely alter the registers in the deferred
  499. * callback.
  500. *
  501. * In the scenario that we go from a valid to invalid
  502. * and then back to valid FBC configuration we have
  503. * no strict enforcement that a vblank occurred since
  504. * disabling the FBC. However, along all current pipe
  505. * disabling paths we do need to wait for a vblank at
  506. * some point. And we wait before enabling FBC anyway.
  507. */
  508. DRM_DEBUG_KMS("disabling active FBC for update\n");
  509. intel_disable_fbc(dev);
  510. }
  511. intel_enable_fbc(crtc, 500);
  512. dev_priv->fbc.no_fbc_reason = FBC_OK;
  513. return;
  514. out_disable:
  515. /* Multiple disables should be harmless */
  516. if (intel_fbc_enabled(dev)) {
  517. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  518. intel_disable_fbc(dev);
  519. }
  520. i915_gem_stolen_cleanup_compression(dev);
  521. }
  522. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  523. {
  524. drm_i915_private_t *dev_priv = dev->dev_private;
  525. u32 tmp;
  526. tmp = I915_READ(CLKCFG);
  527. switch (tmp & CLKCFG_FSB_MASK) {
  528. case CLKCFG_FSB_533:
  529. dev_priv->fsb_freq = 533; /* 133*4 */
  530. break;
  531. case CLKCFG_FSB_800:
  532. dev_priv->fsb_freq = 800; /* 200*4 */
  533. break;
  534. case CLKCFG_FSB_667:
  535. dev_priv->fsb_freq = 667; /* 167*4 */
  536. break;
  537. case CLKCFG_FSB_400:
  538. dev_priv->fsb_freq = 400; /* 100*4 */
  539. break;
  540. }
  541. switch (tmp & CLKCFG_MEM_MASK) {
  542. case CLKCFG_MEM_533:
  543. dev_priv->mem_freq = 533;
  544. break;
  545. case CLKCFG_MEM_667:
  546. dev_priv->mem_freq = 667;
  547. break;
  548. case CLKCFG_MEM_800:
  549. dev_priv->mem_freq = 800;
  550. break;
  551. }
  552. /* detect pineview DDR3 setting */
  553. tmp = I915_READ(CSHRDDR3CTL);
  554. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  555. }
  556. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  557. {
  558. drm_i915_private_t *dev_priv = dev->dev_private;
  559. u16 ddrpll, csipll;
  560. ddrpll = I915_READ16(DDRMPLL1);
  561. csipll = I915_READ16(CSIPLL0);
  562. switch (ddrpll & 0xff) {
  563. case 0xc:
  564. dev_priv->mem_freq = 800;
  565. break;
  566. case 0x10:
  567. dev_priv->mem_freq = 1066;
  568. break;
  569. case 0x14:
  570. dev_priv->mem_freq = 1333;
  571. break;
  572. case 0x18:
  573. dev_priv->mem_freq = 1600;
  574. break;
  575. default:
  576. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  577. ddrpll & 0xff);
  578. dev_priv->mem_freq = 0;
  579. break;
  580. }
  581. dev_priv->ips.r_t = dev_priv->mem_freq;
  582. switch (csipll & 0x3ff) {
  583. case 0x00c:
  584. dev_priv->fsb_freq = 3200;
  585. break;
  586. case 0x00e:
  587. dev_priv->fsb_freq = 3733;
  588. break;
  589. case 0x010:
  590. dev_priv->fsb_freq = 4266;
  591. break;
  592. case 0x012:
  593. dev_priv->fsb_freq = 4800;
  594. break;
  595. case 0x014:
  596. dev_priv->fsb_freq = 5333;
  597. break;
  598. case 0x016:
  599. dev_priv->fsb_freq = 5866;
  600. break;
  601. case 0x018:
  602. dev_priv->fsb_freq = 6400;
  603. break;
  604. default:
  605. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  606. csipll & 0x3ff);
  607. dev_priv->fsb_freq = 0;
  608. break;
  609. }
  610. if (dev_priv->fsb_freq == 3200) {
  611. dev_priv->ips.c_m = 0;
  612. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  613. dev_priv->ips.c_m = 1;
  614. } else {
  615. dev_priv->ips.c_m = 2;
  616. }
  617. }
  618. static const struct cxsr_latency cxsr_latency_table[] = {
  619. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  620. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  621. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  622. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  623. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  624. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  625. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  626. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  627. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  628. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  629. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  630. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  631. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  632. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  633. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  634. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  635. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  636. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  637. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  638. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  639. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  640. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  641. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  642. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  643. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  644. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  645. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  646. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  647. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  648. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  649. };
  650. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  651. int is_ddr3,
  652. int fsb,
  653. int mem)
  654. {
  655. const struct cxsr_latency *latency;
  656. int i;
  657. if (fsb == 0 || mem == 0)
  658. return NULL;
  659. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  660. latency = &cxsr_latency_table[i];
  661. if (is_desktop == latency->is_desktop &&
  662. is_ddr3 == latency->is_ddr3 &&
  663. fsb == latency->fsb_freq && mem == latency->mem_freq)
  664. return latency;
  665. }
  666. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  667. return NULL;
  668. }
  669. static void pineview_disable_cxsr(struct drm_device *dev)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. /* deactivate cxsr */
  673. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  674. }
  675. /*
  676. * Latency for FIFO fetches is dependent on several factors:
  677. * - memory configuration (speed, channels)
  678. * - chipset
  679. * - current MCH state
  680. * It can be fairly high in some situations, so here we assume a fairly
  681. * pessimal value. It's a tradeoff between extra memory fetches (if we
  682. * set this value too high, the FIFO will fetch frequently to stay full)
  683. * and power consumption (set it too low to save power and we might see
  684. * FIFO underruns and display "flicker").
  685. *
  686. * A value of 5us seems to be a good balance; safe for very low end
  687. * platforms but not overly aggressive on lower latency configs.
  688. */
  689. static const int latency_ns = 5000;
  690. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  691. {
  692. struct drm_i915_private *dev_priv = dev->dev_private;
  693. uint32_t dsparb = I915_READ(DSPARB);
  694. int size;
  695. size = dsparb & 0x7f;
  696. if (plane)
  697. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  698. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  699. plane ? "B" : "A", size);
  700. return size;
  701. }
  702. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  703. {
  704. struct drm_i915_private *dev_priv = dev->dev_private;
  705. uint32_t dsparb = I915_READ(DSPARB);
  706. int size;
  707. size = dsparb & 0x1ff;
  708. if (plane)
  709. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  710. size >>= 1; /* Convert to cachelines */
  711. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  712. plane ? "B" : "A", size);
  713. return size;
  714. }
  715. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  716. {
  717. struct drm_i915_private *dev_priv = dev->dev_private;
  718. uint32_t dsparb = I915_READ(DSPARB);
  719. int size;
  720. size = dsparb & 0x7f;
  721. size >>= 2; /* Convert to cachelines */
  722. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  723. plane ? "B" : "A",
  724. size);
  725. return size;
  726. }
  727. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  728. {
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. uint32_t dsparb = I915_READ(DSPARB);
  731. int size;
  732. size = dsparb & 0x7f;
  733. size >>= 1; /* Convert to cachelines */
  734. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  735. plane ? "B" : "A", size);
  736. return size;
  737. }
  738. /* Pineview has different values for various configs */
  739. static const struct intel_watermark_params pineview_display_wm = {
  740. PINEVIEW_DISPLAY_FIFO,
  741. PINEVIEW_MAX_WM,
  742. PINEVIEW_DFT_WM,
  743. PINEVIEW_GUARD_WM,
  744. PINEVIEW_FIFO_LINE_SIZE
  745. };
  746. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  747. PINEVIEW_DISPLAY_FIFO,
  748. PINEVIEW_MAX_WM,
  749. PINEVIEW_DFT_HPLLOFF_WM,
  750. PINEVIEW_GUARD_WM,
  751. PINEVIEW_FIFO_LINE_SIZE
  752. };
  753. static const struct intel_watermark_params pineview_cursor_wm = {
  754. PINEVIEW_CURSOR_FIFO,
  755. PINEVIEW_CURSOR_MAX_WM,
  756. PINEVIEW_CURSOR_DFT_WM,
  757. PINEVIEW_CURSOR_GUARD_WM,
  758. PINEVIEW_FIFO_LINE_SIZE,
  759. };
  760. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  761. PINEVIEW_CURSOR_FIFO,
  762. PINEVIEW_CURSOR_MAX_WM,
  763. PINEVIEW_CURSOR_DFT_WM,
  764. PINEVIEW_CURSOR_GUARD_WM,
  765. PINEVIEW_FIFO_LINE_SIZE
  766. };
  767. static const struct intel_watermark_params g4x_wm_info = {
  768. G4X_FIFO_SIZE,
  769. G4X_MAX_WM,
  770. G4X_MAX_WM,
  771. 2,
  772. G4X_FIFO_LINE_SIZE,
  773. };
  774. static const struct intel_watermark_params g4x_cursor_wm_info = {
  775. I965_CURSOR_FIFO,
  776. I965_CURSOR_MAX_WM,
  777. I965_CURSOR_DFT_WM,
  778. 2,
  779. G4X_FIFO_LINE_SIZE,
  780. };
  781. static const struct intel_watermark_params valleyview_wm_info = {
  782. VALLEYVIEW_FIFO_SIZE,
  783. VALLEYVIEW_MAX_WM,
  784. VALLEYVIEW_MAX_WM,
  785. 2,
  786. G4X_FIFO_LINE_SIZE,
  787. };
  788. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  789. I965_CURSOR_FIFO,
  790. VALLEYVIEW_CURSOR_MAX_WM,
  791. I965_CURSOR_DFT_WM,
  792. 2,
  793. G4X_FIFO_LINE_SIZE,
  794. };
  795. static const struct intel_watermark_params i965_cursor_wm_info = {
  796. I965_CURSOR_FIFO,
  797. I965_CURSOR_MAX_WM,
  798. I965_CURSOR_DFT_WM,
  799. 2,
  800. I915_FIFO_LINE_SIZE,
  801. };
  802. static const struct intel_watermark_params i945_wm_info = {
  803. I945_FIFO_SIZE,
  804. I915_MAX_WM,
  805. 1,
  806. 2,
  807. I915_FIFO_LINE_SIZE
  808. };
  809. static const struct intel_watermark_params i915_wm_info = {
  810. I915_FIFO_SIZE,
  811. I915_MAX_WM,
  812. 1,
  813. 2,
  814. I915_FIFO_LINE_SIZE
  815. };
  816. static const struct intel_watermark_params i855_wm_info = {
  817. I855GM_FIFO_SIZE,
  818. I915_MAX_WM,
  819. 1,
  820. 2,
  821. I830_FIFO_LINE_SIZE
  822. };
  823. static const struct intel_watermark_params i830_wm_info = {
  824. I830_FIFO_SIZE,
  825. I915_MAX_WM,
  826. 1,
  827. 2,
  828. I830_FIFO_LINE_SIZE
  829. };
  830. static const struct intel_watermark_params ironlake_display_wm_info = {
  831. ILK_DISPLAY_FIFO,
  832. ILK_DISPLAY_MAXWM,
  833. ILK_DISPLAY_DFTWM,
  834. 2,
  835. ILK_FIFO_LINE_SIZE
  836. };
  837. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  838. ILK_CURSOR_FIFO,
  839. ILK_CURSOR_MAXWM,
  840. ILK_CURSOR_DFTWM,
  841. 2,
  842. ILK_FIFO_LINE_SIZE
  843. };
  844. static const struct intel_watermark_params ironlake_display_srwm_info = {
  845. ILK_DISPLAY_SR_FIFO,
  846. ILK_DISPLAY_MAX_SRWM,
  847. ILK_DISPLAY_DFT_SRWM,
  848. 2,
  849. ILK_FIFO_LINE_SIZE
  850. };
  851. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  852. ILK_CURSOR_SR_FIFO,
  853. ILK_CURSOR_MAX_SRWM,
  854. ILK_CURSOR_DFT_SRWM,
  855. 2,
  856. ILK_FIFO_LINE_SIZE
  857. };
  858. static const struct intel_watermark_params sandybridge_display_wm_info = {
  859. SNB_DISPLAY_FIFO,
  860. SNB_DISPLAY_MAXWM,
  861. SNB_DISPLAY_DFTWM,
  862. 2,
  863. SNB_FIFO_LINE_SIZE
  864. };
  865. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  866. SNB_CURSOR_FIFO,
  867. SNB_CURSOR_MAXWM,
  868. SNB_CURSOR_DFTWM,
  869. 2,
  870. SNB_FIFO_LINE_SIZE
  871. };
  872. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  873. SNB_DISPLAY_SR_FIFO,
  874. SNB_DISPLAY_MAX_SRWM,
  875. SNB_DISPLAY_DFT_SRWM,
  876. 2,
  877. SNB_FIFO_LINE_SIZE
  878. };
  879. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  880. SNB_CURSOR_SR_FIFO,
  881. SNB_CURSOR_MAX_SRWM,
  882. SNB_CURSOR_DFT_SRWM,
  883. 2,
  884. SNB_FIFO_LINE_SIZE
  885. };
  886. /**
  887. * intel_calculate_wm - calculate watermark level
  888. * @clock_in_khz: pixel clock
  889. * @wm: chip FIFO params
  890. * @pixel_size: display pixel size
  891. * @latency_ns: memory latency for the platform
  892. *
  893. * Calculate the watermark level (the level at which the display plane will
  894. * start fetching from memory again). Each chip has a different display
  895. * FIFO size and allocation, so the caller needs to figure that out and pass
  896. * in the correct intel_watermark_params structure.
  897. *
  898. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  899. * on the pixel size. When it reaches the watermark level, it'll start
  900. * fetching FIFO line sized based chunks from memory until the FIFO fills
  901. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  902. * will occur, and a display engine hang could result.
  903. */
  904. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  905. const struct intel_watermark_params *wm,
  906. int fifo_size,
  907. int pixel_size,
  908. unsigned long latency_ns)
  909. {
  910. long entries_required, wm_size;
  911. /*
  912. * Note: we need to make sure we don't overflow for various clock &
  913. * latency values.
  914. * clocks go from a few thousand to several hundred thousand.
  915. * latency is usually a few thousand
  916. */
  917. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  918. 1000;
  919. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  920. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  921. wm_size = fifo_size - (entries_required + wm->guard_size);
  922. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  923. /* Don't promote wm_size to unsigned... */
  924. if (wm_size > (long)wm->max_wm)
  925. wm_size = wm->max_wm;
  926. if (wm_size <= 0)
  927. wm_size = wm->default_wm;
  928. return wm_size;
  929. }
  930. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  931. {
  932. struct drm_crtc *crtc, *enabled = NULL;
  933. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  934. if (intel_crtc_active(crtc)) {
  935. if (enabled)
  936. return NULL;
  937. enabled = crtc;
  938. }
  939. }
  940. return enabled;
  941. }
  942. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  943. {
  944. struct drm_device *dev = unused_crtc->dev;
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. struct drm_crtc *crtc;
  947. const struct cxsr_latency *latency;
  948. u32 reg;
  949. unsigned long wm;
  950. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  951. dev_priv->fsb_freq, dev_priv->mem_freq);
  952. if (!latency) {
  953. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  954. pineview_disable_cxsr(dev);
  955. return;
  956. }
  957. crtc = single_enabled_crtc(dev);
  958. if (crtc) {
  959. const struct drm_display_mode *adjusted_mode;
  960. int pixel_size = crtc->fb->bits_per_pixel / 8;
  961. int clock;
  962. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  963. clock = adjusted_mode->crtc_clock;
  964. /* Display SR */
  965. wm = intel_calculate_wm(clock, &pineview_display_wm,
  966. pineview_display_wm.fifo_size,
  967. pixel_size, latency->display_sr);
  968. reg = I915_READ(DSPFW1);
  969. reg &= ~DSPFW_SR_MASK;
  970. reg |= wm << DSPFW_SR_SHIFT;
  971. I915_WRITE(DSPFW1, reg);
  972. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  973. /* cursor SR */
  974. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  975. pineview_display_wm.fifo_size,
  976. pixel_size, latency->cursor_sr);
  977. reg = I915_READ(DSPFW3);
  978. reg &= ~DSPFW_CURSOR_SR_MASK;
  979. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  980. I915_WRITE(DSPFW3, reg);
  981. /* Display HPLL off SR */
  982. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  983. pineview_display_hplloff_wm.fifo_size,
  984. pixel_size, latency->display_hpll_disable);
  985. reg = I915_READ(DSPFW3);
  986. reg &= ~DSPFW_HPLL_SR_MASK;
  987. reg |= wm & DSPFW_HPLL_SR_MASK;
  988. I915_WRITE(DSPFW3, reg);
  989. /* cursor HPLL off SR */
  990. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  991. pineview_display_hplloff_wm.fifo_size,
  992. pixel_size, latency->cursor_hpll_disable);
  993. reg = I915_READ(DSPFW3);
  994. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  995. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  996. I915_WRITE(DSPFW3, reg);
  997. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  998. /* activate cxsr */
  999. I915_WRITE(DSPFW3,
  1000. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  1001. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  1002. } else {
  1003. pineview_disable_cxsr(dev);
  1004. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  1005. }
  1006. }
  1007. static bool g4x_compute_wm0(struct drm_device *dev,
  1008. int plane,
  1009. const struct intel_watermark_params *display,
  1010. int display_latency_ns,
  1011. const struct intel_watermark_params *cursor,
  1012. int cursor_latency_ns,
  1013. int *plane_wm,
  1014. int *cursor_wm)
  1015. {
  1016. struct drm_crtc *crtc;
  1017. const struct drm_display_mode *adjusted_mode;
  1018. int htotal, hdisplay, clock, pixel_size;
  1019. int line_time_us, line_count;
  1020. int entries, tlb_miss;
  1021. crtc = intel_get_crtc_for_plane(dev, plane);
  1022. if (!intel_crtc_active(crtc)) {
  1023. *cursor_wm = cursor->guard_size;
  1024. *plane_wm = display->guard_size;
  1025. return false;
  1026. }
  1027. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1028. clock = adjusted_mode->crtc_clock;
  1029. htotal = adjusted_mode->htotal;
  1030. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1031. pixel_size = crtc->fb->bits_per_pixel / 8;
  1032. /* Use the small buffer method to calculate plane watermark */
  1033. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1034. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1035. if (tlb_miss > 0)
  1036. entries += tlb_miss;
  1037. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1038. *plane_wm = entries + display->guard_size;
  1039. if (*plane_wm > (int)display->max_wm)
  1040. *plane_wm = display->max_wm;
  1041. /* Use the large buffer method to calculate cursor watermark */
  1042. line_time_us = ((htotal * 1000) / clock);
  1043. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1044. entries = line_count * 64 * pixel_size;
  1045. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1046. if (tlb_miss > 0)
  1047. entries += tlb_miss;
  1048. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1049. *cursor_wm = entries + cursor->guard_size;
  1050. if (*cursor_wm > (int)cursor->max_wm)
  1051. *cursor_wm = (int)cursor->max_wm;
  1052. return true;
  1053. }
  1054. /*
  1055. * Check the wm result.
  1056. *
  1057. * If any calculated watermark values is larger than the maximum value that
  1058. * can be programmed into the associated watermark register, that watermark
  1059. * must be disabled.
  1060. */
  1061. static bool g4x_check_srwm(struct drm_device *dev,
  1062. int display_wm, int cursor_wm,
  1063. const struct intel_watermark_params *display,
  1064. const struct intel_watermark_params *cursor)
  1065. {
  1066. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1067. display_wm, cursor_wm);
  1068. if (display_wm > display->max_wm) {
  1069. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1070. display_wm, display->max_wm);
  1071. return false;
  1072. }
  1073. if (cursor_wm > cursor->max_wm) {
  1074. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1075. cursor_wm, cursor->max_wm);
  1076. return false;
  1077. }
  1078. if (!(display_wm || cursor_wm)) {
  1079. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1080. return false;
  1081. }
  1082. return true;
  1083. }
  1084. static bool g4x_compute_srwm(struct drm_device *dev,
  1085. int plane,
  1086. int latency_ns,
  1087. const struct intel_watermark_params *display,
  1088. const struct intel_watermark_params *cursor,
  1089. int *display_wm, int *cursor_wm)
  1090. {
  1091. struct drm_crtc *crtc;
  1092. const struct drm_display_mode *adjusted_mode;
  1093. int hdisplay, htotal, pixel_size, clock;
  1094. unsigned long line_time_us;
  1095. int line_count, line_size;
  1096. int small, large;
  1097. int entries;
  1098. if (!latency_ns) {
  1099. *display_wm = *cursor_wm = 0;
  1100. return false;
  1101. }
  1102. crtc = intel_get_crtc_for_plane(dev, plane);
  1103. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1104. clock = adjusted_mode->crtc_clock;
  1105. htotal = adjusted_mode->htotal;
  1106. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1107. pixel_size = crtc->fb->bits_per_pixel / 8;
  1108. line_time_us = (htotal * 1000) / clock;
  1109. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1110. line_size = hdisplay * pixel_size;
  1111. /* Use the minimum of the small and large buffer method for primary */
  1112. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1113. large = line_count * line_size;
  1114. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1115. *display_wm = entries + display->guard_size;
  1116. /* calculate the self-refresh watermark for display cursor */
  1117. entries = line_count * pixel_size * 64;
  1118. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1119. *cursor_wm = entries + cursor->guard_size;
  1120. return g4x_check_srwm(dev,
  1121. *display_wm, *cursor_wm,
  1122. display, cursor);
  1123. }
  1124. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1125. int plane,
  1126. int *plane_prec_mult,
  1127. int *plane_dl,
  1128. int *cursor_prec_mult,
  1129. int *cursor_dl)
  1130. {
  1131. struct drm_crtc *crtc;
  1132. int clock, pixel_size;
  1133. int entries;
  1134. crtc = intel_get_crtc_for_plane(dev, plane);
  1135. if (!intel_crtc_active(crtc))
  1136. return false;
  1137. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1138. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1139. entries = (clock / 1000) * pixel_size;
  1140. *plane_prec_mult = (entries > 256) ?
  1141. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1142. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1143. pixel_size);
  1144. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1145. *cursor_prec_mult = (entries > 256) ?
  1146. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1147. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1148. return true;
  1149. }
  1150. /*
  1151. * Update drain latency registers of memory arbiter
  1152. *
  1153. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1154. * to be programmed. Each plane has a drain latency multiplier and a drain
  1155. * latency value.
  1156. */
  1157. static void vlv_update_drain_latency(struct drm_device *dev)
  1158. {
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1161. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1162. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1163. either 16 or 32 */
  1164. /* For plane A, Cursor A */
  1165. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1166. &cursor_prec_mult, &cursora_dl)) {
  1167. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1168. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1169. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1170. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1171. I915_WRITE(VLV_DDL1, cursora_prec |
  1172. (cursora_dl << DDL_CURSORA_SHIFT) |
  1173. planea_prec | planea_dl);
  1174. }
  1175. /* For plane B, Cursor B */
  1176. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1177. &cursor_prec_mult, &cursorb_dl)) {
  1178. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1179. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1180. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1181. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1182. I915_WRITE(VLV_DDL2, cursorb_prec |
  1183. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1184. planeb_prec | planeb_dl);
  1185. }
  1186. }
  1187. #define single_plane_enabled(mask) is_power_of_2(mask)
  1188. static void valleyview_update_wm(struct drm_crtc *crtc)
  1189. {
  1190. struct drm_device *dev = crtc->dev;
  1191. static const int sr_latency_ns = 12000;
  1192. struct drm_i915_private *dev_priv = dev->dev_private;
  1193. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1194. int plane_sr, cursor_sr;
  1195. int ignore_plane_sr, ignore_cursor_sr;
  1196. unsigned int enabled = 0;
  1197. vlv_update_drain_latency(dev);
  1198. if (g4x_compute_wm0(dev, PIPE_A,
  1199. &valleyview_wm_info, latency_ns,
  1200. &valleyview_cursor_wm_info, latency_ns,
  1201. &planea_wm, &cursora_wm))
  1202. enabled |= 1 << PIPE_A;
  1203. if (g4x_compute_wm0(dev, PIPE_B,
  1204. &valleyview_wm_info, latency_ns,
  1205. &valleyview_cursor_wm_info, latency_ns,
  1206. &planeb_wm, &cursorb_wm))
  1207. enabled |= 1 << PIPE_B;
  1208. if (single_plane_enabled(enabled) &&
  1209. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1210. sr_latency_ns,
  1211. &valleyview_wm_info,
  1212. &valleyview_cursor_wm_info,
  1213. &plane_sr, &ignore_cursor_sr) &&
  1214. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1215. 2*sr_latency_ns,
  1216. &valleyview_wm_info,
  1217. &valleyview_cursor_wm_info,
  1218. &ignore_plane_sr, &cursor_sr)) {
  1219. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1220. } else {
  1221. I915_WRITE(FW_BLC_SELF_VLV,
  1222. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1223. plane_sr = cursor_sr = 0;
  1224. }
  1225. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1226. planea_wm, cursora_wm,
  1227. planeb_wm, cursorb_wm,
  1228. plane_sr, cursor_sr);
  1229. I915_WRITE(DSPFW1,
  1230. (plane_sr << DSPFW_SR_SHIFT) |
  1231. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1232. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1233. planea_wm);
  1234. I915_WRITE(DSPFW2,
  1235. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1236. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1237. I915_WRITE(DSPFW3,
  1238. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1239. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1240. }
  1241. static void g4x_update_wm(struct drm_crtc *crtc)
  1242. {
  1243. struct drm_device *dev = crtc->dev;
  1244. static const int sr_latency_ns = 12000;
  1245. struct drm_i915_private *dev_priv = dev->dev_private;
  1246. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1247. int plane_sr, cursor_sr;
  1248. unsigned int enabled = 0;
  1249. if (g4x_compute_wm0(dev, PIPE_A,
  1250. &g4x_wm_info, latency_ns,
  1251. &g4x_cursor_wm_info, latency_ns,
  1252. &planea_wm, &cursora_wm))
  1253. enabled |= 1 << PIPE_A;
  1254. if (g4x_compute_wm0(dev, PIPE_B,
  1255. &g4x_wm_info, latency_ns,
  1256. &g4x_cursor_wm_info, latency_ns,
  1257. &planeb_wm, &cursorb_wm))
  1258. enabled |= 1 << PIPE_B;
  1259. if (single_plane_enabled(enabled) &&
  1260. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1261. sr_latency_ns,
  1262. &g4x_wm_info,
  1263. &g4x_cursor_wm_info,
  1264. &plane_sr, &cursor_sr)) {
  1265. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1266. } else {
  1267. I915_WRITE(FW_BLC_SELF,
  1268. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1269. plane_sr = cursor_sr = 0;
  1270. }
  1271. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1272. planea_wm, cursora_wm,
  1273. planeb_wm, cursorb_wm,
  1274. plane_sr, cursor_sr);
  1275. I915_WRITE(DSPFW1,
  1276. (plane_sr << DSPFW_SR_SHIFT) |
  1277. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1278. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1279. planea_wm);
  1280. I915_WRITE(DSPFW2,
  1281. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1282. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1283. /* HPLL off in SR has some issues on G4x... disable it */
  1284. I915_WRITE(DSPFW3,
  1285. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1286. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1287. }
  1288. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1289. {
  1290. struct drm_device *dev = unused_crtc->dev;
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. struct drm_crtc *crtc;
  1293. int srwm = 1;
  1294. int cursor_sr = 16;
  1295. /* Calc sr entries for one plane configs */
  1296. crtc = single_enabled_crtc(dev);
  1297. if (crtc) {
  1298. /* self-refresh has much higher latency */
  1299. static const int sr_latency_ns = 12000;
  1300. const struct drm_display_mode *adjusted_mode =
  1301. &to_intel_crtc(crtc)->config.adjusted_mode;
  1302. int clock = adjusted_mode->crtc_clock;
  1303. int htotal = adjusted_mode->htotal;
  1304. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1305. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1306. unsigned long line_time_us;
  1307. int entries;
  1308. line_time_us = ((htotal * 1000) / clock);
  1309. /* Use ns/us then divide to preserve precision */
  1310. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1311. pixel_size * hdisplay;
  1312. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1313. srwm = I965_FIFO_SIZE - entries;
  1314. if (srwm < 0)
  1315. srwm = 1;
  1316. srwm &= 0x1ff;
  1317. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1318. entries, srwm);
  1319. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1320. pixel_size * 64;
  1321. entries = DIV_ROUND_UP(entries,
  1322. i965_cursor_wm_info.cacheline_size);
  1323. cursor_sr = i965_cursor_wm_info.fifo_size -
  1324. (entries + i965_cursor_wm_info.guard_size);
  1325. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1326. cursor_sr = i965_cursor_wm_info.max_wm;
  1327. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1328. "cursor %d\n", srwm, cursor_sr);
  1329. if (IS_CRESTLINE(dev))
  1330. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1331. } else {
  1332. /* Turn off self refresh if both pipes are enabled */
  1333. if (IS_CRESTLINE(dev))
  1334. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1335. & ~FW_BLC_SELF_EN);
  1336. }
  1337. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1338. srwm);
  1339. /* 965 has limitations... */
  1340. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1341. (8 << 16) | (8 << 8) | (8 << 0));
  1342. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1343. /* update cursor SR watermark */
  1344. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1345. }
  1346. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1347. {
  1348. struct drm_device *dev = unused_crtc->dev;
  1349. struct drm_i915_private *dev_priv = dev->dev_private;
  1350. const struct intel_watermark_params *wm_info;
  1351. uint32_t fwater_lo;
  1352. uint32_t fwater_hi;
  1353. int cwm, srwm = 1;
  1354. int fifo_size;
  1355. int planea_wm, planeb_wm;
  1356. struct drm_crtc *crtc, *enabled = NULL;
  1357. if (IS_I945GM(dev))
  1358. wm_info = &i945_wm_info;
  1359. else if (!IS_GEN2(dev))
  1360. wm_info = &i915_wm_info;
  1361. else
  1362. wm_info = &i855_wm_info;
  1363. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1364. crtc = intel_get_crtc_for_plane(dev, 0);
  1365. if (intel_crtc_active(crtc)) {
  1366. const struct drm_display_mode *adjusted_mode;
  1367. int cpp = crtc->fb->bits_per_pixel / 8;
  1368. if (IS_GEN2(dev))
  1369. cpp = 4;
  1370. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1371. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1372. wm_info, fifo_size, cpp,
  1373. latency_ns);
  1374. enabled = crtc;
  1375. } else
  1376. planea_wm = fifo_size - wm_info->guard_size;
  1377. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1378. crtc = intel_get_crtc_for_plane(dev, 1);
  1379. if (intel_crtc_active(crtc)) {
  1380. const struct drm_display_mode *adjusted_mode;
  1381. int cpp = crtc->fb->bits_per_pixel / 8;
  1382. if (IS_GEN2(dev))
  1383. cpp = 4;
  1384. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1385. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1386. wm_info, fifo_size, cpp,
  1387. latency_ns);
  1388. if (enabled == NULL)
  1389. enabled = crtc;
  1390. else
  1391. enabled = NULL;
  1392. } else
  1393. planeb_wm = fifo_size - wm_info->guard_size;
  1394. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1395. /*
  1396. * Overlay gets an aggressive default since video jitter is bad.
  1397. */
  1398. cwm = 2;
  1399. /* Play safe and disable self-refresh before adjusting watermarks. */
  1400. if (IS_I945G(dev) || IS_I945GM(dev))
  1401. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1402. else if (IS_I915GM(dev))
  1403. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1404. /* Calc sr entries for one plane configs */
  1405. if (HAS_FW_BLC(dev) && enabled) {
  1406. /* self-refresh has much higher latency */
  1407. static const int sr_latency_ns = 6000;
  1408. const struct drm_display_mode *adjusted_mode =
  1409. &to_intel_crtc(enabled)->config.adjusted_mode;
  1410. int clock = adjusted_mode->crtc_clock;
  1411. int htotal = adjusted_mode->htotal;
  1412. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1413. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1414. unsigned long line_time_us;
  1415. int entries;
  1416. line_time_us = (htotal * 1000) / clock;
  1417. /* Use ns/us then divide to preserve precision */
  1418. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1419. pixel_size * hdisplay;
  1420. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1421. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1422. srwm = wm_info->fifo_size - entries;
  1423. if (srwm < 0)
  1424. srwm = 1;
  1425. if (IS_I945G(dev) || IS_I945GM(dev))
  1426. I915_WRITE(FW_BLC_SELF,
  1427. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1428. else if (IS_I915GM(dev))
  1429. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1430. }
  1431. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1432. planea_wm, planeb_wm, cwm, srwm);
  1433. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1434. fwater_hi = (cwm & 0x1f);
  1435. /* Set request length to 8 cachelines per fetch */
  1436. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1437. fwater_hi = fwater_hi | (1 << 8);
  1438. I915_WRITE(FW_BLC, fwater_lo);
  1439. I915_WRITE(FW_BLC2, fwater_hi);
  1440. if (HAS_FW_BLC(dev)) {
  1441. if (enabled) {
  1442. if (IS_I945G(dev) || IS_I945GM(dev))
  1443. I915_WRITE(FW_BLC_SELF,
  1444. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1445. else if (IS_I915GM(dev))
  1446. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1447. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1448. } else
  1449. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1450. }
  1451. }
  1452. static void i830_update_wm(struct drm_crtc *unused_crtc)
  1453. {
  1454. struct drm_device *dev = unused_crtc->dev;
  1455. struct drm_i915_private *dev_priv = dev->dev_private;
  1456. struct drm_crtc *crtc;
  1457. const struct drm_display_mode *adjusted_mode;
  1458. uint32_t fwater_lo;
  1459. int planea_wm;
  1460. crtc = single_enabled_crtc(dev);
  1461. if (crtc == NULL)
  1462. return;
  1463. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1464. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1465. &i830_wm_info,
  1466. dev_priv->display.get_fifo_size(dev, 0),
  1467. 4, latency_ns);
  1468. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1469. fwater_lo |= (3<<8) | planea_wm;
  1470. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1471. I915_WRITE(FW_BLC, fwater_lo);
  1472. }
  1473. /*
  1474. * Check the wm result.
  1475. *
  1476. * If any calculated watermark values is larger than the maximum value that
  1477. * can be programmed into the associated watermark register, that watermark
  1478. * must be disabled.
  1479. */
  1480. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1481. int fbc_wm, int display_wm, int cursor_wm,
  1482. const struct intel_watermark_params *display,
  1483. const struct intel_watermark_params *cursor)
  1484. {
  1485. struct drm_i915_private *dev_priv = dev->dev_private;
  1486. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1487. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1488. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1489. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1490. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1491. /* fbc has it's own way to disable FBC WM */
  1492. I915_WRITE(DISP_ARB_CTL,
  1493. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1494. return false;
  1495. } else if (INTEL_INFO(dev)->gen >= 6) {
  1496. /* enable FBC WM (except on ILK, where it must remain off) */
  1497. I915_WRITE(DISP_ARB_CTL,
  1498. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1499. }
  1500. if (display_wm > display->max_wm) {
  1501. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1502. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1503. return false;
  1504. }
  1505. if (cursor_wm > cursor->max_wm) {
  1506. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1507. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1508. return false;
  1509. }
  1510. if (!(fbc_wm || display_wm || cursor_wm)) {
  1511. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1512. return false;
  1513. }
  1514. return true;
  1515. }
  1516. /*
  1517. * Compute watermark values of WM[1-3],
  1518. */
  1519. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1520. int latency_ns,
  1521. const struct intel_watermark_params *display,
  1522. const struct intel_watermark_params *cursor,
  1523. int *fbc_wm, int *display_wm, int *cursor_wm)
  1524. {
  1525. struct drm_crtc *crtc;
  1526. const struct drm_display_mode *adjusted_mode;
  1527. unsigned long line_time_us;
  1528. int hdisplay, htotal, pixel_size, clock;
  1529. int line_count, line_size;
  1530. int small, large;
  1531. int entries;
  1532. if (!latency_ns) {
  1533. *fbc_wm = *display_wm = *cursor_wm = 0;
  1534. return false;
  1535. }
  1536. crtc = intel_get_crtc_for_plane(dev, plane);
  1537. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1538. clock = adjusted_mode->crtc_clock;
  1539. htotal = adjusted_mode->htotal;
  1540. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1541. pixel_size = crtc->fb->bits_per_pixel / 8;
  1542. line_time_us = (htotal * 1000) / clock;
  1543. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1544. line_size = hdisplay * pixel_size;
  1545. /* Use the minimum of the small and large buffer method for primary */
  1546. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1547. large = line_count * line_size;
  1548. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1549. *display_wm = entries + display->guard_size;
  1550. /*
  1551. * Spec says:
  1552. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1553. */
  1554. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1555. /* calculate the self-refresh watermark for display cursor */
  1556. entries = line_count * pixel_size * 64;
  1557. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1558. *cursor_wm = entries + cursor->guard_size;
  1559. return ironlake_check_srwm(dev, level,
  1560. *fbc_wm, *display_wm, *cursor_wm,
  1561. display, cursor);
  1562. }
  1563. static void ironlake_update_wm(struct drm_crtc *crtc)
  1564. {
  1565. struct drm_device *dev = crtc->dev;
  1566. struct drm_i915_private *dev_priv = dev->dev_private;
  1567. int fbc_wm, plane_wm, cursor_wm;
  1568. unsigned int enabled;
  1569. enabled = 0;
  1570. if (g4x_compute_wm0(dev, PIPE_A,
  1571. &ironlake_display_wm_info,
  1572. dev_priv->wm.pri_latency[0] * 100,
  1573. &ironlake_cursor_wm_info,
  1574. dev_priv->wm.cur_latency[0] * 100,
  1575. &plane_wm, &cursor_wm)) {
  1576. I915_WRITE(WM0_PIPEA_ILK,
  1577. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1578. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1579. " plane %d, " "cursor: %d\n",
  1580. plane_wm, cursor_wm);
  1581. enabled |= 1 << PIPE_A;
  1582. }
  1583. if (g4x_compute_wm0(dev, PIPE_B,
  1584. &ironlake_display_wm_info,
  1585. dev_priv->wm.pri_latency[0] * 100,
  1586. &ironlake_cursor_wm_info,
  1587. dev_priv->wm.cur_latency[0] * 100,
  1588. &plane_wm, &cursor_wm)) {
  1589. I915_WRITE(WM0_PIPEB_ILK,
  1590. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1591. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1592. " plane %d, cursor: %d\n",
  1593. plane_wm, cursor_wm);
  1594. enabled |= 1 << PIPE_B;
  1595. }
  1596. /*
  1597. * Calculate and update the self-refresh watermark only when one
  1598. * display plane is used.
  1599. */
  1600. I915_WRITE(WM3_LP_ILK, 0);
  1601. I915_WRITE(WM2_LP_ILK, 0);
  1602. I915_WRITE(WM1_LP_ILK, 0);
  1603. if (!single_plane_enabled(enabled))
  1604. return;
  1605. enabled = ffs(enabled) - 1;
  1606. /* WM1 */
  1607. if (!ironlake_compute_srwm(dev, 1, enabled,
  1608. dev_priv->wm.pri_latency[1] * 500,
  1609. &ironlake_display_srwm_info,
  1610. &ironlake_cursor_srwm_info,
  1611. &fbc_wm, &plane_wm, &cursor_wm))
  1612. return;
  1613. I915_WRITE(WM1_LP_ILK,
  1614. WM1_LP_SR_EN |
  1615. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1616. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1617. (plane_wm << WM1_LP_SR_SHIFT) |
  1618. cursor_wm);
  1619. /* WM2 */
  1620. if (!ironlake_compute_srwm(dev, 2, enabled,
  1621. dev_priv->wm.pri_latency[2] * 500,
  1622. &ironlake_display_srwm_info,
  1623. &ironlake_cursor_srwm_info,
  1624. &fbc_wm, &plane_wm, &cursor_wm))
  1625. return;
  1626. I915_WRITE(WM2_LP_ILK,
  1627. WM2_LP_EN |
  1628. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1629. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1630. (plane_wm << WM1_LP_SR_SHIFT) |
  1631. cursor_wm);
  1632. /*
  1633. * WM3 is unsupported on ILK, probably because we don't have latency
  1634. * data for that power state
  1635. */
  1636. }
  1637. static void sandybridge_update_wm(struct drm_crtc *crtc)
  1638. {
  1639. struct drm_device *dev = crtc->dev;
  1640. struct drm_i915_private *dev_priv = dev->dev_private;
  1641. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1642. u32 val;
  1643. int fbc_wm, plane_wm, cursor_wm;
  1644. unsigned int enabled;
  1645. enabled = 0;
  1646. if (g4x_compute_wm0(dev, PIPE_A,
  1647. &sandybridge_display_wm_info, latency,
  1648. &sandybridge_cursor_wm_info, latency,
  1649. &plane_wm, &cursor_wm)) {
  1650. val = I915_READ(WM0_PIPEA_ILK);
  1651. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1652. I915_WRITE(WM0_PIPEA_ILK, val |
  1653. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1654. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1655. " plane %d, " "cursor: %d\n",
  1656. plane_wm, cursor_wm);
  1657. enabled |= 1 << PIPE_A;
  1658. }
  1659. if (g4x_compute_wm0(dev, PIPE_B,
  1660. &sandybridge_display_wm_info, latency,
  1661. &sandybridge_cursor_wm_info, latency,
  1662. &plane_wm, &cursor_wm)) {
  1663. val = I915_READ(WM0_PIPEB_ILK);
  1664. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1665. I915_WRITE(WM0_PIPEB_ILK, val |
  1666. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1667. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1668. " plane %d, cursor: %d\n",
  1669. plane_wm, cursor_wm);
  1670. enabled |= 1 << PIPE_B;
  1671. }
  1672. /*
  1673. * Calculate and update the self-refresh watermark only when one
  1674. * display plane is used.
  1675. *
  1676. * SNB support 3 levels of watermark.
  1677. *
  1678. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1679. * and disabled in the descending order
  1680. *
  1681. */
  1682. I915_WRITE(WM3_LP_ILK, 0);
  1683. I915_WRITE(WM2_LP_ILK, 0);
  1684. I915_WRITE(WM1_LP_ILK, 0);
  1685. if (!single_plane_enabled(enabled) ||
  1686. dev_priv->sprite_scaling_enabled)
  1687. return;
  1688. enabled = ffs(enabled) - 1;
  1689. /* WM1 */
  1690. if (!ironlake_compute_srwm(dev, 1, enabled,
  1691. dev_priv->wm.pri_latency[1] * 500,
  1692. &sandybridge_display_srwm_info,
  1693. &sandybridge_cursor_srwm_info,
  1694. &fbc_wm, &plane_wm, &cursor_wm))
  1695. return;
  1696. I915_WRITE(WM1_LP_ILK,
  1697. WM1_LP_SR_EN |
  1698. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1699. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1700. (plane_wm << WM1_LP_SR_SHIFT) |
  1701. cursor_wm);
  1702. /* WM2 */
  1703. if (!ironlake_compute_srwm(dev, 2, enabled,
  1704. dev_priv->wm.pri_latency[2] * 500,
  1705. &sandybridge_display_srwm_info,
  1706. &sandybridge_cursor_srwm_info,
  1707. &fbc_wm, &plane_wm, &cursor_wm))
  1708. return;
  1709. I915_WRITE(WM2_LP_ILK,
  1710. WM2_LP_EN |
  1711. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1712. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1713. (plane_wm << WM1_LP_SR_SHIFT) |
  1714. cursor_wm);
  1715. /* WM3 */
  1716. if (!ironlake_compute_srwm(dev, 3, enabled,
  1717. dev_priv->wm.pri_latency[3] * 500,
  1718. &sandybridge_display_srwm_info,
  1719. &sandybridge_cursor_srwm_info,
  1720. &fbc_wm, &plane_wm, &cursor_wm))
  1721. return;
  1722. I915_WRITE(WM3_LP_ILK,
  1723. WM3_LP_EN |
  1724. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1725. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1726. (plane_wm << WM1_LP_SR_SHIFT) |
  1727. cursor_wm);
  1728. }
  1729. static void ivybridge_update_wm(struct drm_crtc *crtc)
  1730. {
  1731. struct drm_device *dev = crtc->dev;
  1732. struct drm_i915_private *dev_priv = dev->dev_private;
  1733. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1734. u32 val;
  1735. int fbc_wm, plane_wm, cursor_wm;
  1736. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1737. unsigned int enabled;
  1738. enabled = 0;
  1739. if (g4x_compute_wm0(dev, PIPE_A,
  1740. &sandybridge_display_wm_info, latency,
  1741. &sandybridge_cursor_wm_info, latency,
  1742. &plane_wm, &cursor_wm)) {
  1743. val = I915_READ(WM0_PIPEA_ILK);
  1744. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1745. I915_WRITE(WM0_PIPEA_ILK, val |
  1746. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1747. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1748. " plane %d, " "cursor: %d\n",
  1749. plane_wm, cursor_wm);
  1750. enabled |= 1 << PIPE_A;
  1751. }
  1752. if (g4x_compute_wm0(dev, PIPE_B,
  1753. &sandybridge_display_wm_info, latency,
  1754. &sandybridge_cursor_wm_info, latency,
  1755. &plane_wm, &cursor_wm)) {
  1756. val = I915_READ(WM0_PIPEB_ILK);
  1757. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1758. I915_WRITE(WM0_PIPEB_ILK, val |
  1759. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1760. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1761. " plane %d, cursor: %d\n",
  1762. plane_wm, cursor_wm);
  1763. enabled |= 1 << PIPE_B;
  1764. }
  1765. if (g4x_compute_wm0(dev, PIPE_C,
  1766. &sandybridge_display_wm_info, latency,
  1767. &sandybridge_cursor_wm_info, latency,
  1768. &plane_wm, &cursor_wm)) {
  1769. val = I915_READ(WM0_PIPEC_IVB);
  1770. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1771. I915_WRITE(WM0_PIPEC_IVB, val |
  1772. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1773. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1774. " plane %d, cursor: %d\n",
  1775. plane_wm, cursor_wm);
  1776. enabled |= 1 << PIPE_C;
  1777. }
  1778. /*
  1779. * Calculate and update the self-refresh watermark only when one
  1780. * display plane is used.
  1781. *
  1782. * SNB support 3 levels of watermark.
  1783. *
  1784. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1785. * and disabled in the descending order
  1786. *
  1787. */
  1788. I915_WRITE(WM3_LP_ILK, 0);
  1789. I915_WRITE(WM2_LP_ILK, 0);
  1790. I915_WRITE(WM1_LP_ILK, 0);
  1791. if (!single_plane_enabled(enabled) ||
  1792. dev_priv->sprite_scaling_enabled)
  1793. return;
  1794. enabled = ffs(enabled) - 1;
  1795. /* WM1 */
  1796. if (!ironlake_compute_srwm(dev, 1, enabled,
  1797. dev_priv->wm.pri_latency[1] * 500,
  1798. &sandybridge_display_srwm_info,
  1799. &sandybridge_cursor_srwm_info,
  1800. &fbc_wm, &plane_wm, &cursor_wm))
  1801. return;
  1802. I915_WRITE(WM1_LP_ILK,
  1803. WM1_LP_SR_EN |
  1804. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1805. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1806. (plane_wm << WM1_LP_SR_SHIFT) |
  1807. cursor_wm);
  1808. /* WM2 */
  1809. if (!ironlake_compute_srwm(dev, 2, enabled,
  1810. dev_priv->wm.pri_latency[2] * 500,
  1811. &sandybridge_display_srwm_info,
  1812. &sandybridge_cursor_srwm_info,
  1813. &fbc_wm, &plane_wm, &cursor_wm))
  1814. return;
  1815. I915_WRITE(WM2_LP_ILK,
  1816. WM2_LP_EN |
  1817. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1818. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1819. (plane_wm << WM1_LP_SR_SHIFT) |
  1820. cursor_wm);
  1821. /* WM3, note we have to correct the cursor latency */
  1822. if (!ironlake_compute_srwm(dev, 3, enabled,
  1823. dev_priv->wm.pri_latency[3] * 500,
  1824. &sandybridge_display_srwm_info,
  1825. &sandybridge_cursor_srwm_info,
  1826. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1827. !ironlake_compute_srwm(dev, 3, enabled,
  1828. dev_priv->wm.cur_latency[3] * 500,
  1829. &sandybridge_display_srwm_info,
  1830. &sandybridge_cursor_srwm_info,
  1831. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1832. return;
  1833. I915_WRITE(WM3_LP_ILK,
  1834. WM3_LP_EN |
  1835. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1836. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1837. (plane_wm << WM1_LP_SR_SHIFT) |
  1838. cursor_wm);
  1839. }
  1840. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1841. struct drm_crtc *crtc)
  1842. {
  1843. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1844. uint32_t pixel_rate;
  1845. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1846. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1847. * adjust the pixel_rate here. */
  1848. if (intel_crtc->config.pch_pfit.enabled) {
  1849. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1850. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1851. pipe_w = intel_crtc->config.pipe_src_w;
  1852. pipe_h = intel_crtc->config.pipe_src_h;
  1853. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1854. pfit_h = pfit_size & 0xFFFF;
  1855. if (pipe_w < pfit_w)
  1856. pipe_w = pfit_w;
  1857. if (pipe_h < pfit_h)
  1858. pipe_h = pfit_h;
  1859. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1860. pfit_w * pfit_h);
  1861. }
  1862. return pixel_rate;
  1863. }
  1864. /* latency must be in 0.1us units. */
  1865. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1866. uint32_t latency)
  1867. {
  1868. uint64_t ret;
  1869. if (WARN(latency == 0, "Latency value missing\n"))
  1870. return UINT_MAX;
  1871. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1872. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1873. return ret;
  1874. }
  1875. /* latency must be in 0.1us units. */
  1876. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1877. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1878. uint32_t latency)
  1879. {
  1880. uint32_t ret;
  1881. if (WARN(latency == 0, "Latency value missing\n"))
  1882. return UINT_MAX;
  1883. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1884. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1885. ret = DIV_ROUND_UP(ret, 64) + 2;
  1886. return ret;
  1887. }
  1888. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1889. uint8_t bytes_per_pixel)
  1890. {
  1891. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1892. }
  1893. struct hsw_pipe_wm_parameters {
  1894. bool active;
  1895. uint32_t pipe_htotal;
  1896. uint32_t pixel_rate;
  1897. struct intel_plane_wm_parameters pri;
  1898. struct intel_plane_wm_parameters spr;
  1899. struct intel_plane_wm_parameters cur;
  1900. };
  1901. struct hsw_wm_maximums {
  1902. uint16_t pri;
  1903. uint16_t spr;
  1904. uint16_t cur;
  1905. uint16_t fbc;
  1906. };
  1907. /* used in computing the new watermarks state */
  1908. struct intel_wm_config {
  1909. unsigned int num_pipes_active;
  1910. bool sprites_enabled;
  1911. bool sprites_scaled;
  1912. };
  1913. /*
  1914. * For both WM_PIPE and WM_LP.
  1915. * mem_value must be in 0.1us units.
  1916. */
  1917. static uint32_t ilk_compute_pri_wm(const struct hsw_pipe_wm_parameters *params,
  1918. uint32_t mem_value,
  1919. bool is_lp)
  1920. {
  1921. uint32_t method1, method2;
  1922. if (!params->active || !params->pri.enabled)
  1923. return 0;
  1924. method1 = ilk_wm_method1(params->pixel_rate,
  1925. params->pri.bytes_per_pixel,
  1926. mem_value);
  1927. if (!is_lp)
  1928. return method1;
  1929. method2 = ilk_wm_method2(params->pixel_rate,
  1930. params->pipe_htotal,
  1931. params->pri.horiz_pixels,
  1932. params->pri.bytes_per_pixel,
  1933. mem_value);
  1934. return min(method1, method2);
  1935. }
  1936. /*
  1937. * For both WM_PIPE and WM_LP.
  1938. * mem_value must be in 0.1us units.
  1939. */
  1940. static uint32_t ilk_compute_spr_wm(const struct hsw_pipe_wm_parameters *params,
  1941. uint32_t mem_value)
  1942. {
  1943. uint32_t method1, method2;
  1944. if (!params->active || !params->spr.enabled)
  1945. return 0;
  1946. method1 = ilk_wm_method1(params->pixel_rate,
  1947. params->spr.bytes_per_pixel,
  1948. mem_value);
  1949. method2 = ilk_wm_method2(params->pixel_rate,
  1950. params->pipe_htotal,
  1951. params->spr.horiz_pixels,
  1952. params->spr.bytes_per_pixel,
  1953. mem_value);
  1954. return min(method1, method2);
  1955. }
  1956. /*
  1957. * For both WM_PIPE and WM_LP.
  1958. * mem_value must be in 0.1us units.
  1959. */
  1960. static uint32_t ilk_compute_cur_wm(const struct hsw_pipe_wm_parameters *params,
  1961. uint32_t mem_value)
  1962. {
  1963. if (!params->active || !params->cur.enabled)
  1964. return 0;
  1965. return ilk_wm_method2(params->pixel_rate,
  1966. params->pipe_htotal,
  1967. params->cur.horiz_pixels,
  1968. params->cur.bytes_per_pixel,
  1969. mem_value);
  1970. }
  1971. /* Only for WM_LP. */
  1972. static uint32_t ilk_compute_fbc_wm(const struct hsw_pipe_wm_parameters *params,
  1973. uint32_t pri_val)
  1974. {
  1975. if (!params->active || !params->pri.enabled)
  1976. return 0;
  1977. return ilk_wm_fbc(pri_val,
  1978. params->pri.horiz_pixels,
  1979. params->pri.bytes_per_pixel);
  1980. }
  1981. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1982. {
  1983. if (INTEL_INFO(dev)->gen >= 7)
  1984. return 768;
  1985. else
  1986. return 512;
  1987. }
  1988. /* Calculate the maximum primary/sprite plane watermark */
  1989. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1990. int level,
  1991. const struct intel_wm_config *config,
  1992. enum intel_ddb_partitioning ddb_partitioning,
  1993. bool is_sprite)
  1994. {
  1995. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1996. unsigned int max;
  1997. /* if sprites aren't enabled, sprites get nothing */
  1998. if (is_sprite && !config->sprites_enabled)
  1999. return 0;
  2000. /* HSW allows LP1+ watermarks even with multiple pipes */
  2001. if (level == 0 || config->num_pipes_active > 1) {
  2002. fifo_size /= INTEL_INFO(dev)->num_pipes;
  2003. /*
  2004. * For some reason the non self refresh
  2005. * FIFO size is only half of the self
  2006. * refresh FIFO size on ILK/SNB.
  2007. */
  2008. if (INTEL_INFO(dev)->gen <= 6)
  2009. fifo_size /= 2;
  2010. }
  2011. if (config->sprites_enabled) {
  2012. /* level 0 is always calculated with 1:1 split */
  2013. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  2014. if (is_sprite)
  2015. fifo_size *= 5;
  2016. fifo_size /= 6;
  2017. } else {
  2018. fifo_size /= 2;
  2019. }
  2020. }
  2021. /* clamp to max that the registers can hold */
  2022. if (INTEL_INFO(dev)->gen >= 7)
  2023. /* IVB/HSW primary/sprite plane watermarks */
  2024. max = level == 0 ? 127 : 1023;
  2025. else if (!is_sprite)
  2026. /* ILK/SNB primary plane watermarks */
  2027. max = level == 0 ? 127 : 511;
  2028. else
  2029. /* ILK/SNB sprite plane watermarks */
  2030. max = level == 0 ? 63 : 255;
  2031. return min(fifo_size, max);
  2032. }
  2033. /* Calculate the maximum cursor plane watermark */
  2034. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  2035. int level,
  2036. const struct intel_wm_config *config)
  2037. {
  2038. /* HSW LP1+ watermarks w/ multiple pipes */
  2039. if (level > 0 && config->num_pipes_active > 1)
  2040. return 64;
  2041. /* otherwise just report max that registers can hold */
  2042. if (INTEL_INFO(dev)->gen >= 7)
  2043. return level == 0 ? 63 : 255;
  2044. else
  2045. return level == 0 ? 31 : 63;
  2046. }
  2047. /* Calculate the maximum FBC watermark */
  2048. static unsigned int ilk_fbc_wm_max(void)
  2049. {
  2050. /* max that registers can hold */
  2051. return 15;
  2052. }
  2053. static void ilk_wm_max(struct drm_device *dev,
  2054. int level,
  2055. const struct intel_wm_config *config,
  2056. enum intel_ddb_partitioning ddb_partitioning,
  2057. struct hsw_wm_maximums *max)
  2058. {
  2059. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  2060. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  2061. max->cur = ilk_cursor_wm_max(dev, level, config);
  2062. max->fbc = ilk_fbc_wm_max();
  2063. }
  2064. static bool ilk_check_wm(int level,
  2065. const struct hsw_wm_maximums *max,
  2066. struct intel_wm_level *result)
  2067. {
  2068. bool ret;
  2069. /* already determined to be invalid? */
  2070. if (!result->enable)
  2071. return false;
  2072. result->enable = result->pri_val <= max->pri &&
  2073. result->spr_val <= max->spr &&
  2074. result->cur_val <= max->cur;
  2075. ret = result->enable;
  2076. /*
  2077. * HACK until we can pre-compute everything,
  2078. * and thus fail gracefully if LP0 watermarks
  2079. * are exceeded...
  2080. */
  2081. if (level == 0 && !result->enable) {
  2082. if (result->pri_val > max->pri)
  2083. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  2084. level, result->pri_val, max->pri);
  2085. if (result->spr_val > max->spr)
  2086. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  2087. level, result->spr_val, max->spr);
  2088. if (result->cur_val > max->cur)
  2089. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  2090. level, result->cur_val, max->cur);
  2091. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  2092. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  2093. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  2094. result->enable = true;
  2095. }
  2096. DRM_DEBUG_KMS("WM%d: %sabled\n", level, result->enable ? "en" : "dis");
  2097. return ret;
  2098. }
  2099. static void ilk_compute_wm_level(struct drm_i915_private *dev_priv,
  2100. int level,
  2101. const struct hsw_pipe_wm_parameters *p,
  2102. struct intel_wm_level *result)
  2103. {
  2104. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  2105. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  2106. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  2107. /* WM1+ latency values stored in 0.5us units */
  2108. if (level > 0) {
  2109. pri_latency *= 5;
  2110. spr_latency *= 5;
  2111. cur_latency *= 5;
  2112. }
  2113. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  2114. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  2115. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  2116. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  2117. result->enable = true;
  2118. }
  2119. static uint32_t
  2120. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  2121. {
  2122. struct drm_i915_private *dev_priv = dev->dev_private;
  2123. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2124. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  2125. u32 linetime, ips_linetime;
  2126. if (!intel_crtc_active(crtc))
  2127. return 0;
  2128. /* The WM are computed with base on how long it takes to fill a single
  2129. * row at the given clock rate, multiplied by 8.
  2130. * */
  2131. linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
  2132. ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
  2133. intel_ddi_get_cdclk_freq(dev_priv));
  2134. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  2135. PIPE_WM_LINETIME_TIME(linetime);
  2136. }
  2137. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2138. {
  2139. struct drm_i915_private *dev_priv = dev->dev_private;
  2140. if (IS_HASWELL(dev)) {
  2141. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  2142. wm[0] = (sskpd >> 56) & 0xFF;
  2143. if (wm[0] == 0)
  2144. wm[0] = sskpd & 0xF;
  2145. wm[1] = (sskpd >> 4) & 0xFF;
  2146. wm[2] = (sskpd >> 12) & 0xFF;
  2147. wm[3] = (sskpd >> 20) & 0x1FF;
  2148. wm[4] = (sskpd >> 32) & 0x1FF;
  2149. } else if (INTEL_INFO(dev)->gen >= 6) {
  2150. uint32_t sskpd = I915_READ(MCH_SSKPD);
  2151. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  2152. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  2153. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  2154. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  2155. } else if (INTEL_INFO(dev)->gen >= 5) {
  2156. uint32_t mltr = I915_READ(MLTR_ILK);
  2157. /* ILK primary LP0 latency is 700 ns */
  2158. wm[0] = 7;
  2159. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  2160. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  2161. }
  2162. }
  2163. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2164. {
  2165. /* ILK sprite LP0 latency is 1300 ns */
  2166. if (INTEL_INFO(dev)->gen == 5)
  2167. wm[0] = 13;
  2168. }
  2169. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2170. {
  2171. /* ILK cursor LP0 latency is 1300 ns */
  2172. if (INTEL_INFO(dev)->gen == 5)
  2173. wm[0] = 13;
  2174. /* WaDoubleCursorLP3Latency:ivb */
  2175. if (IS_IVYBRIDGE(dev))
  2176. wm[3] *= 2;
  2177. }
  2178. static int ilk_wm_max_level(const struct drm_device *dev)
  2179. {
  2180. /* how many WM levels are we expecting */
  2181. if (IS_HASWELL(dev))
  2182. return 4;
  2183. else if (INTEL_INFO(dev)->gen >= 6)
  2184. return 3;
  2185. else
  2186. return 2;
  2187. }
  2188. static void intel_print_wm_latency(struct drm_device *dev,
  2189. const char *name,
  2190. const uint16_t wm[5])
  2191. {
  2192. int level, max_level = ilk_wm_max_level(dev);
  2193. for (level = 0; level <= max_level; level++) {
  2194. unsigned int latency = wm[level];
  2195. if (latency == 0) {
  2196. DRM_ERROR("%s WM%d latency not provided\n",
  2197. name, level);
  2198. continue;
  2199. }
  2200. /* WM1+ latency values in 0.5us units */
  2201. if (level > 0)
  2202. latency *= 5;
  2203. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  2204. name, level, wm[level],
  2205. latency / 10, latency % 10);
  2206. }
  2207. }
  2208. static void intel_setup_wm_latency(struct drm_device *dev)
  2209. {
  2210. struct drm_i915_private *dev_priv = dev->dev_private;
  2211. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  2212. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  2213. sizeof(dev_priv->wm.pri_latency));
  2214. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  2215. sizeof(dev_priv->wm.pri_latency));
  2216. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  2217. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  2218. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  2219. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  2220. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  2221. }
  2222. static void hsw_compute_wm_parameters(struct drm_crtc *crtc,
  2223. struct hsw_pipe_wm_parameters *p,
  2224. struct intel_wm_config *config)
  2225. {
  2226. struct drm_device *dev = crtc->dev;
  2227. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2228. enum pipe pipe = intel_crtc->pipe;
  2229. struct drm_plane *plane;
  2230. p->active = intel_crtc_active(crtc);
  2231. if (p->active) {
  2232. p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
  2233. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  2234. p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  2235. p->cur.bytes_per_pixel = 4;
  2236. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  2237. p->cur.horiz_pixels = 64;
  2238. /* TODO: for now, assume primary and cursor planes are always enabled. */
  2239. p->pri.enabled = true;
  2240. p->cur.enabled = true;
  2241. }
  2242. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2243. config->num_pipes_active += intel_crtc_active(crtc);
  2244. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2245. struct intel_plane *intel_plane = to_intel_plane(plane);
  2246. if (intel_plane->pipe == pipe)
  2247. p->spr = intel_plane->wm;
  2248. config->sprites_enabled |= intel_plane->wm.enabled;
  2249. config->sprites_scaled |= intel_plane->wm.scaled;
  2250. }
  2251. }
  2252. /* Compute new watermarks for the pipe */
  2253. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  2254. const struct hsw_pipe_wm_parameters *params,
  2255. struct intel_pipe_wm *pipe_wm)
  2256. {
  2257. struct drm_device *dev = crtc->dev;
  2258. struct drm_i915_private *dev_priv = dev->dev_private;
  2259. int level, max_level = ilk_wm_max_level(dev);
  2260. /* LP0 watermark maximums depend on this pipe alone */
  2261. struct intel_wm_config config = {
  2262. .num_pipes_active = 1,
  2263. .sprites_enabled = params->spr.enabled,
  2264. .sprites_scaled = params->spr.scaled,
  2265. };
  2266. struct hsw_wm_maximums max;
  2267. /* LP0 watermarks always use 1/2 DDB partitioning */
  2268. ilk_wm_max(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  2269. for (level = 0; level <= max_level; level++)
  2270. ilk_compute_wm_level(dev_priv, level, params,
  2271. &pipe_wm->wm[level]);
  2272. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  2273. /* At least LP0 must be valid */
  2274. return ilk_check_wm(0, &max, &pipe_wm->wm[0]);
  2275. }
  2276. /*
  2277. * Merge the watermarks from all active pipes for a specific level.
  2278. */
  2279. static void ilk_merge_wm_level(struct drm_device *dev,
  2280. int level,
  2281. struct intel_wm_level *ret_wm)
  2282. {
  2283. const struct intel_crtc *intel_crtc;
  2284. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  2285. const struct intel_wm_level *wm =
  2286. &intel_crtc->wm.active.wm[level];
  2287. if (!wm->enable)
  2288. return;
  2289. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  2290. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  2291. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2292. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2293. }
  2294. ret_wm->enable = true;
  2295. }
  2296. /*
  2297. * Merge all low power watermarks for all active pipes.
  2298. */
  2299. static void ilk_wm_merge(struct drm_device *dev,
  2300. const struct hsw_wm_maximums *max,
  2301. struct intel_pipe_wm *merged)
  2302. {
  2303. int level, max_level = ilk_wm_max_level(dev);
  2304. merged->fbc_wm_enabled = true;
  2305. /* merge each WM1+ level */
  2306. for (level = 1; level <= max_level; level++) {
  2307. struct intel_wm_level *wm = &merged->wm[level];
  2308. ilk_merge_wm_level(dev, level, wm);
  2309. if (!ilk_check_wm(level, max, wm))
  2310. break;
  2311. /*
  2312. * The spec says it is preferred to disable
  2313. * FBC WMs instead of disabling a WM level.
  2314. */
  2315. if (wm->fbc_val > max->fbc) {
  2316. merged->fbc_wm_enabled = false;
  2317. wm->fbc_val = 0;
  2318. }
  2319. }
  2320. }
  2321. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2322. {
  2323. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2324. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2325. }
  2326. static void hsw_compute_wm_results(struct drm_device *dev,
  2327. const struct intel_pipe_wm *merged,
  2328. enum intel_ddb_partitioning partitioning,
  2329. struct hsw_wm_values *results)
  2330. {
  2331. struct intel_crtc *intel_crtc;
  2332. int level, wm_lp;
  2333. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2334. results->partitioning = partitioning;
  2335. /* LP1+ register values */
  2336. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2337. const struct intel_wm_level *r;
  2338. level = ilk_wm_lp_to_level(wm_lp, merged);
  2339. r = &merged->wm[level];
  2340. if (!r->enable)
  2341. break;
  2342. results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
  2343. r->fbc_val,
  2344. r->pri_val,
  2345. r->cur_val);
  2346. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2347. }
  2348. /* LP0 register values */
  2349. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  2350. enum pipe pipe = intel_crtc->pipe;
  2351. const struct intel_wm_level *r =
  2352. &intel_crtc->wm.active.wm[0];
  2353. if (WARN_ON(!r->enable))
  2354. continue;
  2355. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2356. results->wm_pipe[pipe] =
  2357. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2358. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2359. r->cur_val;
  2360. }
  2361. }
  2362. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2363. * case both are at the same level. Prefer r1 in case they're the same. */
  2364. static struct intel_pipe_wm *hsw_find_best_result(struct drm_device *dev,
  2365. struct intel_pipe_wm *r1,
  2366. struct intel_pipe_wm *r2)
  2367. {
  2368. int level, max_level = ilk_wm_max_level(dev);
  2369. int level1 = 0, level2 = 0;
  2370. for (level = 1; level <= max_level; level++) {
  2371. if (r1->wm[level].enable)
  2372. level1 = level;
  2373. if (r2->wm[level].enable)
  2374. level2 = level;
  2375. }
  2376. if (level1 == level2) {
  2377. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2378. return r2;
  2379. else
  2380. return r1;
  2381. } else if (level1 > level2) {
  2382. return r1;
  2383. } else {
  2384. return r2;
  2385. }
  2386. }
  2387. /* dirty bits used to track which watermarks need changes */
  2388. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2389. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2390. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2391. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2392. #define WM_DIRTY_FBC (1 << 24)
  2393. #define WM_DIRTY_DDB (1 << 25)
  2394. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2395. const struct hsw_wm_values *old,
  2396. const struct hsw_wm_values *new)
  2397. {
  2398. unsigned int dirty = 0;
  2399. enum pipe pipe;
  2400. int wm_lp;
  2401. for_each_pipe(pipe) {
  2402. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2403. dirty |= WM_DIRTY_LINETIME(pipe);
  2404. /* Must disable LP1+ watermarks too */
  2405. dirty |= WM_DIRTY_LP_ALL;
  2406. }
  2407. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2408. dirty |= WM_DIRTY_PIPE(pipe);
  2409. /* Must disable LP1+ watermarks too */
  2410. dirty |= WM_DIRTY_LP_ALL;
  2411. }
  2412. }
  2413. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2414. dirty |= WM_DIRTY_FBC;
  2415. /* Must disable LP1+ watermarks too */
  2416. dirty |= WM_DIRTY_LP_ALL;
  2417. }
  2418. if (old->partitioning != new->partitioning) {
  2419. dirty |= WM_DIRTY_DDB;
  2420. /* Must disable LP1+ watermarks too */
  2421. dirty |= WM_DIRTY_LP_ALL;
  2422. }
  2423. /* LP1+ watermarks already deemed dirty, no need to continue */
  2424. if (dirty & WM_DIRTY_LP_ALL)
  2425. return dirty;
  2426. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2427. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2428. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2429. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2430. break;
  2431. }
  2432. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2433. for (; wm_lp <= 3; wm_lp++)
  2434. dirty |= WM_DIRTY_LP(wm_lp);
  2435. return dirty;
  2436. }
  2437. /*
  2438. * The spec says we shouldn't write when we don't need, because every write
  2439. * causes WMs to be re-evaluated, expending some power.
  2440. */
  2441. static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
  2442. struct hsw_wm_values *results)
  2443. {
  2444. struct hsw_wm_values previous;
  2445. unsigned int dirty;
  2446. uint32_t val;
  2447. previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
  2448. previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
  2449. previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
  2450. previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
  2451. previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
  2452. previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
  2453. previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2454. previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2455. previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2456. previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
  2457. previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
  2458. previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
  2459. previous.partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2460. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2461. previous.enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2462. dirty = ilk_compute_wm_dirty(dev_priv->dev, &previous, results);
  2463. if (!dirty)
  2464. return;
  2465. if (dirty & WM_DIRTY_LP(3) && previous.wm_lp[2] != 0)
  2466. I915_WRITE(WM3_LP_ILK, 0);
  2467. if (dirty & WM_DIRTY_LP(2) && previous.wm_lp[1] != 0)
  2468. I915_WRITE(WM2_LP_ILK, 0);
  2469. if (dirty & WM_DIRTY_LP(1) && previous.wm_lp[0] != 0)
  2470. I915_WRITE(WM1_LP_ILK, 0);
  2471. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2472. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2473. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2474. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2475. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2476. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2477. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2478. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2479. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2480. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2481. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2482. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2483. if (dirty & WM_DIRTY_DDB) {
  2484. val = I915_READ(WM_MISC);
  2485. if (results->partitioning == INTEL_DDB_PART_1_2)
  2486. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2487. else
  2488. val |= WM_MISC_DATA_PARTITION_5_6;
  2489. I915_WRITE(WM_MISC, val);
  2490. }
  2491. if (dirty & WM_DIRTY_FBC) {
  2492. val = I915_READ(DISP_ARB_CTL);
  2493. if (results->enable_fbc_wm)
  2494. val &= ~DISP_FBC_WM_DIS;
  2495. else
  2496. val |= DISP_FBC_WM_DIS;
  2497. I915_WRITE(DISP_ARB_CTL, val);
  2498. }
  2499. if (dirty & WM_DIRTY_LP(1) && previous.wm_lp_spr[0] != results->wm_lp_spr[0])
  2500. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2501. if (dirty & WM_DIRTY_LP(2) && previous.wm_lp_spr[1] != results->wm_lp_spr[1])
  2502. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2503. if (dirty & WM_DIRTY_LP(3) && previous.wm_lp_spr[2] != results->wm_lp_spr[2])
  2504. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2505. if (dirty & WM_DIRTY_LP(1) && results->wm_lp[0] != 0)
  2506. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2507. if (dirty & WM_DIRTY_LP(2) && results->wm_lp[1] != 0)
  2508. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2509. if (dirty & WM_DIRTY_LP(3) && results->wm_lp[2] != 0)
  2510. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2511. dev_priv->wm.hw = *results;
  2512. }
  2513. static void haswell_update_wm(struct drm_crtc *crtc)
  2514. {
  2515. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2516. struct drm_device *dev = crtc->dev;
  2517. struct drm_i915_private *dev_priv = dev->dev_private;
  2518. struct hsw_wm_maximums max;
  2519. struct hsw_pipe_wm_parameters params = {};
  2520. struct hsw_wm_values results = {};
  2521. enum intel_ddb_partitioning partitioning;
  2522. struct intel_pipe_wm pipe_wm = {};
  2523. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2524. struct intel_wm_config config = {};
  2525. hsw_compute_wm_parameters(crtc, &params, &config);
  2526. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2527. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2528. return;
  2529. intel_crtc->wm.active = pipe_wm;
  2530. ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2531. ilk_wm_merge(dev, &max, &lp_wm_1_2);
  2532. /* 5/6 split only in single pipe config on IVB+ */
  2533. if (INTEL_INFO(dev)->gen >= 7 && config.num_pipes_active == 1) {
  2534. ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2535. ilk_wm_merge(dev, &max, &lp_wm_5_6);
  2536. best_lp_wm = hsw_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2537. } else {
  2538. best_lp_wm = &lp_wm_1_2;
  2539. }
  2540. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2541. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2542. hsw_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2543. hsw_write_wm_values(dev_priv, &results);
  2544. }
  2545. static void haswell_update_sprite_wm(struct drm_plane *plane,
  2546. struct drm_crtc *crtc,
  2547. uint32_t sprite_width, int pixel_size,
  2548. bool enabled, bool scaled)
  2549. {
  2550. struct intel_plane *intel_plane = to_intel_plane(plane);
  2551. intel_plane->wm.enabled = enabled;
  2552. intel_plane->wm.scaled = scaled;
  2553. intel_plane->wm.horiz_pixels = sprite_width;
  2554. intel_plane->wm.bytes_per_pixel = pixel_size;
  2555. haswell_update_wm(crtc);
  2556. }
  2557. static bool
  2558. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  2559. uint32_t sprite_width, int pixel_size,
  2560. const struct intel_watermark_params *display,
  2561. int display_latency_ns, int *sprite_wm)
  2562. {
  2563. struct drm_crtc *crtc;
  2564. int clock;
  2565. int entries, tlb_miss;
  2566. crtc = intel_get_crtc_for_plane(dev, plane);
  2567. if (!intel_crtc_active(crtc)) {
  2568. *sprite_wm = display->guard_size;
  2569. return false;
  2570. }
  2571. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2572. /* Use the small buffer method to calculate the sprite watermark */
  2573. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  2574. tlb_miss = display->fifo_size*display->cacheline_size -
  2575. sprite_width * 8;
  2576. if (tlb_miss > 0)
  2577. entries += tlb_miss;
  2578. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  2579. *sprite_wm = entries + display->guard_size;
  2580. if (*sprite_wm > (int)display->max_wm)
  2581. *sprite_wm = display->max_wm;
  2582. return true;
  2583. }
  2584. static bool
  2585. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  2586. uint32_t sprite_width, int pixel_size,
  2587. const struct intel_watermark_params *display,
  2588. int latency_ns, int *sprite_wm)
  2589. {
  2590. struct drm_crtc *crtc;
  2591. unsigned long line_time_us;
  2592. int clock;
  2593. int line_count, line_size;
  2594. int small, large;
  2595. int entries;
  2596. if (!latency_ns) {
  2597. *sprite_wm = 0;
  2598. return false;
  2599. }
  2600. crtc = intel_get_crtc_for_plane(dev, plane);
  2601. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2602. if (!clock) {
  2603. *sprite_wm = 0;
  2604. return false;
  2605. }
  2606. line_time_us = (sprite_width * 1000) / clock;
  2607. if (!line_time_us) {
  2608. *sprite_wm = 0;
  2609. return false;
  2610. }
  2611. line_count = (latency_ns / line_time_us + 1000) / 1000;
  2612. line_size = sprite_width * pixel_size;
  2613. /* Use the minimum of the small and large buffer method for primary */
  2614. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  2615. large = line_count * line_size;
  2616. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  2617. *sprite_wm = entries + display->guard_size;
  2618. return *sprite_wm > 0x3ff ? false : true;
  2619. }
  2620. static void sandybridge_update_sprite_wm(struct drm_plane *plane,
  2621. struct drm_crtc *crtc,
  2622. uint32_t sprite_width, int pixel_size,
  2623. bool enabled, bool scaled)
  2624. {
  2625. struct drm_device *dev = plane->dev;
  2626. struct drm_i915_private *dev_priv = dev->dev_private;
  2627. int pipe = to_intel_plane(plane)->pipe;
  2628. int latency = dev_priv->wm.spr_latency[0] * 100; /* In unit 0.1us */
  2629. u32 val;
  2630. int sprite_wm, reg;
  2631. int ret;
  2632. if (!enabled)
  2633. return;
  2634. switch (pipe) {
  2635. case 0:
  2636. reg = WM0_PIPEA_ILK;
  2637. break;
  2638. case 1:
  2639. reg = WM0_PIPEB_ILK;
  2640. break;
  2641. case 2:
  2642. reg = WM0_PIPEC_IVB;
  2643. break;
  2644. default:
  2645. return; /* bad pipe */
  2646. }
  2647. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  2648. &sandybridge_display_wm_info,
  2649. latency, &sprite_wm);
  2650. if (!ret) {
  2651. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  2652. pipe_name(pipe));
  2653. return;
  2654. }
  2655. val = I915_READ(reg);
  2656. val &= ~WM0_PIPE_SPRITE_MASK;
  2657. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  2658. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  2659. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2660. pixel_size,
  2661. &sandybridge_display_srwm_info,
  2662. dev_priv->wm.spr_latency[1] * 500,
  2663. &sprite_wm);
  2664. if (!ret) {
  2665. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  2666. pipe_name(pipe));
  2667. return;
  2668. }
  2669. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  2670. /* Only IVB has two more LP watermarks for sprite */
  2671. if (!IS_IVYBRIDGE(dev))
  2672. return;
  2673. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2674. pixel_size,
  2675. &sandybridge_display_srwm_info,
  2676. dev_priv->wm.spr_latency[2] * 500,
  2677. &sprite_wm);
  2678. if (!ret) {
  2679. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  2680. pipe_name(pipe));
  2681. return;
  2682. }
  2683. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  2684. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2685. pixel_size,
  2686. &sandybridge_display_srwm_info,
  2687. dev_priv->wm.spr_latency[3] * 500,
  2688. &sprite_wm);
  2689. if (!ret) {
  2690. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  2691. pipe_name(pipe));
  2692. return;
  2693. }
  2694. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  2695. }
  2696. /**
  2697. * intel_update_watermarks - update FIFO watermark values based on current modes
  2698. *
  2699. * Calculate watermark values for the various WM regs based on current mode
  2700. * and plane configuration.
  2701. *
  2702. * There are several cases to deal with here:
  2703. * - normal (i.e. non-self-refresh)
  2704. * - self-refresh (SR) mode
  2705. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2706. * - lines are small relative to FIFO size (buffer can hold more than 2
  2707. * lines), so need to account for TLB latency
  2708. *
  2709. * The normal calculation is:
  2710. * watermark = dotclock * bytes per pixel * latency
  2711. * where latency is platform & configuration dependent (we assume pessimal
  2712. * values here).
  2713. *
  2714. * The SR calculation is:
  2715. * watermark = (trunc(latency/line time)+1) * surface width *
  2716. * bytes per pixel
  2717. * where
  2718. * line time = htotal / dotclock
  2719. * surface width = hdisplay for normal plane and 64 for cursor
  2720. * and latency is assumed to be high, as above.
  2721. *
  2722. * The final value programmed to the register should always be rounded up,
  2723. * and include an extra 2 entries to account for clock crossings.
  2724. *
  2725. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2726. * to set the non-SR watermarks to 8.
  2727. */
  2728. void intel_update_watermarks(struct drm_crtc *crtc)
  2729. {
  2730. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2731. if (dev_priv->display.update_wm)
  2732. dev_priv->display.update_wm(crtc);
  2733. }
  2734. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2735. struct drm_crtc *crtc,
  2736. uint32_t sprite_width, int pixel_size,
  2737. bool enabled, bool scaled)
  2738. {
  2739. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2740. if (dev_priv->display.update_sprite_wm)
  2741. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2742. pixel_size, enabled, scaled);
  2743. }
  2744. static struct drm_i915_gem_object *
  2745. intel_alloc_context_page(struct drm_device *dev)
  2746. {
  2747. struct drm_i915_gem_object *ctx;
  2748. int ret;
  2749. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2750. ctx = i915_gem_alloc_object(dev, 4096);
  2751. if (!ctx) {
  2752. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2753. return NULL;
  2754. }
  2755. ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
  2756. if (ret) {
  2757. DRM_ERROR("failed to pin power context: %d\n", ret);
  2758. goto err_unref;
  2759. }
  2760. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2761. if (ret) {
  2762. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2763. goto err_unpin;
  2764. }
  2765. return ctx;
  2766. err_unpin:
  2767. i915_gem_object_unpin(ctx);
  2768. err_unref:
  2769. drm_gem_object_unreference(&ctx->base);
  2770. return NULL;
  2771. }
  2772. /**
  2773. * Lock protecting IPS related data structures
  2774. */
  2775. DEFINE_SPINLOCK(mchdev_lock);
  2776. /* Global for IPS driver to get at the current i915 device. Protected by
  2777. * mchdev_lock. */
  2778. static struct drm_i915_private *i915_mch_dev;
  2779. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2780. {
  2781. struct drm_i915_private *dev_priv = dev->dev_private;
  2782. u16 rgvswctl;
  2783. assert_spin_locked(&mchdev_lock);
  2784. rgvswctl = I915_READ16(MEMSWCTL);
  2785. if (rgvswctl & MEMCTL_CMD_STS) {
  2786. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2787. return false; /* still busy with another command */
  2788. }
  2789. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2790. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2791. I915_WRITE16(MEMSWCTL, rgvswctl);
  2792. POSTING_READ16(MEMSWCTL);
  2793. rgvswctl |= MEMCTL_CMD_STS;
  2794. I915_WRITE16(MEMSWCTL, rgvswctl);
  2795. return true;
  2796. }
  2797. static void ironlake_enable_drps(struct drm_device *dev)
  2798. {
  2799. struct drm_i915_private *dev_priv = dev->dev_private;
  2800. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2801. u8 fmax, fmin, fstart, vstart;
  2802. spin_lock_irq(&mchdev_lock);
  2803. /* Enable temp reporting */
  2804. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2805. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2806. /* 100ms RC evaluation intervals */
  2807. I915_WRITE(RCUPEI, 100000);
  2808. I915_WRITE(RCDNEI, 100000);
  2809. /* Set max/min thresholds to 90ms and 80ms respectively */
  2810. I915_WRITE(RCBMAXAVG, 90000);
  2811. I915_WRITE(RCBMINAVG, 80000);
  2812. I915_WRITE(MEMIHYST, 1);
  2813. /* Set up min, max, and cur for interrupt handling */
  2814. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2815. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2816. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2817. MEMMODE_FSTART_SHIFT;
  2818. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2819. PXVFREQ_PX_SHIFT;
  2820. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2821. dev_priv->ips.fstart = fstart;
  2822. dev_priv->ips.max_delay = fstart;
  2823. dev_priv->ips.min_delay = fmin;
  2824. dev_priv->ips.cur_delay = fstart;
  2825. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2826. fmax, fmin, fstart);
  2827. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2828. /*
  2829. * Interrupts will be enabled in ironlake_irq_postinstall
  2830. */
  2831. I915_WRITE(VIDSTART, vstart);
  2832. POSTING_READ(VIDSTART);
  2833. rgvmodectl |= MEMMODE_SWMODE_EN;
  2834. I915_WRITE(MEMMODECTL, rgvmodectl);
  2835. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2836. DRM_ERROR("stuck trying to change perf mode\n");
  2837. mdelay(1);
  2838. ironlake_set_drps(dev, fstart);
  2839. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2840. I915_READ(0x112e0);
  2841. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2842. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2843. getrawmonotonic(&dev_priv->ips.last_time2);
  2844. spin_unlock_irq(&mchdev_lock);
  2845. }
  2846. static void ironlake_disable_drps(struct drm_device *dev)
  2847. {
  2848. struct drm_i915_private *dev_priv = dev->dev_private;
  2849. u16 rgvswctl;
  2850. spin_lock_irq(&mchdev_lock);
  2851. rgvswctl = I915_READ16(MEMSWCTL);
  2852. /* Ack interrupts, disable EFC interrupt */
  2853. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2854. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2855. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2856. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2857. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2858. /* Go back to the starting frequency */
  2859. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2860. mdelay(1);
  2861. rgvswctl |= MEMCTL_CMD_STS;
  2862. I915_WRITE(MEMSWCTL, rgvswctl);
  2863. mdelay(1);
  2864. spin_unlock_irq(&mchdev_lock);
  2865. }
  2866. /* There's a funny hw issue where the hw returns all 0 when reading from
  2867. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2868. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2869. * all limits and the gpu stuck at whatever frequency it is at atm).
  2870. */
  2871. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  2872. {
  2873. u32 limits;
  2874. limits = 0;
  2875. if (*val >= dev_priv->rps.max_delay)
  2876. *val = dev_priv->rps.max_delay;
  2877. limits |= dev_priv->rps.max_delay << 24;
  2878. /* Only set the down limit when we've reached the lowest level to avoid
  2879. * getting more interrupts, otherwise leave this clear. This prevents a
  2880. * race in the hw when coming out of rc6: There's a tiny window where
  2881. * the hw runs at the minimal clock before selecting the desired
  2882. * frequency, if the down threshold expires in that window we will not
  2883. * receive a down interrupt. */
  2884. if (*val <= dev_priv->rps.min_delay) {
  2885. *val = dev_priv->rps.min_delay;
  2886. limits |= dev_priv->rps.min_delay << 16;
  2887. }
  2888. return limits;
  2889. }
  2890. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2891. {
  2892. int new_power;
  2893. new_power = dev_priv->rps.power;
  2894. switch (dev_priv->rps.power) {
  2895. case LOW_POWER:
  2896. if (val > dev_priv->rps.rpe_delay + 1 && val > dev_priv->rps.cur_delay)
  2897. new_power = BETWEEN;
  2898. break;
  2899. case BETWEEN:
  2900. if (val <= dev_priv->rps.rpe_delay && val < dev_priv->rps.cur_delay)
  2901. new_power = LOW_POWER;
  2902. else if (val >= dev_priv->rps.rp0_delay && val > dev_priv->rps.cur_delay)
  2903. new_power = HIGH_POWER;
  2904. break;
  2905. case HIGH_POWER:
  2906. if (val < (dev_priv->rps.rp1_delay + dev_priv->rps.rp0_delay) >> 1 && val < dev_priv->rps.cur_delay)
  2907. new_power = BETWEEN;
  2908. break;
  2909. }
  2910. /* Max/min bins are special */
  2911. if (val == dev_priv->rps.min_delay)
  2912. new_power = LOW_POWER;
  2913. if (val == dev_priv->rps.max_delay)
  2914. new_power = HIGH_POWER;
  2915. if (new_power == dev_priv->rps.power)
  2916. return;
  2917. /* Note the units here are not exactly 1us, but 1280ns. */
  2918. switch (new_power) {
  2919. case LOW_POWER:
  2920. /* Upclock if more than 95% busy over 16ms */
  2921. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2922. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2923. /* Downclock if less than 85% busy over 32ms */
  2924. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2925. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2926. I915_WRITE(GEN6_RP_CONTROL,
  2927. GEN6_RP_MEDIA_TURBO |
  2928. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2929. GEN6_RP_MEDIA_IS_GFX |
  2930. GEN6_RP_ENABLE |
  2931. GEN6_RP_UP_BUSY_AVG |
  2932. GEN6_RP_DOWN_IDLE_AVG);
  2933. break;
  2934. case BETWEEN:
  2935. /* Upclock if more than 90% busy over 13ms */
  2936. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2937. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2938. /* Downclock if less than 75% busy over 32ms */
  2939. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2940. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2941. I915_WRITE(GEN6_RP_CONTROL,
  2942. GEN6_RP_MEDIA_TURBO |
  2943. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2944. GEN6_RP_MEDIA_IS_GFX |
  2945. GEN6_RP_ENABLE |
  2946. GEN6_RP_UP_BUSY_AVG |
  2947. GEN6_RP_DOWN_IDLE_AVG);
  2948. break;
  2949. case HIGH_POWER:
  2950. /* Upclock if more than 85% busy over 10ms */
  2951. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2952. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2953. /* Downclock if less than 60% busy over 32ms */
  2954. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2955. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2956. I915_WRITE(GEN6_RP_CONTROL,
  2957. GEN6_RP_MEDIA_TURBO |
  2958. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2959. GEN6_RP_MEDIA_IS_GFX |
  2960. GEN6_RP_ENABLE |
  2961. GEN6_RP_UP_BUSY_AVG |
  2962. GEN6_RP_DOWN_IDLE_AVG);
  2963. break;
  2964. }
  2965. dev_priv->rps.power = new_power;
  2966. dev_priv->rps.last_adj = 0;
  2967. }
  2968. void gen6_set_rps(struct drm_device *dev, u8 val)
  2969. {
  2970. struct drm_i915_private *dev_priv = dev->dev_private;
  2971. u32 limits = gen6_rps_limits(dev_priv, &val);
  2972. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2973. WARN_ON(val > dev_priv->rps.max_delay);
  2974. WARN_ON(val < dev_priv->rps.min_delay);
  2975. if (val == dev_priv->rps.cur_delay)
  2976. return;
  2977. gen6_set_rps_thresholds(dev_priv, val);
  2978. if (IS_HASWELL(dev))
  2979. I915_WRITE(GEN6_RPNSWREQ,
  2980. HSW_FREQUENCY(val));
  2981. else
  2982. I915_WRITE(GEN6_RPNSWREQ,
  2983. GEN6_FREQUENCY(val) |
  2984. GEN6_OFFSET(0) |
  2985. GEN6_AGGRESSIVE_TURBO);
  2986. /* Make sure we continue to get interrupts
  2987. * until we hit the minimum or maximum frequencies.
  2988. */
  2989. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2990. POSTING_READ(GEN6_RPNSWREQ);
  2991. dev_priv->rps.cur_delay = val;
  2992. trace_intel_gpu_freq_change(val * 50);
  2993. }
  2994. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2995. {
  2996. mutex_lock(&dev_priv->rps.hw_lock);
  2997. if (dev_priv->rps.enabled) {
  2998. if (dev_priv->info->is_valleyview)
  2999. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3000. else
  3001. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3002. dev_priv->rps.last_adj = 0;
  3003. }
  3004. mutex_unlock(&dev_priv->rps.hw_lock);
  3005. }
  3006. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  3007. {
  3008. mutex_lock(&dev_priv->rps.hw_lock);
  3009. if (dev_priv->rps.enabled) {
  3010. if (dev_priv->info->is_valleyview)
  3011. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  3012. else
  3013. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  3014. dev_priv->rps.last_adj = 0;
  3015. }
  3016. mutex_unlock(&dev_priv->rps.hw_lock);
  3017. }
  3018. /*
  3019. * Wait until the previous freq change has completed,
  3020. * or the timeout elapsed, and then update our notion
  3021. * of the current GPU frequency.
  3022. */
  3023. static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
  3024. {
  3025. u32 pval;
  3026. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3027. if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
  3028. DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
  3029. pval >>= 8;
  3030. if (pval != dev_priv->rps.cur_delay)
  3031. DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
  3032. vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
  3033. dev_priv->rps.cur_delay,
  3034. vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
  3035. dev_priv->rps.cur_delay = pval;
  3036. }
  3037. void valleyview_set_rps(struct drm_device *dev, u8 val)
  3038. {
  3039. struct drm_i915_private *dev_priv = dev->dev_private;
  3040. gen6_rps_limits(dev_priv, &val);
  3041. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3042. WARN_ON(val > dev_priv->rps.max_delay);
  3043. WARN_ON(val < dev_priv->rps.min_delay);
  3044. vlv_update_rps_cur_delay(dev_priv);
  3045. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  3046. vlv_gpu_freq(dev_priv->mem_freq,
  3047. dev_priv->rps.cur_delay),
  3048. dev_priv->rps.cur_delay,
  3049. vlv_gpu_freq(dev_priv->mem_freq, val), val);
  3050. if (val == dev_priv->rps.cur_delay)
  3051. return;
  3052. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  3053. dev_priv->rps.cur_delay = val;
  3054. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
  3055. }
  3056. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  3057. {
  3058. struct drm_i915_private *dev_priv = dev->dev_private;
  3059. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  3060. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  3061. /* Complete PM interrupt masking here doesn't race with the rps work
  3062. * item again unmasking PM interrupts because that is using a different
  3063. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  3064. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  3065. spin_lock_irq(&dev_priv->irq_lock);
  3066. dev_priv->rps.pm_iir = 0;
  3067. spin_unlock_irq(&dev_priv->irq_lock);
  3068. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  3069. }
  3070. static void gen6_disable_rps(struct drm_device *dev)
  3071. {
  3072. struct drm_i915_private *dev_priv = dev->dev_private;
  3073. I915_WRITE(GEN6_RC_CONTROL, 0);
  3074. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  3075. gen6_disable_rps_interrupts(dev);
  3076. }
  3077. static void valleyview_disable_rps(struct drm_device *dev)
  3078. {
  3079. struct drm_i915_private *dev_priv = dev->dev_private;
  3080. I915_WRITE(GEN6_RC_CONTROL, 0);
  3081. gen6_disable_rps_interrupts(dev);
  3082. if (dev_priv->vlv_pctx) {
  3083. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3084. dev_priv->vlv_pctx = NULL;
  3085. }
  3086. }
  3087. int intel_enable_rc6(const struct drm_device *dev)
  3088. {
  3089. /* No RC6 before Ironlake */
  3090. if (INTEL_INFO(dev)->gen < 5)
  3091. return 0;
  3092. /* Respect the kernel parameter if it is set */
  3093. if (i915_enable_rc6 >= 0)
  3094. return i915_enable_rc6;
  3095. /* Disable RC6 on Ironlake */
  3096. if (INTEL_INFO(dev)->gen == 5)
  3097. return 0;
  3098. if (IS_HASWELL(dev)) {
  3099. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  3100. return INTEL_RC6_ENABLE;
  3101. }
  3102. /* snb/ivb have more than one rc6 state. */
  3103. if (INTEL_INFO(dev)->gen == 6) {
  3104. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  3105. return INTEL_RC6_ENABLE;
  3106. }
  3107. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  3108. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  3109. }
  3110. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  3111. {
  3112. struct drm_i915_private *dev_priv = dev->dev_private;
  3113. u32 enabled_intrs;
  3114. spin_lock_irq(&dev_priv->irq_lock);
  3115. WARN_ON(dev_priv->rps.pm_iir);
  3116. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  3117. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  3118. spin_unlock_irq(&dev_priv->irq_lock);
  3119. /* only unmask PM interrupts we need. Mask all others. */
  3120. enabled_intrs = GEN6_PM_RPS_EVENTS;
  3121. /* IVB and SNB hard hangs on looping batchbuffer
  3122. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3123. */
  3124. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  3125. enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
  3126. I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
  3127. }
  3128. static void gen6_enable_rps(struct drm_device *dev)
  3129. {
  3130. struct drm_i915_private *dev_priv = dev->dev_private;
  3131. struct intel_ring_buffer *ring;
  3132. u32 rp_state_cap;
  3133. u32 gt_perf_status;
  3134. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  3135. u32 gtfifodbg;
  3136. int rc6_mode;
  3137. int i, ret;
  3138. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3139. /* Here begins a magic sequence of register writes to enable
  3140. * auto-downclocking.
  3141. *
  3142. * Perhaps there might be some value in exposing these to
  3143. * userspace...
  3144. */
  3145. I915_WRITE(GEN6_RC_STATE, 0);
  3146. /* Clear the DBG now so we don't confuse earlier errors */
  3147. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3148. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3149. I915_WRITE(GTFIFODBG, gtfifodbg);
  3150. }
  3151. gen6_gt_force_wake_get(dev_priv);
  3152. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3153. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  3154. /* In units of 50MHz */
  3155. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  3156. dev_priv->rps.min_delay = (rp_state_cap >> 16) & 0xff;
  3157. dev_priv->rps.rp1_delay = (rp_state_cap >> 8) & 0xff;
  3158. dev_priv->rps.rp0_delay = (rp_state_cap >> 0) & 0xff;
  3159. dev_priv->rps.rpe_delay = dev_priv->rps.rp1_delay;
  3160. dev_priv->rps.cur_delay = 0;
  3161. /* disable the counters and set deterministic thresholds */
  3162. I915_WRITE(GEN6_RC_CONTROL, 0);
  3163. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  3164. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  3165. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  3166. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3167. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3168. for_each_ring(ring, dev_priv, i)
  3169. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3170. I915_WRITE(GEN6_RC_SLEEP, 0);
  3171. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  3172. if (INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev))
  3173. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3174. else
  3175. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3176. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3177. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3178. /* Check if we are enabling RC6 */
  3179. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3180. if (rc6_mode & INTEL_RC6_ENABLE)
  3181. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3182. /* We don't use those on Haswell */
  3183. if (!IS_HASWELL(dev)) {
  3184. if (rc6_mode & INTEL_RC6p_ENABLE)
  3185. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3186. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3187. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3188. }
  3189. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  3190. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3191. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3192. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3193. I915_WRITE(GEN6_RC_CONTROL,
  3194. rc6_mask |
  3195. GEN6_RC_CTL_EI_MODE(1) |
  3196. GEN6_RC_CTL_HW_ENABLE);
  3197. /* Power down if completely idle for over 50ms */
  3198. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  3199. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3200. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3201. if (!ret) {
  3202. pcu_mbox = 0;
  3203. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3204. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3205. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3206. (dev_priv->rps.max_delay & 0xff) * 50,
  3207. (pcu_mbox & 0xff) * 50);
  3208. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  3209. }
  3210. } else {
  3211. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3212. }
  3213. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3214. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  3215. gen6_enable_rps_interrupts(dev);
  3216. rc6vids = 0;
  3217. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3218. if (IS_GEN6(dev) && ret) {
  3219. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3220. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3221. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3222. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3223. rc6vids &= 0xffff00;
  3224. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3225. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3226. if (ret)
  3227. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3228. }
  3229. gen6_gt_force_wake_put(dev_priv);
  3230. }
  3231. void gen6_update_ring_freq(struct drm_device *dev)
  3232. {
  3233. struct drm_i915_private *dev_priv = dev->dev_private;
  3234. int min_freq = 15;
  3235. unsigned int gpu_freq;
  3236. unsigned int max_ia_freq, min_ring_freq;
  3237. int scaling_factor = 180;
  3238. struct cpufreq_policy *policy;
  3239. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3240. policy = cpufreq_cpu_get(0);
  3241. if (policy) {
  3242. max_ia_freq = policy->cpuinfo.max_freq;
  3243. cpufreq_cpu_put(policy);
  3244. } else {
  3245. /*
  3246. * Default to measured freq if none found, PCU will ensure we
  3247. * don't go over
  3248. */
  3249. max_ia_freq = tsc_khz;
  3250. }
  3251. /* Convert from kHz to MHz */
  3252. max_ia_freq /= 1000;
  3253. min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK) & 0xf;
  3254. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3255. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3256. /*
  3257. * For each potential GPU frequency, load a ring frequency we'd like
  3258. * to use for memory access. We do this by specifying the IA frequency
  3259. * the PCU should use as a reference to determine the ring frequency.
  3260. */
  3261. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  3262. gpu_freq--) {
  3263. int diff = dev_priv->rps.max_delay - gpu_freq;
  3264. unsigned int ia_freq = 0, ring_freq = 0;
  3265. if (IS_HASWELL(dev)) {
  3266. ring_freq = mult_frac(gpu_freq, 5, 4);
  3267. ring_freq = max(min_ring_freq, ring_freq);
  3268. /* leave ia_freq as the default, chosen by cpufreq */
  3269. } else {
  3270. /* On older processors, there is no separate ring
  3271. * clock domain, so in order to boost the bandwidth
  3272. * of the ring, we need to upclock the CPU (ia_freq).
  3273. *
  3274. * For GPU frequencies less than 750MHz,
  3275. * just use the lowest ring freq.
  3276. */
  3277. if (gpu_freq < min_freq)
  3278. ia_freq = 800;
  3279. else
  3280. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3281. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3282. }
  3283. sandybridge_pcode_write(dev_priv,
  3284. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3285. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3286. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3287. gpu_freq);
  3288. }
  3289. }
  3290. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3291. {
  3292. u32 val, rp0;
  3293. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3294. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3295. /* Clamp to max */
  3296. rp0 = min_t(u32, rp0, 0xea);
  3297. return rp0;
  3298. }
  3299. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3300. {
  3301. u32 val, rpe;
  3302. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3303. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3304. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3305. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3306. return rpe;
  3307. }
  3308. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3309. {
  3310. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3311. }
  3312. static void valleyview_setup_pctx(struct drm_device *dev)
  3313. {
  3314. struct drm_i915_private *dev_priv = dev->dev_private;
  3315. struct drm_i915_gem_object *pctx;
  3316. unsigned long pctx_paddr;
  3317. u32 pcbr;
  3318. int pctx_size = 24*1024;
  3319. pcbr = I915_READ(VLV_PCBR);
  3320. if (pcbr) {
  3321. /* BIOS set it up already, grab the pre-alloc'd space */
  3322. int pcbr_offset;
  3323. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3324. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3325. pcbr_offset,
  3326. I915_GTT_OFFSET_NONE,
  3327. pctx_size);
  3328. goto out;
  3329. }
  3330. /*
  3331. * From the Gunit register HAS:
  3332. * The Gfx driver is expected to program this register and ensure
  3333. * proper allocation within Gfx stolen memory. For example, this
  3334. * register should be programmed such than the PCBR range does not
  3335. * overlap with other ranges, such as the frame buffer, protected
  3336. * memory, or any other relevant ranges.
  3337. */
  3338. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3339. if (!pctx) {
  3340. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3341. return;
  3342. }
  3343. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3344. I915_WRITE(VLV_PCBR, pctx_paddr);
  3345. out:
  3346. dev_priv->vlv_pctx = pctx;
  3347. }
  3348. static void valleyview_enable_rps(struct drm_device *dev)
  3349. {
  3350. struct drm_i915_private *dev_priv = dev->dev_private;
  3351. struct intel_ring_buffer *ring;
  3352. u32 gtfifodbg, val, rc6_mode = 0;
  3353. int i;
  3354. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3355. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3356. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3357. gtfifodbg);
  3358. I915_WRITE(GTFIFODBG, gtfifodbg);
  3359. }
  3360. valleyview_setup_pctx(dev);
  3361. gen6_gt_force_wake_get(dev_priv);
  3362. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3363. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3364. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3365. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3366. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3367. I915_WRITE(GEN6_RP_CONTROL,
  3368. GEN6_RP_MEDIA_TURBO |
  3369. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3370. GEN6_RP_MEDIA_IS_GFX |
  3371. GEN6_RP_ENABLE |
  3372. GEN6_RP_UP_BUSY_AVG |
  3373. GEN6_RP_DOWN_IDLE_CONT);
  3374. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3375. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3376. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3377. for_each_ring(ring, dev_priv, i)
  3378. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3379. I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
  3380. /* allows RC6 residency counter to work */
  3381. I915_WRITE(VLV_COUNTER_CONTROL,
  3382. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3383. VLV_MEDIA_RC6_COUNT_EN |
  3384. VLV_RENDER_RC6_COUNT_EN));
  3385. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3386. rc6_mode = GEN7_RC_CTL_TO_MODE;
  3387. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3388. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3389. switch ((val >> 6) & 3) {
  3390. case 0:
  3391. case 1:
  3392. dev_priv->mem_freq = 800;
  3393. break;
  3394. case 2:
  3395. dev_priv->mem_freq = 1066;
  3396. break;
  3397. case 3:
  3398. dev_priv->mem_freq = 1333;
  3399. break;
  3400. }
  3401. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  3402. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3403. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3404. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3405. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3406. vlv_gpu_freq(dev_priv->mem_freq,
  3407. dev_priv->rps.cur_delay),
  3408. dev_priv->rps.cur_delay);
  3409. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  3410. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  3411. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3412. vlv_gpu_freq(dev_priv->mem_freq,
  3413. dev_priv->rps.max_delay),
  3414. dev_priv->rps.max_delay);
  3415. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3416. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3417. vlv_gpu_freq(dev_priv->mem_freq,
  3418. dev_priv->rps.rpe_delay),
  3419. dev_priv->rps.rpe_delay);
  3420. dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
  3421. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3422. vlv_gpu_freq(dev_priv->mem_freq,
  3423. dev_priv->rps.min_delay),
  3424. dev_priv->rps.min_delay);
  3425. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3426. vlv_gpu_freq(dev_priv->mem_freq,
  3427. dev_priv->rps.rpe_delay),
  3428. dev_priv->rps.rpe_delay);
  3429. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3430. gen6_enable_rps_interrupts(dev);
  3431. gen6_gt_force_wake_put(dev_priv);
  3432. }
  3433. void ironlake_teardown_rc6(struct drm_device *dev)
  3434. {
  3435. struct drm_i915_private *dev_priv = dev->dev_private;
  3436. if (dev_priv->ips.renderctx) {
  3437. i915_gem_object_unpin(dev_priv->ips.renderctx);
  3438. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3439. dev_priv->ips.renderctx = NULL;
  3440. }
  3441. if (dev_priv->ips.pwrctx) {
  3442. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  3443. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3444. dev_priv->ips.pwrctx = NULL;
  3445. }
  3446. }
  3447. static void ironlake_disable_rc6(struct drm_device *dev)
  3448. {
  3449. struct drm_i915_private *dev_priv = dev->dev_private;
  3450. if (I915_READ(PWRCTXA)) {
  3451. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3452. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3453. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3454. 50);
  3455. I915_WRITE(PWRCTXA, 0);
  3456. POSTING_READ(PWRCTXA);
  3457. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3458. POSTING_READ(RSTDBYCTL);
  3459. }
  3460. }
  3461. static int ironlake_setup_rc6(struct drm_device *dev)
  3462. {
  3463. struct drm_i915_private *dev_priv = dev->dev_private;
  3464. if (dev_priv->ips.renderctx == NULL)
  3465. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3466. if (!dev_priv->ips.renderctx)
  3467. return -ENOMEM;
  3468. if (dev_priv->ips.pwrctx == NULL)
  3469. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3470. if (!dev_priv->ips.pwrctx) {
  3471. ironlake_teardown_rc6(dev);
  3472. return -ENOMEM;
  3473. }
  3474. return 0;
  3475. }
  3476. static void ironlake_enable_rc6(struct drm_device *dev)
  3477. {
  3478. struct drm_i915_private *dev_priv = dev->dev_private;
  3479. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3480. bool was_interruptible;
  3481. int ret;
  3482. /* rc6 disabled by default due to repeated reports of hanging during
  3483. * boot and resume.
  3484. */
  3485. if (!intel_enable_rc6(dev))
  3486. return;
  3487. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3488. ret = ironlake_setup_rc6(dev);
  3489. if (ret)
  3490. return;
  3491. was_interruptible = dev_priv->mm.interruptible;
  3492. dev_priv->mm.interruptible = false;
  3493. /*
  3494. * GPU can automatically power down the render unit if given a page
  3495. * to save state.
  3496. */
  3497. ret = intel_ring_begin(ring, 6);
  3498. if (ret) {
  3499. ironlake_teardown_rc6(dev);
  3500. dev_priv->mm.interruptible = was_interruptible;
  3501. return;
  3502. }
  3503. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3504. intel_ring_emit(ring, MI_SET_CONTEXT);
  3505. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3506. MI_MM_SPACE_GTT |
  3507. MI_SAVE_EXT_STATE_EN |
  3508. MI_RESTORE_EXT_STATE_EN |
  3509. MI_RESTORE_INHIBIT);
  3510. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3511. intel_ring_emit(ring, MI_NOOP);
  3512. intel_ring_emit(ring, MI_FLUSH);
  3513. intel_ring_advance(ring);
  3514. /*
  3515. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3516. * does an implicit flush, combined with MI_FLUSH above, it should be
  3517. * safe to assume that renderctx is valid
  3518. */
  3519. ret = intel_ring_idle(ring);
  3520. dev_priv->mm.interruptible = was_interruptible;
  3521. if (ret) {
  3522. DRM_ERROR("failed to enable ironlake power savings\n");
  3523. ironlake_teardown_rc6(dev);
  3524. return;
  3525. }
  3526. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3527. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3528. }
  3529. static unsigned long intel_pxfreq(u32 vidfreq)
  3530. {
  3531. unsigned long freq;
  3532. int div = (vidfreq & 0x3f0000) >> 16;
  3533. int post = (vidfreq & 0x3000) >> 12;
  3534. int pre = (vidfreq & 0x7);
  3535. if (!pre)
  3536. return 0;
  3537. freq = ((div * 133333) / ((1<<post) * pre));
  3538. return freq;
  3539. }
  3540. static const struct cparams {
  3541. u16 i;
  3542. u16 t;
  3543. u16 m;
  3544. u16 c;
  3545. } cparams[] = {
  3546. { 1, 1333, 301, 28664 },
  3547. { 1, 1066, 294, 24460 },
  3548. { 1, 800, 294, 25192 },
  3549. { 0, 1333, 276, 27605 },
  3550. { 0, 1066, 276, 27605 },
  3551. { 0, 800, 231, 23784 },
  3552. };
  3553. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3554. {
  3555. u64 total_count, diff, ret;
  3556. u32 count1, count2, count3, m = 0, c = 0;
  3557. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3558. int i;
  3559. assert_spin_locked(&mchdev_lock);
  3560. diff1 = now - dev_priv->ips.last_time1;
  3561. /* Prevent division-by-zero if we are asking too fast.
  3562. * Also, we don't get interesting results if we are polling
  3563. * faster than once in 10ms, so just return the saved value
  3564. * in such cases.
  3565. */
  3566. if (diff1 <= 10)
  3567. return dev_priv->ips.chipset_power;
  3568. count1 = I915_READ(DMIEC);
  3569. count2 = I915_READ(DDREC);
  3570. count3 = I915_READ(CSIEC);
  3571. total_count = count1 + count2 + count3;
  3572. /* FIXME: handle per-counter overflow */
  3573. if (total_count < dev_priv->ips.last_count1) {
  3574. diff = ~0UL - dev_priv->ips.last_count1;
  3575. diff += total_count;
  3576. } else {
  3577. diff = total_count - dev_priv->ips.last_count1;
  3578. }
  3579. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3580. if (cparams[i].i == dev_priv->ips.c_m &&
  3581. cparams[i].t == dev_priv->ips.r_t) {
  3582. m = cparams[i].m;
  3583. c = cparams[i].c;
  3584. break;
  3585. }
  3586. }
  3587. diff = div_u64(diff, diff1);
  3588. ret = ((m * diff) + c);
  3589. ret = div_u64(ret, 10);
  3590. dev_priv->ips.last_count1 = total_count;
  3591. dev_priv->ips.last_time1 = now;
  3592. dev_priv->ips.chipset_power = ret;
  3593. return ret;
  3594. }
  3595. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3596. {
  3597. unsigned long val;
  3598. if (dev_priv->info->gen != 5)
  3599. return 0;
  3600. spin_lock_irq(&mchdev_lock);
  3601. val = __i915_chipset_val(dev_priv);
  3602. spin_unlock_irq(&mchdev_lock);
  3603. return val;
  3604. }
  3605. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3606. {
  3607. unsigned long m, x, b;
  3608. u32 tsfs;
  3609. tsfs = I915_READ(TSFS);
  3610. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3611. x = I915_READ8(TR1);
  3612. b = tsfs & TSFS_INTR_MASK;
  3613. return ((m * x) / 127) - b;
  3614. }
  3615. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3616. {
  3617. static const struct v_table {
  3618. u16 vd; /* in .1 mil */
  3619. u16 vm; /* in .1 mil */
  3620. } v_table[] = {
  3621. { 0, 0, },
  3622. { 375, 0, },
  3623. { 500, 0, },
  3624. { 625, 0, },
  3625. { 750, 0, },
  3626. { 875, 0, },
  3627. { 1000, 0, },
  3628. { 1125, 0, },
  3629. { 4125, 3000, },
  3630. { 4125, 3000, },
  3631. { 4125, 3000, },
  3632. { 4125, 3000, },
  3633. { 4125, 3000, },
  3634. { 4125, 3000, },
  3635. { 4125, 3000, },
  3636. { 4125, 3000, },
  3637. { 4125, 3000, },
  3638. { 4125, 3000, },
  3639. { 4125, 3000, },
  3640. { 4125, 3000, },
  3641. { 4125, 3000, },
  3642. { 4125, 3000, },
  3643. { 4125, 3000, },
  3644. { 4125, 3000, },
  3645. { 4125, 3000, },
  3646. { 4125, 3000, },
  3647. { 4125, 3000, },
  3648. { 4125, 3000, },
  3649. { 4125, 3000, },
  3650. { 4125, 3000, },
  3651. { 4125, 3000, },
  3652. { 4125, 3000, },
  3653. { 4250, 3125, },
  3654. { 4375, 3250, },
  3655. { 4500, 3375, },
  3656. { 4625, 3500, },
  3657. { 4750, 3625, },
  3658. { 4875, 3750, },
  3659. { 5000, 3875, },
  3660. { 5125, 4000, },
  3661. { 5250, 4125, },
  3662. { 5375, 4250, },
  3663. { 5500, 4375, },
  3664. { 5625, 4500, },
  3665. { 5750, 4625, },
  3666. { 5875, 4750, },
  3667. { 6000, 4875, },
  3668. { 6125, 5000, },
  3669. { 6250, 5125, },
  3670. { 6375, 5250, },
  3671. { 6500, 5375, },
  3672. { 6625, 5500, },
  3673. { 6750, 5625, },
  3674. { 6875, 5750, },
  3675. { 7000, 5875, },
  3676. { 7125, 6000, },
  3677. { 7250, 6125, },
  3678. { 7375, 6250, },
  3679. { 7500, 6375, },
  3680. { 7625, 6500, },
  3681. { 7750, 6625, },
  3682. { 7875, 6750, },
  3683. { 8000, 6875, },
  3684. { 8125, 7000, },
  3685. { 8250, 7125, },
  3686. { 8375, 7250, },
  3687. { 8500, 7375, },
  3688. { 8625, 7500, },
  3689. { 8750, 7625, },
  3690. { 8875, 7750, },
  3691. { 9000, 7875, },
  3692. { 9125, 8000, },
  3693. { 9250, 8125, },
  3694. { 9375, 8250, },
  3695. { 9500, 8375, },
  3696. { 9625, 8500, },
  3697. { 9750, 8625, },
  3698. { 9875, 8750, },
  3699. { 10000, 8875, },
  3700. { 10125, 9000, },
  3701. { 10250, 9125, },
  3702. { 10375, 9250, },
  3703. { 10500, 9375, },
  3704. { 10625, 9500, },
  3705. { 10750, 9625, },
  3706. { 10875, 9750, },
  3707. { 11000, 9875, },
  3708. { 11125, 10000, },
  3709. { 11250, 10125, },
  3710. { 11375, 10250, },
  3711. { 11500, 10375, },
  3712. { 11625, 10500, },
  3713. { 11750, 10625, },
  3714. { 11875, 10750, },
  3715. { 12000, 10875, },
  3716. { 12125, 11000, },
  3717. { 12250, 11125, },
  3718. { 12375, 11250, },
  3719. { 12500, 11375, },
  3720. { 12625, 11500, },
  3721. { 12750, 11625, },
  3722. { 12875, 11750, },
  3723. { 13000, 11875, },
  3724. { 13125, 12000, },
  3725. { 13250, 12125, },
  3726. { 13375, 12250, },
  3727. { 13500, 12375, },
  3728. { 13625, 12500, },
  3729. { 13750, 12625, },
  3730. { 13875, 12750, },
  3731. { 14000, 12875, },
  3732. { 14125, 13000, },
  3733. { 14250, 13125, },
  3734. { 14375, 13250, },
  3735. { 14500, 13375, },
  3736. { 14625, 13500, },
  3737. { 14750, 13625, },
  3738. { 14875, 13750, },
  3739. { 15000, 13875, },
  3740. { 15125, 14000, },
  3741. { 15250, 14125, },
  3742. { 15375, 14250, },
  3743. { 15500, 14375, },
  3744. { 15625, 14500, },
  3745. { 15750, 14625, },
  3746. { 15875, 14750, },
  3747. { 16000, 14875, },
  3748. { 16125, 15000, },
  3749. };
  3750. if (dev_priv->info->is_mobile)
  3751. return v_table[pxvid].vm;
  3752. else
  3753. return v_table[pxvid].vd;
  3754. }
  3755. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3756. {
  3757. struct timespec now, diff1;
  3758. u64 diff;
  3759. unsigned long diffms;
  3760. u32 count;
  3761. assert_spin_locked(&mchdev_lock);
  3762. getrawmonotonic(&now);
  3763. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3764. /* Don't divide by 0 */
  3765. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3766. if (!diffms)
  3767. return;
  3768. count = I915_READ(GFXEC);
  3769. if (count < dev_priv->ips.last_count2) {
  3770. diff = ~0UL - dev_priv->ips.last_count2;
  3771. diff += count;
  3772. } else {
  3773. diff = count - dev_priv->ips.last_count2;
  3774. }
  3775. dev_priv->ips.last_count2 = count;
  3776. dev_priv->ips.last_time2 = now;
  3777. /* More magic constants... */
  3778. diff = diff * 1181;
  3779. diff = div_u64(diff, diffms * 10);
  3780. dev_priv->ips.gfx_power = diff;
  3781. }
  3782. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3783. {
  3784. if (dev_priv->info->gen != 5)
  3785. return;
  3786. spin_lock_irq(&mchdev_lock);
  3787. __i915_update_gfx_val(dev_priv);
  3788. spin_unlock_irq(&mchdev_lock);
  3789. }
  3790. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3791. {
  3792. unsigned long t, corr, state1, corr2, state2;
  3793. u32 pxvid, ext_v;
  3794. assert_spin_locked(&mchdev_lock);
  3795. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3796. pxvid = (pxvid >> 24) & 0x7f;
  3797. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3798. state1 = ext_v;
  3799. t = i915_mch_val(dev_priv);
  3800. /* Revel in the empirically derived constants */
  3801. /* Correction factor in 1/100000 units */
  3802. if (t > 80)
  3803. corr = ((t * 2349) + 135940);
  3804. else if (t >= 50)
  3805. corr = ((t * 964) + 29317);
  3806. else /* < 50 */
  3807. corr = ((t * 301) + 1004);
  3808. corr = corr * ((150142 * state1) / 10000 - 78642);
  3809. corr /= 100000;
  3810. corr2 = (corr * dev_priv->ips.corr);
  3811. state2 = (corr2 * state1) / 10000;
  3812. state2 /= 100; /* convert to mW */
  3813. __i915_update_gfx_val(dev_priv);
  3814. return dev_priv->ips.gfx_power + state2;
  3815. }
  3816. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3817. {
  3818. unsigned long val;
  3819. if (dev_priv->info->gen != 5)
  3820. return 0;
  3821. spin_lock_irq(&mchdev_lock);
  3822. val = __i915_gfx_val(dev_priv);
  3823. spin_unlock_irq(&mchdev_lock);
  3824. return val;
  3825. }
  3826. /**
  3827. * i915_read_mch_val - return value for IPS use
  3828. *
  3829. * Calculate and return a value for the IPS driver to use when deciding whether
  3830. * we have thermal and power headroom to increase CPU or GPU power budget.
  3831. */
  3832. unsigned long i915_read_mch_val(void)
  3833. {
  3834. struct drm_i915_private *dev_priv;
  3835. unsigned long chipset_val, graphics_val, ret = 0;
  3836. spin_lock_irq(&mchdev_lock);
  3837. if (!i915_mch_dev)
  3838. goto out_unlock;
  3839. dev_priv = i915_mch_dev;
  3840. chipset_val = __i915_chipset_val(dev_priv);
  3841. graphics_val = __i915_gfx_val(dev_priv);
  3842. ret = chipset_val + graphics_val;
  3843. out_unlock:
  3844. spin_unlock_irq(&mchdev_lock);
  3845. return ret;
  3846. }
  3847. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3848. /**
  3849. * i915_gpu_raise - raise GPU frequency limit
  3850. *
  3851. * Raise the limit; IPS indicates we have thermal headroom.
  3852. */
  3853. bool i915_gpu_raise(void)
  3854. {
  3855. struct drm_i915_private *dev_priv;
  3856. bool ret = true;
  3857. spin_lock_irq(&mchdev_lock);
  3858. if (!i915_mch_dev) {
  3859. ret = false;
  3860. goto out_unlock;
  3861. }
  3862. dev_priv = i915_mch_dev;
  3863. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3864. dev_priv->ips.max_delay--;
  3865. out_unlock:
  3866. spin_unlock_irq(&mchdev_lock);
  3867. return ret;
  3868. }
  3869. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3870. /**
  3871. * i915_gpu_lower - lower GPU frequency limit
  3872. *
  3873. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3874. * frequency maximum.
  3875. */
  3876. bool i915_gpu_lower(void)
  3877. {
  3878. struct drm_i915_private *dev_priv;
  3879. bool ret = true;
  3880. spin_lock_irq(&mchdev_lock);
  3881. if (!i915_mch_dev) {
  3882. ret = false;
  3883. goto out_unlock;
  3884. }
  3885. dev_priv = i915_mch_dev;
  3886. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3887. dev_priv->ips.max_delay++;
  3888. out_unlock:
  3889. spin_unlock_irq(&mchdev_lock);
  3890. return ret;
  3891. }
  3892. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3893. /**
  3894. * i915_gpu_busy - indicate GPU business to IPS
  3895. *
  3896. * Tell the IPS driver whether or not the GPU is busy.
  3897. */
  3898. bool i915_gpu_busy(void)
  3899. {
  3900. struct drm_i915_private *dev_priv;
  3901. struct intel_ring_buffer *ring;
  3902. bool ret = false;
  3903. int i;
  3904. spin_lock_irq(&mchdev_lock);
  3905. if (!i915_mch_dev)
  3906. goto out_unlock;
  3907. dev_priv = i915_mch_dev;
  3908. for_each_ring(ring, dev_priv, i)
  3909. ret |= !list_empty(&ring->request_list);
  3910. out_unlock:
  3911. spin_unlock_irq(&mchdev_lock);
  3912. return ret;
  3913. }
  3914. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3915. /**
  3916. * i915_gpu_turbo_disable - disable graphics turbo
  3917. *
  3918. * Disable graphics turbo by resetting the max frequency and setting the
  3919. * current frequency to the default.
  3920. */
  3921. bool i915_gpu_turbo_disable(void)
  3922. {
  3923. struct drm_i915_private *dev_priv;
  3924. bool ret = true;
  3925. spin_lock_irq(&mchdev_lock);
  3926. if (!i915_mch_dev) {
  3927. ret = false;
  3928. goto out_unlock;
  3929. }
  3930. dev_priv = i915_mch_dev;
  3931. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3932. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3933. ret = false;
  3934. out_unlock:
  3935. spin_unlock_irq(&mchdev_lock);
  3936. return ret;
  3937. }
  3938. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3939. /**
  3940. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3941. * IPS got loaded first.
  3942. *
  3943. * This awkward dance is so that neither module has to depend on the
  3944. * other in order for IPS to do the appropriate communication of
  3945. * GPU turbo limits to i915.
  3946. */
  3947. static void
  3948. ips_ping_for_i915_load(void)
  3949. {
  3950. void (*link)(void);
  3951. link = symbol_get(ips_link_to_i915_driver);
  3952. if (link) {
  3953. link();
  3954. symbol_put(ips_link_to_i915_driver);
  3955. }
  3956. }
  3957. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3958. {
  3959. /* We only register the i915 ips part with intel-ips once everything is
  3960. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3961. spin_lock_irq(&mchdev_lock);
  3962. i915_mch_dev = dev_priv;
  3963. spin_unlock_irq(&mchdev_lock);
  3964. ips_ping_for_i915_load();
  3965. }
  3966. void intel_gpu_ips_teardown(void)
  3967. {
  3968. spin_lock_irq(&mchdev_lock);
  3969. i915_mch_dev = NULL;
  3970. spin_unlock_irq(&mchdev_lock);
  3971. }
  3972. static void intel_init_emon(struct drm_device *dev)
  3973. {
  3974. struct drm_i915_private *dev_priv = dev->dev_private;
  3975. u32 lcfuse;
  3976. u8 pxw[16];
  3977. int i;
  3978. /* Disable to program */
  3979. I915_WRITE(ECR, 0);
  3980. POSTING_READ(ECR);
  3981. /* Program energy weights for various events */
  3982. I915_WRITE(SDEW, 0x15040d00);
  3983. I915_WRITE(CSIEW0, 0x007f0000);
  3984. I915_WRITE(CSIEW1, 0x1e220004);
  3985. I915_WRITE(CSIEW2, 0x04000004);
  3986. for (i = 0; i < 5; i++)
  3987. I915_WRITE(PEW + (i * 4), 0);
  3988. for (i = 0; i < 3; i++)
  3989. I915_WRITE(DEW + (i * 4), 0);
  3990. /* Program P-state weights to account for frequency power adjustment */
  3991. for (i = 0; i < 16; i++) {
  3992. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3993. unsigned long freq = intel_pxfreq(pxvidfreq);
  3994. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3995. PXVFREQ_PX_SHIFT;
  3996. unsigned long val;
  3997. val = vid * vid;
  3998. val *= (freq / 1000);
  3999. val *= 255;
  4000. val /= (127*127*900);
  4001. if (val > 0xff)
  4002. DRM_ERROR("bad pxval: %ld\n", val);
  4003. pxw[i] = val;
  4004. }
  4005. /* Render standby states get 0 weight */
  4006. pxw[14] = 0;
  4007. pxw[15] = 0;
  4008. for (i = 0; i < 4; i++) {
  4009. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4010. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4011. I915_WRITE(PXW + (i * 4), val);
  4012. }
  4013. /* Adjust magic regs to magic values (more experimental results) */
  4014. I915_WRITE(OGW0, 0);
  4015. I915_WRITE(OGW1, 0);
  4016. I915_WRITE(EG0, 0x00007f00);
  4017. I915_WRITE(EG1, 0x0000000e);
  4018. I915_WRITE(EG2, 0x000e0000);
  4019. I915_WRITE(EG3, 0x68000300);
  4020. I915_WRITE(EG4, 0x42000000);
  4021. I915_WRITE(EG5, 0x00140031);
  4022. I915_WRITE(EG6, 0);
  4023. I915_WRITE(EG7, 0);
  4024. for (i = 0; i < 8; i++)
  4025. I915_WRITE(PXWL + (i * 4), 0);
  4026. /* Enable PMON + select events */
  4027. I915_WRITE(ECR, 0x80000019);
  4028. lcfuse = I915_READ(LCFUSE02);
  4029. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4030. }
  4031. void intel_disable_gt_powersave(struct drm_device *dev)
  4032. {
  4033. struct drm_i915_private *dev_priv = dev->dev_private;
  4034. /* Interrupts should be disabled already to avoid re-arming. */
  4035. WARN_ON(dev->irq_enabled);
  4036. if (IS_IRONLAKE_M(dev)) {
  4037. ironlake_disable_drps(dev);
  4038. ironlake_disable_rc6(dev);
  4039. } else if (INTEL_INFO(dev)->gen >= 6) {
  4040. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  4041. cancel_work_sync(&dev_priv->rps.work);
  4042. mutex_lock(&dev_priv->rps.hw_lock);
  4043. if (IS_VALLEYVIEW(dev))
  4044. valleyview_disable_rps(dev);
  4045. else
  4046. gen6_disable_rps(dev);
  4047. dev_priv->rps.enabled = false;
  4048. mutex_unlock(&dev_priv->rps.hw_lock);
  4049. }
  4050. }
  4051. static void intel_gen6_powersave_work(struct work_struct *work)
  4052. {
  4053. struct drm_i915_private *dev_priv =
  4054. container_of(work, struct drm_i915_private,
  4055. rps.delayed_resume_work.work);
  4056. struct drm_device *dev = dev_priv->dev;
  4057. mutex_lock(&dev_priv->rps.hw_lock);
  4058. if (IS_VALLEYVIEW(dev)) {
  4059. valleyview_enable_rps(dev);
  4060. } else {
  4061. gen6_enable_rps(dev);
  4062. gen6_update_ring_freq(dev);
  4063. }
  4064. dev_priv->rps.enabled = true;
  4065. mutex_unlock(&dev_priv->rps.hw_lock);
  4066. }
  4067. void intel_enable_gt_powersave(struct drm_device *dev)
  4068. {
  4069. struct drm_i915_private *dev_priv = dev->dev_private;
  4070. if (IS_IRONLAKE_M(dev)) {
  4071. ironlake_enable_drps(dev);
  4072. ironlake_enable_rc6(dev);
  4073. intel_init_emon(dev);
  4074. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  4075. /*
  4076. * PCU communication is slow and this doesn't need to be
  4077. * done at any specific time, so do this out of our fast path
  4078. * to make resume and init faster.
  4079. */
  4080. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  4081. round_jiffies_up_relative(HZ));
  4082. }
  4083. }
  4084. static void ibx_init_clock_gating(struct drm_device *dev)
  4085. {
  4086. struct drm_i915_private *dev_priv = dev->dev_private;
  4087. /*
  4088. * On Ibex Peak and Cougar Point, we need to disable clock
  4089. * gating for the panel power sequencer or it will fail to
  4090. * start up when no ports are active.
  4091. */
  4092. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4093. }
  4094. static void g4x_disable_trickle_feed(struct drm_device *dev)
  4095. {
  4096. struct drm_i915_private *dev_priv = dev->dev_private;
  4097. int pipe;
  4098. for_each_pipe(pipe) {
  4099. I915_WRITE(DSPCNTR(pipe),
  4100. I915_READ(DSPCNTR(pipe)) |
  4101. DISPPLANE_TRICKLE_FEED_DISABLE);
  4102. intel_flush_primary_plane(dev_priv, pipe);
  4103. }
  4104. }
  4105. static void ironlake_init_clock_gating(struct drm_device *dev)
  4106. {
  4107. struct drm_i915_private *dev_priv = dev->dev_private;
  4108. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4109. /*
  4110. * Required for FBC
  4111. * WaFbcDisableDpfcClockGating:ilk
  4112. */
  4113. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  4114. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  4115. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  4116. I915_WRITE(PCH_3DCGDIS0,
  4117. MARIUNIT_CLOCK_GATE_DISABLE |
  4118. SVSMUNIT_CLOCK_GATE_DISABLE);
  4119. I915_WRITE(PCH_3DCGDIS1,
  4120. VFMUNIT_CLOCK_GATE_DISABLE);
  4121. /*
  4122. * According to the spec the following bits should be set in
  4123. * order to enable memory self-refresh
  4124. * The bit 22/21 of 0x42004
  4125. * The bit 5 of 0x42020
  4126. * The bit 15 of 0x45000
  4127. */
  4128. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4129. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4130. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4131. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  4132. I915_WRITE(DISP_ARB_CTL,
  4133. (I915_READ(DISP_ARB_CTL) |
  4134. DISP_FBC_WM_DIS));
  4135. I915_WRITE(WM3_LP_ILK, 0);
  4136. I915_WRITE(WM2_LP_ILK, 0);
  4137. I915_WRITE(WM1_LP_ILK, 0);
  4138. /*
  4139. * Based on the document from hardware guys the following bits
  4140. * should be set unconditionally in order to enable FBC.
  4141. * The bit 22 of 0x42000
  4142. * The bit 22 of 0x42004
  4143. * The bit 7,8,9 of 0x42020.
  4144. */
  4145. if (IS_IRONLAKE_M(dev)) {
  4146. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4147. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4148. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4149. ILK_FBCQ_DIS);
  4150. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4151. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4152. ILK_DPARB_GATE);
  4153. }
  4154. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4155. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4156. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4157. ILK_ELPIN_409_SELECT);
  4158. I915_WRITE(_3D_CHICKEN2,
  4159. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4160. _3D_CHICKEN2_WM_READ_PIPELINED);
  4161. /* WaDisableRenderCachePipelinedFlush:ilk */
  4162. I915_WRITE(CACHE_MODE_0,
  4163. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4164. g4x_disable_trickle_feed(dev);
  4165. ibx_init_clock_gating(dev);
  4166. }
  4167. static void cpt_init_clock_gating(struct drm_device *dev)
  4168. {
  4169. struct drm_i915_private *dev_priv = dev->dev_private;
  4170. int pipe;
  4171. uint32_t val;
  4172. /*
  4173. * On Ibex Peak and Cougar Point, we need to disable clock
  4174. * gating for the panel power sequencer or it will fail to
  4175. * start up when no ports are active.
  4176. */
  4177. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4178. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4179. DPLS_EDP_PPS_FIX_DIS);
  4180. /* The below fixes the weird display corruption, a few pixels shifted
  4181. * downward, on (only) LVDS of some HP laptops with IVY.
  4182. */
  4183. for_each_pipe(pipe) {
  4184. val = I915_READ(TRANS_CHICKEN2(pipe));
  4185. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4186. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4187. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4188. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4189. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4190. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4191. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4192. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4193. }
  4194. /* WADP0ClockGatingDisable */
  4195. for_each_pipe(pipe) {
  4196. I915_WRITE(TRANS_CHICKEN1(pipe),
  4197. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4198. }
  4199. }
  4200. static void gen6_check_mch_setup(struct drm_device *dev)
  4201. {
  4202. struct drm_i915_private *dev_priv = dev->dev_private;
  4203. uint32_t tmp;
  4204. tmp = I915_READ(MCH_SSKPD);
  4205. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  4206. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  4207. DRM_INFO("This can cause pipe underruns and display issues.\n");
  4208. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  4209. }
  4210. }
  4211. static void gen6_init_clock_gating(struct drm_device *dev)
  4212. {
  4213. struct drm_i915_private *dev_priv = dev->dev_private;
  4214. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4215. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4216. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4217. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4218. ILK_ELPIN_409_SELECT);
  4219. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4220. I915_WRITE(_3D_CHICKEN,
  4221. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4222. /* WaSetupGtModeTdRowDispatch:snb */
  4223. if (IS_SNB_GT1(dev))
  4224. I915_WRITE(GEN6_GT_MODE,
  4225. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4226. I915_WRITE(WM3_LP_ILK, 0);
  4227. I915_WRITE(WM2_LP_ILK, 0);
  4228. I915_WRITE(WM1_LP_ILK, 0);
  4229. I915_WRITE(CACHE_MODE_0,
  4230. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4231. I915_WRITE(GEN6_UCGCTL1,
  4232. I915_READ(GEN6_UCGCTL1) |
  4233. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4234. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4235. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4236. * gating disable must be set. Failure to set it results in
  4237. * flickering pixels due to Z write ordering failures after
  4238. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4239. * Sanctuary and Tropics, and apparently anything else with
  4240. * alpha test or pixel discard.
  4241. *
  4242. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4243. * but we didn't debug actual testcases to find it out.
  4244. *
  4245. * Also apply WaDisableVDSUnitClockGating:snb and
  4246. * WaDisableRCPBUnitClockGating:snb.
  4247. */
  4248. I915_WRITE(GEN6_UCGCTL2,
  4249. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4250. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4251. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4252. /* Bspec says we need to always set all mask bits. */
  4253. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  4254. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  4255. /*
  4256. * According to the spec the following bits should be
  4257. * set in order to enable memory self-refresh and fbc:
  4258. * The bit21 and bit22 of 0x42000
  4259. * The bit21 and bit22 of 0x42004
  4260. * The bit5 and bit7 of 0x42020
  4261. * The bit14 of 0x70180
  4262. * The bit14 of 0x71180
  4263. *
  4264. * WaFbcAsynchFlipDisableFbcQueue:snb
  4265. */
  4266. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4267. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4268. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4269. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4270. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4271. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4272. I915_WRITE(ILK_DSPCLK_GATE_D,
  4273. I915_READ(ILK_DSPCLK_GATE_D) |
  4274. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4275. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4276. g4x_disable_trickle_feed(dev);
  4277. /* The default value should be 0x200 according to docs, but the two
  4278. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  4279. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  4280. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  4281. cpt_init_clock_gating(dev);
  4282. gen6_check_mch_setup(dev);
  4283. }
  4284. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4285. {
  4286. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4287. reg &= ~GEN7_FF_SCHED_MASK;
  4288. reg |= GEN7_FF_TS_SCHED_HW;
  4289. reg |= GEN7_FF_VS_SCHED_HW;
  4290. reg |= GEN7_FF_DS_SCHED_HW;
  4291. if (IS_HASWELL(dev_priv->dev))
  4292. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  4293. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4294. }
  4295. static void lpt_init_clock_gating(struct drm_device *dev)
  4296. {
  4297. struct drm_i915_private *dev_priv = dev->dev_private;
  4298. /*
  4299. * TODO: this bit should only be enabled when really needed, then
  4300. * disabled when not needed anymore in order to save power.
  4301. */
  4302. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4303. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4304. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4305. PCH_LP_PARTITION_LEVEL_DISABLE);
  4306. /* WADPOClockGatingDisable:hsw */
  4307. I915_WRITE(_TRANSA_CHICKEN1,
  4308. I915_READ(_TRANSA_CHICKEN1) |
  4309. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4310. }
  4311. static void lpt_suspend_hw(struct drm_device *dev)
  4312. {
  4313. struct drm_i915_private *dev_priv = dev->dev_private;
  4314. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4315. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4316. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4317. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4318. }
  4319. }
  4320. static void haswell_init_clock_gating(struct drm_device *dev)
  4321. {
  4322. struct drm_i915_private *dev_priv = dev->dev_private;
  4323. I915_WRITE(WM3_LP_ILK, 0);
  4324. I915_WRITE(WM2_LP_ILK, 0);
  4325. I915_WRITE(WM1_LP_ILK, 0);
  4326. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4327. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  4328. */
  4329. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4330. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  4331. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4332. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4333. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  4334. I915_WRITE(GEN7_L3CNTLREG1,
  4335. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4336. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4337. GEN7_WA_L3_CHICKEN_MODE);
  4338. /* This is required by WaCatErrorRejectionIssue:hsw */
  4339. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4340. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4341. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4342. /* WaVSRefCountFullforceMissDisable:hsw */
  4343. gen7_setup_fixed_func_scheduler(dev_priv);
  4344. /* WaDisable4x2SubspanOptimization:hsw */
  4345. I915_WRITE(CACHE_MODE_1,
  4346. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4347. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4348. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4349. /* WaRsPkgCStateDisplayPMReq:hsw */
  4350. I915_WRITE(CHICKEN_PAR1_1,
  4351. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4352. lpt_init_clock_gating(dev);
  4353. }
  4354. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4355. {
  4356. struct drm_i915_private *dev_priv = dev->dev_private;
  4357. uint32_t snpcr;
  4358. I915_WRITE(WM3_LP_ILK, 0);
  4359. I915_WRITE(WM2_LP_ILK, 0);
  4360. I915_WRITE(WM1_LP_ILK, 0);
  4361. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4362. /* WaDisableEarlyCull:ivb */
  4363. I915_WRITE(_3D_CHICKEN3,
  4364. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4365. /* WaDisableBackToBackFlipFix:ivb */
  4366. I915_WRITE(IVB_CHICKEN3,
  4367. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4368. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4369. /* WaDisablePSDDualDispatchEnable:ivb */
  4370. if (IS_IVB_GT1(dev))
  4371. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4372. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4373. else
  4374. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  4375. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4376. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4377. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4378. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4379. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4380. I915_WRITE(GEN7_L3CNTLREG1,
  4381. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4382. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4383. GEN7_WA_L3_CHICKEN_MODE);
  4384. if (IS_IVB_GT1(dev))
  4385. I915_WRITE(GEN7_ROW_CHICKEN2,
  4386. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4387. else
  4388. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4389. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4390. /* WaForceL3Serialization:ivb */
  4391. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4392. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4393. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4394. * gating disable must be set. Failure to set it results in
  4395. * flickering pixels due to Z write ordering failures after
  4396. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4397. * Sanctuary and Tropics, and apparently anything else with
  4398. * alpha test or pixel discard.
  4399. *
  4400. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4401. * but we didn't debug actual testcases to find it out.
  4402. *
  4403. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4404. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4405. */
  4406. I915_WRITE(GEN6_UCGCTL2,
  4407. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4408. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4409. /* This is required by WaCatErrorRejectionIssue:ivb */
  4410. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4411. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4412. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4413. g4x_disable_trickle_feed(dev);
  4414. /* WaVSRefCountFullforceMissDisable:ivb */
  4415. gen7_setup_fixed_func_scheduler(dev_priv);
  4416. /* WaDisable4x2SubspanOptimization:ivb */
  4417. I915_WRITE(CACHE_MODE_1,
  4418. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4419. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4420. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4421. snpcr |= GEN6_MBC_SNPCR_MED;
  4422. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4423. if (!HAS_PCH_NOP(dev))
  4424. cpt_init_clock_gating(dev);
  4425. gen6_check_mch_setup(dev);
  4426. }
  4427. static void valleyview_init_clock_gating(struct drm_device *dev)
  4428. {
  4429. struct drm_i915_private *dev_priv = dev->dev_private;
  4430. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4431. /* WaDisableEarlyCull:vlv */
  4432. I915_WRITE(_3D_CHICKEN3,
  4433. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4434. /* WaDisableBackToBackFlipFix:vlv */
  4435. I915_WRITE(IVB_CHICKEN3,
  4436. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4437. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4438. /* WaDisablePSDDualDispatchEnable:vlv */
  4439. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4440. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4441. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4442. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  4443. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4444. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4445. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  4446. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  4447. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  4448. /* WaForceL3Serialization:vlv */
  4449. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4450. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4451. /* WaDisableDopClockGating:vlv */
  4452. I915_WRITE(GEN7_ROW_CHICKEN2,
  4453. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4454. /* This is required by WaCatErrorRejectionIssue:vlv */
  4455. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4456. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4457. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4458. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4459. * gating disable must be set. Failure to set it results in
  4460. * flickering pixels due to Z write ordering failures after
  4461. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4462. * Sanctuary and Tropics, and apparently anything else with
  4463. * alpha test or pixel discard.
  4464. *
  4465. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4466. * but we didn't debug actual testcases to find it out.
  4467. *
  4468. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4469. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4470. *
  4471. * Also apply WaDisableVDSUnitClockGating:vlv and
  4472. * WaDisableRCPBUnitClockGating:vlv.
  4473. */
  4474. I915_WRITE(GEN6_UCGCTL2,
  4475. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4476. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  4477. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4478. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4479. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4480. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4481. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4482. I915_WRITE(CACHE_MODE_1,
  4483. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4484. /*
  4485. * WaDisableVLVClockGating_VBIIssue:vlv
  4486. * Disable clock gating on th GCFG unit to prevent a delay
  4487. * in the reporting of vblank events.
  4488. */
  4489. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  4490. /* Conservative clock gating settings for now */
  4491. I915_WRITE(0x9400, 0xffffffff);
  4492. I915_WRITE(0x9404, 0xffffffff);
  4493. I915_WRITE(0x9408, 0xffffffff);
  4494. I915_WRITE(0x940c, 0xffffffff);
  4495. I915_WRITE(0x9410, 0xffffffff);
  4496. I915_WRITE(0x9414, 0xffffffff);
  4497. I915_WRITE(0x9418, 0xffffffff);
  4498. }
  4499. static void g4x_init_clock_gating(struct drm_device *dev)
  4500. {
  4501. struct drm_i915_private *dev_priv = dev->dev_private;
  4502. uint32_t dspclk_gate;
  4503. I915_WRITE(RENCLK_GATE_D1, 0);
  4504. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4505. GS_UNIT_CLOCK_GATE_DISABLE |
  4506. CL_UNIT_CLOCK_GATE_DISABLE);
  4507. I915_WRITE(RAMCLK_GATE_D, 0);
  4508. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4509. OVRUNIT_CLOCK_GATE_DISABLE |
  4510. OVCUNIT_CLOCK_GATE_DISABLE;
  4511. if (IS_GM45(dev))
  4512. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4513. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4514. /* WaDisableRenderCachePipelinedFlush */
  4515. I915_WRITE(CACHE_MODE_0,
  4516. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4517. g4x_disable_trickle_feed(dev);
  4518. }
  4519. static void crestline_init_clock_gating(struct drm_device *dev)
  4520. {
  4521. struct drm_i915_private *dev_priv = dev->dev_private;
  4522. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4523. I915_WRITE(RENCLK_GATE_D2, 0);
  4524. I915_WRITE(DSPCLK_GATE_D, 0);
  4525. I915_WRITE(RAMCLK_GATE_D, 0);
  4526. I915_WRITE16(DEUC, 0);
  4527. I915_WRITE(MI_ARB_STATE,
  4528. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4529. }
  4530. static void broadwater_init_clock_gating(struct drm_device *dev)
  4531. {
  4532. struct drm_i915_private *dev_priv = dev->dev_private;
  4533. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4534. I965_RCC_CLOCK_GATE_DISABLE |
  4535. I965_RCPB_CLOCK_GATE_DISABLE |
  4536. I965_ISC_CLOCK_GATE_DISABLE |
  4537. I965_FBC_CLOCK_GATE_DISABLE);
  4538. I915_WRITE(RENCLK_GATE_D2, 0);
  4539. I915_WRITE(MI_ARB_STATE,
  4540. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4541. }
  4542. static void gen3_init_clock_gating(struct drm_device *dev)
  4543. {
  4544. struct drm_i915_private *dev_priv = dev->dev_private;
  4545. u32 dstate = I915_READ(D_STATE);
  4546. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4547. DSTATE_DOT_CLOCK_GATING;
  4548. I915_WRITE(D_STATE, dstate);
  4549. if (IS_PINEVIEW(dev))
  4550. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4551. /* IIR "flip pending" means done if this bit is set */
  4552. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4553. }
  4554. static void i85x_init_clock_gating(struct drm_device *dev)
  4555. {
  4556. struct drm_i915_private *dev_priv = dev->dev_private;
  4557. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4558. }
  4559. static void i830_init_clock_gating(struct drm_device *dev)
  4560. {
  4561. struct drm_i915_private *dev_priv = dev->dev_private;
  4562. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4563. }
  4564. void intel_init_clock_gating(struct drm_device *dev)
  4565. {
  4566. struct drm_i915_private *dev_priv = dev->dev_private;
  4567. dev_priv->display.init_clock_gating(dev);
  4568. }
  4569. void intel_suspend_hw(struct drm_device *dev)
  4570. {
  4571. if (HAS_PCH_LPT(dev))
  4572. lpt_suspend_hw(dev);
  4573. }
  4574. /**
  4575. * We should only use the power well if we explicitly asked the hardware to
  4576. * enable it, so check if it's enabled and also check if we've requested it to
  4577. * be enabled.
  4578. */
  4579. bool intel_display_power_enabled(struct drm_device *dev,
  4580. enum intel_display_power_domain domain)
  4581. {
  4582. struct drm_i915_private *dev_priv = dev->dev_private;
  4583. if (!HAS_POWER_WELL(dev))
  4584. return true;
  4585. switch (domain) {
  4586. case POWER_DOMAIN_PIPE_A:
  4587. case POWER_DOMAIN_TRANSCODER_EDP:
  4588. return true;
  4589. case POWER_DOMAIN_VGA:
  4590. case POWER_DOMAIN_PIPE_B:
  4591. case POWER_DOMAIN_PIPE_C:
  4592. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  4593. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  4594. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  4595. case POWER_DOMAIN_TRANSCODER_A:
  4596. case POWER_DOMAIN_TRANSCODER_B:
  4597. case POWER_DOMAIN_TRANSCODER_C:
  4598. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4599. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4600. default:
  4601. BUG();
  4602. }
  4603. }
  4604. static void __intel_set_power_well(struct drm_device *dev, bool enable)
  4605. {
  4606. struct drm_i915_private *dev_priv = dev->dev_private;
  4607. bool is_enabled, enable_requested;
  4608. uint32_t tmp;
  4609. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4610. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4611. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4612. if (enable) {
  4613. if (!enable_requested)
  4614. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4615. HSW_PWR_WELL_ENABLE_REQUEST);
  4616. if (!is_enabled) {
  4617. DRM_DEBUG_KMS("Enabling power well\n");
  4618. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4619. HSW_PWR_WELL_STATE_ENABLED), 20))
  4620. DRM_ERROR("Timeout enabling power well\n");
  4621. }
  4622. } else {
  4623. if (enable_requested) {
  4624. unsigned long irqflags;
  4625. enum pipe p;
  4626. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4627. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4628. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4629. /*
  4630. * After this, the registers on the pipes that are part
  4631. * of the power well will become zero, so we have to
  4632. * adjust our counters according to that.
  4633. *
  4634. * FIXME: Should we do this in general in
  4635. * drm_vblank_post_modeset?
  4636. */
  4637. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4638. for_each_pipe(p)
  4639. if (p != PIPE_A)
  4640. dev->vblank[p].last = 0;
  4641. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4642. }
  4643. }
  4644. }
  4645. static void __intel_power_well_get(struct i915_power_well *power_well)
  4646. {
  4647. if (!power_well->count++)
  4648. __intel_set_power_well(power_well->device, true);
  4649. }
  4650. static void __intel_power_well_put(struct i915_power_well *power_well)
  4651. {
  4652. WARN_ON(!power_well->count);
  4653. if (!--power_well->count)
  4654. __intel_set_power_well(power_well->device, false);
  4655. }
  4656. void intel_display_power_get(struct drm_device *dev,
  4657. enum intel_display_power_domain domain)
  4658. {
  4659. struct drm_i915_private *dev_priv = dev->dev_private;
  4660. struct i915_power_well *power_well = &dev_priv->power_well;
  4661. if (!HAS_POWER_WELL(dev))
  4662. return;
  4663. switch (domain) {
  4664. case POWER_DOMAIN_PIPE_A:
  4665. case POWER_DOMAIN_TRANSCODER_EDP:
  4666. return;
  4667. case POWER_DOMAIN_VGA:
  4668. case POWER_DOMAIN_PIPE_B:
  4669. case POWER_DOMAIN_PIPE_C:
  4670. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  4671. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  4672. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  4673. case POWER_DOMAIN_TRANSCODER_A:
  4674. case POWER_DOMAIN_TRANSCODER_B:
  4675. case POWER_DOMAIN_TRANSCODER_C:
  4676. spin_lock_irq(&power_well->lock);
  4677. __intel_power_well_get(power_well);
  4678. spin_unlock_irq(&power_well->lock);
  4679. return;
  4680. default:
  4681. BUG();
  4682. }
  4683. }
  4684. void intel_display_power_put(struct drm_device *dev,
  4685. enum intel_display_power_domain domain)
  4686. {
  4687. struct drm_i915_private *dev_priv = dev->dev_private;
  4688. struct i915_power_well *power_well = &dev_priv->power_well;
  4689. if (!HAS_POWER_WELL(dev))
  4690. return;
  4691. switch (domain) {
  4692. case POWER_DOMAIN_PIPE_A:
  4693. case POWER_DOMAIN_TRANSCODER_EDP:
  4694. return;
  4695. case POWER_DOMAIN_VGA:
  4696. case POWER_DOMAIN_PIPE_B:
  4697. case POWER_DOMAIN_PIPE_C:
  4698. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  4699. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  4700. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  4701. case POWER_DOMAIN_TRANSCODER_A:
  4702. case POWER_DOMAIN_TRANSCODER_B:
  4703. case POWER_DOMAIN_TRANSCODER_C:
  4704. spin_lock_irq(&power_well->lock);
  4705. __intel_power_well_put(power_well);
  4706. spin_unlock_irq(&power_well->lock);
  4707. return;
  4708. default:
  4709. BUG();
  4710. }
  4711. }
  4712. static struct i915_power_well *hsw_pwr;
  4713. /* Display audio driver power well request */
  4714. void i915_request_power_well(void)
  4715. {
  4716. if (WARN_ON(!hsw_pwr))
  4717. return;
  4718. spin_lock_irq(&hsw_pwr->lock);
  4719. __intel_power_well_get(hsw_pwr);
  4720. spin_unlock_irq(&hsw_pwr->lock);
  4721. }
  4722. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4723. /* Display audio driver power well release */
  4724. void i915_release_power_well(void)
  4725. {
  4726. if (WARN_ON(!hsw_pwr))
  4727. return;
  4728. spin_lock_irq(&hsw_pwr->lock);
  4729. __intel_power_well_put(hsw_pwr);
  4730. spin_unlock_irq(&hsw_pwr->lock);
  4731. }
  4732. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4733. int i915_init_power_well(struct drm_device *dev)
  4734. {
  4735. struct drm_i915_private *dev_priv = dev->dev_private;
  4736. hsw_pwr = &dev_priv->power_well;
  4737. hsw_pwr->device = dev;
  4738. spin_lock_init(&hsw_pwr->lock);
  4739. hsw_pwr->count = 0;
  4740. return 0;
  4741. }
  4742. void i915_remove_power_well(struct drm_device *dev)
  4743. {
  4744. hsw_pwr = NULL;
  4745. }
  4746. void intel_set_power_well(struct drm_device *dev, bool enable)
  4747. {
  4748. struct drm_i915_private *dev_priv = dev->dev_private;
  4749. struct i915_power_well *power_well = &dev_priv->power_well;
  4750. if (!HAS_POWER_WELL(dev))
  4751. return;
  4752. if (!i915_disable_power_well && !enable)
  4753. return;
  4754. spin_lock_irq(&power_well->lock);
  4755. /*
  4756. * This function will only ever contribute one
  4757. * to the power well reference count. i915_request
  4758. * is what tracks whether we have or have not
  4759. * added the one to the reference count.
  4760. */
  4761. if (power_well->i915_request == enable)
  4762. goto out;
  4763. power_well->i915_request = enable;
  4764. if (enable)
  4765. __intel_power_well_get(power_well);
  4766. else
  4767. __intel_power_well_put(power_well);
  4768. out:
  4769. spin_unlock_irq(&power_well->lock);
  4770. }
  4771. static void intel_resume_power_well(struct drm_device *dev)
  4772. {
  4773. struct drm_i915_private *dev_priv = dev->dev_private;
  4774. struct i915_power_well *power_well = &dev_priv->power_well;
  4775. if (!HAS_POWER_WELL(dev))
  4776. return;
  4777. spin_lock_irq(&power_well->lock);
  4778. __intel_set_power_well(dev, power_well->count > 0);
  4779. spin_unlock_irq(&power_well->lock);
  4780. }
  4781. /*
  4782. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4783. * when not needed anymore. We have 4 registers that can request the power well
  4784. * to be enabled, and it will only be disabled if none of the registers is
  4785. * requesting it to be enabled.
  4786. */
  4787. void intel_init_power_well(struct drm_device *dev)
  4788. {
  4789. struct drm_i915_private *dev_priv = dev->dev_private;
  4790. if (!HAS_POWER_WELL(dev))
  4791. return;
  4792. /* For now, we need the power well to be always enabled. */
  4793. intel_set_power_well(dev, true);
  4794. intel_resume_power_well(dev);
  4795. /* We're taking over the BIOS, so clear any requests made by it since
  4796. * the driver is in charge now. */
  4797. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4798. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4799. }
  4800. /* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
  4801. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  4802. {
  4803. hsw_disable_package_c8(dev_priv);
  4804. }
  4805. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  4806. {
  4807. hsw_enable_package_c8(dev_priv);
  4808. }
  4809. /* Set up chip specific power management-related functions */
  4810. void intel_init_pm(struct drm_device *dev)
  4811. {
  4812. struct drm_i915_private *dev_priv = dev->dev_private;
  4813. if (I915_HAS_FBC(dev)) {
  4814. if (HAS_PCH_SPLIT(dev)) {
  4815. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4816. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  4817. dev_priv->display.enable_fbc =
  4818. gen7_enable_fbc;
  4819. else
  4820. dev_priv->display.enable_fbc =
  4821. ironlake_enable_fbc;
  4822. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4823. } else if (IS_GM45(dev)) {
  4824. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4825. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4826. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4827. } else if (IS_CRESTLINE(dev)) {
  4828. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4829. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4830. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4831. }
  4832. /* 855GM needs testing */
  4833. }
  4834. /* For cxsr */
  4835. if (IS_PINEVIEW(dev))
  4836. i915_pineview_get_mem_freq(dev);
  4837. else if (IS_GEN5(dev))
  4838. i915_ironlake_get_mem_freq(dev);
  4839. /* For FIFO watermark updates */
  4840. if (HAS_PCH_SPLIT(dev)) {
  4841. intel_setup_wm_latency(dev);
  4842. if (IS_GEN5(dev)) {
  4843. if (dev_priv->wm.pri_latency[1] &&
  4844. dev_priv->wm.spr_latency[1] &&
  4845. dev_priv->wm.cur_latency[1])
  4846. dev_priv->display.update_wm = ironlake_update_wm;
  4847. else {
  4848. DRM_DEBUG_KMS("Failed to get proper latency. "
  4849. "Disable CxSR\n");
  4850. dev_priv->display.update_wm = NULL;
  4851. }
  4852. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  4853. } else if (IS_GEN6(dev)) {
  4854. if (dev_priv->wm.pri_latency[0] &&
  4855. dev_priv->wm.spr_latency[0] &&
  4856. dev_priv->wm.cur_latency[0]) {
  4857. dev_priv->display.update_wm = sandybridge_update_wm;
  4858. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4859. } else {
  4860. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4861. "Disable CxSR\n");
  4862. dev_priv->display.update_wm = NULL;
  4863. }
  4864. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  4865. } else if (IS_IVYBRIDGE(dev)) {
  4866. if (dev_priv->wm.pri_latency[0] &&
  4867. dev_priv->wm.spr_latency[0] &&
  4868. dev_priv->wm.cur_latency[0]) {
  4869. dev_priv->display.update_wm = ivybridge_update_wm;
  4870. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4871. } else {
  4872. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4873. "Disable CxSR\n");
  4874. dev_priv->display.update_wm = NULL;
  4875. }
  4876. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  4877. } else if (IS_HASWELL(dev)) {
  4878. if (dev_priv->wm.pri_latency[0] &&
  4879. dev_priv->wm.spr_latency[0] &&
  4880. dev_priv->wm.cur_latency[0]) {
  4881. dev_priv->display.update_wm = haswell_update_wm;
  4882. dev_priv->display.update_sprite_wm =
  4883. haswell_update_sprite_wm;
  4884. } else {
  4885. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4886. "Disable CxSR\n");
  4887. dev_priv->display.update_wm = NULL;
  4888. }
  4889. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  4890. } else
  4891. dev_priv->display.update_wm = NULL;
  4892. } else if (IS_VALLEYVIEW(dev)) {
  4893. dev_priv->display.update_wm = valleyview_update_wm;
  4894. dev_priv->display.init_clock_gating =
  4895. valleyview_init_clock_gating;
  4896. } else if (IS_PINEVIEW(dev)) {
  4897. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4898. dev_priv->is_ddr3,
  4899. dev_priv->fsb_freq,
  4900. dev_priv->mem_freq)) {
  4901. DRM_INFO("failed to find known CxSR latency "
  4902. "(found ddr%s fsb freq %d, mem freq %d), "
  4903. "disabling CxSR\n",
  4904. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  4905. dev_priv->fsb_freq, dev_priv->mem_freq);
  4906. /* Disable CxSR and never update its watermark again */
  4907. pineview_disable_cxsr(dev);
  4908. dev_priv->display.update_wm = NULL;
  4909. } else
  4910. dev_priv->display.update_wm = pineview_update_wm;
  4911. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4912. } else if (IS_G4X(dev)) {
  4913. dev_priv->display.update_wm = g4x_update_wm;
  4914. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  4915. } else if (IS_GEN4(dev)) {
  4916. dev_priv->display.update_wm = i965_update_wm;
  4917. if (IS_CRESTLINE(dev))
  4918. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  4919. else if (IS_BROADWATER(dev))
  4920. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  4921. } else if (IS_GEN3(dev)) {
  4922. dev_priv->display.update_wm = i9xx_update_wm;
  4923. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4924. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4925. } else if (IS_I865G(dev)) {
  4926. dev_priv->display.update_wm = i830_update_wm;
  4927. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4928. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4929. } else if (IS_I85X(dev)) {
  4930. dev_priv->display.update_wm = i9xx_update_wm;
  4931. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  4932. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4933. } else {
  4934. dev_priv->display.update_wm = i830_update_wm;
  4935. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  4936. if (IS_845G(dev))
  4937. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4938. else
  4939. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4940. }
  4941. }
  4942. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4943. {
  4944. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4945. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4946. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4947. return -EAGAIN;
  4948. }
  4949. I915_WRITE(GEN6_PCODE_DATA, *val);
  4950. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4951. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4952. 500)) {
  4953. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4954. return -ETIMEDOUT;
  4955. }
  4956. *val = I915_READ(GEN6_PCODE_DATA);
  4957. I915_WRITE(GEN6_PCODE_DATA, 0);
  4958. return 0;
  4959. }
  4960. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4961. {
  4962. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4963. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4964. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4965. return -EAGAIN;
  4966. }
  4967. I915_WRITE(GEN6_PCODE_DATA, val);
  4968. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4969. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4970. 500)) {
  4971. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4972. return -ETIMEDOUT;
  4973. }
  4974. I915_WRITE(GEN6_PCODE_DATA, 0);
  4975. return 0;
  4976. }
  4977. int vlv_gpu_freq(int ddr_freq, int val)
  4978. {
  4979. int mult, base;
  4980. switch (ddr_freq) {
  4981. case 800:
  4982. mult = 20;
  4983. base = 120;
  4984. break;
  4985. case 1066:
  4986. mult = 22;
  4987. base = 133;
  4988. break;
  4989. case 1333:
  4990. mult = 21;
  4991. base = 125;
  4992. break;
  4993. default:
  4994. return -1;
  4995. }
  4996. return ((val - 0xbd) * mult) + base;
  4997. }
  4998. int vlv_freq_opcode(int ddr_freq, int val)
  4999. {
  5000. int mult, base;
  5001. switch (ddr_freq) {
  5002. case 800:
  5003. mult = 20;
  5004. base = 120;
  5005. break;
  5006. case 1066:
  5007. mult = 22;
  5008. base = 133;
  5009. break;
  5010. case 1333:
  5011. mult = 21;
  5012. base = 125;
  5013. break;
  5014. default:
  5015. return -1;
  5016. }
  5017. val /= mult;
  5018. val -= base / mult;
  5019. val += 0xbd;
  5020. if (val > 0xea)
  5021. val = 0xea;
  5022. return val;
  5023. }
  5024. void intel_pm_init(struct drm_device *dev)
  5025. {
  5026. struct drm_i915_private *dev_priv = dev->dev_private;
  5027. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5028. intel_gen6_powersave_work);
  5029. }