gadget.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.dma == DMA_ADDR_INVALID) {
  62. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  63. req->request.length, req->direction
  64. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  65. req->mapped = true;
  66. }
  67. }
  68. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  69. {
  70. struct dwc3 *dwc = req->dep->dwc;
  71. if (req->request.length == 0) {
  72. req->request.dma = DMA_ADDR_INVALID;
  73. return;
  74. }
  75. if (req->mapped) {
  76. dma_unmap_single(dwc->dev, req->request.dma,
  77. req->request.length, req->direction
  78. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  79. req->mapped = 0;
  80. req->request.dma = DMA_ADDR_INVALID;
  81. }
  82. }
  83. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  84. int status)
  85. {
  86. struct dwc3 *dwc = dep->dwc;
  87. if (req->queued) {
  88. dep->busy_slot++;
  89. /*
  90. * Skip LINK TRB. We can't use req->trb and check for
  91. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  92. * completed (not the LINK TRB).
  93. */
  94. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  95. usb_endpoint_xfer_isoc(dep->desc))
  96. dep->busy_slot++;
  97. }
  98. list_del(&req->list);
  99. if (req->request.status == -EINPROGRESS)
  100. req->request.status = status;
  101. dwc3_unmap_buffer_from_dma(req);
  102. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  103. req, dep->name, req->request.actual,
  104. req->request.length, status);
  105. spin_unlock(&dwc->lock);
  106. req->request.complete(&req->dep->endpoint, &req->request);
  107. spin_lock(&dwc->lock);
  108. }
  109. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  110. {
  111. switch (cmd) {
  112. case DWC3_DEPCMD_DEPSTARTCFG:
  113. return "Start New Configuration";
  114. case DWC3_DEPCMD_ENDTRANSFER:
  115. return "End Transfer";
  116. case DWC3_DEPCMD_UPDATETRANSFER:
  117. return "Update Transfer";
  118. case DWC3_DEPCMD_STARTTRANSFER:
  119. return "Start Transfer";
  120. case DWC3_DEPCMD_CLEARSTALL:
  121. return "Clear Stall";
  122. case DWC3_DEPCMD_SETSTALL:
  123. return "Set Stall";
  124. case DWC3_DEPCMD_GETSEQNUMBER:
  125. return "Get Data Sequence Number";
  126. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  127. return "Set Endpoint Transfer Resource";
  128. case DWC3_DEPCMD_SETEPCONFIG:
  129. return "Set Endpoint Configuration";
  130. default:
  131. return "UNKNOWN command";
  132. }
  133. }
  134. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  135. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  136. {
  137. struct dwc3_ep *dep = dwc->eps[ep];
  138. u32 timeout = 500;
  139. u32 reg;
  140. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  141. dep->name,
  142. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  143. params->param1.raw, params->param2.raw);
  144. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  148. do {
  149. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  150. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  151. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  152. DWC3_DEPCMD_STATUS(reg));
  153. return 0;
  154. }
  155. /*
  156. * We can't sleep here, because it is also called from
  157. * interrupt context.
  158. */
  159. timeout--;
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. udelay(1);
  163. } while (1);
  164. }
  165. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  166. struct dwc3_trb_hw *trb)
  167. {
  168. u32 offset = trb - dep->trb_pool;
  169. return dep->trb_pool_dma + offset;
  170. }
  171. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  172. {
  173. struct dwc3 *dwc = dep->dwc;
  174. if (dep->trb_pool)
  175. return 0;
  176. if (dep->number == 0 || dep->number == 1)
  177. return 0;
  178. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  179. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  180. &dep->trb_pool_dma, GFP_KERNEL);
  181. if (!dep->trb_pool) {
  182. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  183. dep->name);
  184. return -ENOMEM;
  185. }
  186. return 0;
  187. }
  188. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  189. {
  190. struct dwc3 *dwc = dep->dwc;
  191. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  192. dep->trb_pool, dep->trb_pool_dma);
  193. dep->trb_pool = NULL;
  194. dep->trb_pool_dma = 0;
  195. }
  196. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  197. {
  198. struct dwc3_gadget_ep_cmd_params params;
  199. u32 cmd;
  200. memset(&params, 0x00, sizeof(params));
  201. if (dep->number != 1) {
  202. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  203. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  204. if (dep->number > 1)
  205. cmd |= DWC3_DEPCMD_PARAM(2);
  206. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  207. }
  208. return 0;
  209. }
  210. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  211. const struct usb_endpoint_descriptor *desc)
  212. {
  213. struct dwc3_gadget_ep_cmd_params params;
  214. memset(&params, 0x00, sizeof(params));
  215. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  216. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  217. params.param1.depcfg.xfer_complete_enable = true;
  218. params.param1.depcfg.xfer_not_ready_enable = true;
  219. if (usb_endpoint_xfer_isoc(desc))
  220. params.param1.depcfg.xfer_in_progress_enable = true;
  221. /*
  222. * We are doing 1:1 mapping for endpoints, meaning
  223. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  224. * so on. We consider the direction bit as part of the physical
  225. * endpoint number. So USB endpoint 0x81 is 0x03.
  226. */
  227. params.param1.depcfg.ep_number = dep->number;
  228. /*
  229. * We must use the lower 16 TX FIFOs even though
  230. * HW might have more
  231. */
  232. if (dep->direction)
  233. params.param0.depcfg.fifo_number = dep->number >> 1;
  234. if (desc->bInterval) {
  235. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  236. dep->interval = 1 << (desc->bInterval - 1);
  237. }
  238. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  239. DWC3_DEPCMD_SETEPCONFIG, &params);
  240. }
  241. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  242. {
  243. struct dwc3_gadget_ep_cmd_params params;
  244. memset(&params, 0x00, sizeof(params));
  245. params.param0.depxfercfg.number_xfer_resources = 1;
  246. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  247. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  248. }
  249. /**
  250. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  251. * @dep: endpoint to be initialized
  252. * @desc: USB Endpoint Descriptor
  253. *
  254. * Caller should take care of locking
  255. */
  256. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  257. const struct usb_endpoint_descriptor *desc)
  258. {
  259. struct dwc3 *dwc = dep->dwc;
  260. u32 reg;
  261. int ret = -ENOMEM;
  262. if (!(dep->flags & DWC3_EP_ENABLED)) {
  263. ret = dwc3_gadget_start_config(dwc, dep);
  264. if (ret)
  265. return ret;
  266. }
  267. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  268. if (ret)
  269. return ret;
  270. if (!(dep->flags & DWC3_EP_ENABLED)) {
  271. struct dwc3_trb_hw *trb_st_hw;
  272. struct dwc3_trb_hw *trb_link_hw;
  273. struct dwc3_trb trb_link;
  274. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  275. if (ret)
  276. return ret;
  277. dep->desc = desc;
  278. dep->type = usb_endpoint_type(desc);
  279. dep->flags |= DWC3_EP_ENABLED;
  280. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  281. reg |= DWC3_DALEPENA_EP(dep->number);
  282. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  283. if (!usb_endpoint_xfer_isoc(desc))
  284. return 0;
  285. memset(&trb_link, 0, sizeof(trb_link));
  286. /* Link TRB for ISOC. The HWO but is never reset */
  287. trb_st_hw = &dep->trb_pool[0];
  288. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  289. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  290. trb_link.hwo = true;
  291. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  292. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  293. }
  294. return 0;
  295. }
  296. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  297. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  298. {
  299. struct dwc3_request *req;
  300. if (!list_empty(&dep->req_queued))
  301. dwc3_stop_active_transfer(dwc, dep->number);
  302. while (!list_empty(&dep->request_list)) {
  303. req = next_request(&dep->request_list);
  304. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  305. }
  306. }
  307. /**
  308. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  309. * @dep: the endpoint to disable
  310. *
  311. * This function also removes requests which are currently processed ny the
  312. * hardware and those which are not yet scheduled.
  313. * Caller should take care of locking.
  314. */
  315. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  316. {
  317. struct dwc3 *dwc = dep->dwc;
  318. u32 reg;
  319. dep->flags &= ~DWC3_EP_ENABLED;
  320. dwc3_remove_requests(dwc, dep);
  321. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  322. reg &= ~DWC3_DALEPENA_EP(dep->number);
  323. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  324. dep->desc = NULL;
  325. dep->type = 0;
  326. return 0;
  327. }
  328. /* -------------------------------------------------------------------------- */
  329. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  330. const struct usb_endpoint_descriptor *desc)
  331. {
  332. return -EINVAL;
  333. }
  334. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  335. {
  336. return -EINVAL;
  337. }
  338. /* -------------------------------------------------------------------------- */
  339. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  340. const struct usb_endpoint_descriptor *desc)
  341. {
  342. struct dwc3_ep *dep;
  343. struct dwc3 *dwc;
  344. unsigned long flags;
  345. int ret;
  346. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  347. pr_debug("dwc3: invalid parameters\n");
  348. return -EINVAL;
  349. }
  350. if (!desc->wMaxPacketSize) {
  351. pr_debug("dwc3: missing wMaxPacketSize\n");
  352. return -EINVAL;
  353. }
  354. dep = to_dwc3_ep(ep);
  355. dwc = dep->dwc;
  356. switch (usb_endpoint_type(desc)) {
  357. case USB_ENDPOINT_XFER_CONTROL:
  358. strncat(dep->name, "-control", sizeof(dep->name));
  359. break;
  360. case USB_ENDPOINT_XFER_ISOC:
  361. strncat(dep->name, "-isoc", sizeof(dep->name));
  362. break;
  363. case USB_ENDPOINT_XFER_BULK:
  364. strncat(dep->name, "-bulk", sizeof(dep->name));
  365. break;
  366. case USB_ENDPOINT_XFER_INT:
  367. strncat(dep->name, "-int", sizeof(dep->name));
  368. break;
  369. default:
  370. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  371. }
  372. if (dep->flags & DWC3_EP_ENABLED) {
  373. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  374. dep->name);
  375. return 0;
  376. }
  377. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  378. spin_lock_irqsave(&dwc->lock, flags);
  379. ret = __dwc3_gadget_ep_enable(dep, desc);
  380. spin_unlock_irqrestore(&dwc->lock, flags);
  381. return ret;
  382. }
  383. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  384. {
  385. struct dwc3_ep *dep;
  386. struct dwc3 *dwc;
  387. unsigned long flags;
  388. int ret;
  389. if (!ep) {
  390. pr_debug("dwc3: invalid parameters\n");
  391. return -EINVAL;
  392. }
  393. dep = to_dwc3_ep(ep);
  394. dwc = dep->dwc;
  395. if (!(dep->flags & DWC3_EP_ENABLED)) {
  396. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  397. dep->name);
  398. return 0;
  399. }
  400. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  401. dep->number >> 1,
  402. (dep->number & 1) ? "in" : "out");
  403. spin_lock_irqsave(&dwc->lock, flags);
  404. ret = __dwc3_gadget_ep_disable(dep);
  405. spin_unlock_irqrestore(&dwc->lock, flags);
  406. return ret;
  407. }
  408. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  409. gfp_t gfp_flags)
  410. {
  411. struct dwc3_request *req;
  412. struct dwc3_ep *dep = to_dwc3_ep(ep);
  413. struct dwc3 *dwc = dep->dwc;
  414. req = kzalloc(sizeof(*req), gfp_flags);
  415. if (!req) {
  416. dev_err(dwc->dev, "not enough memory\n");
  417. return NULL;
  418. }
  419. req->epnum = dep->number;
  420. req->dep = dep;
  421. req->request.dma = DMA_ADDR_INVALID;
  422. return &req->request;
  423. }
  424. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  425. struct usb_request *request)
  426. {
  427. struct dwc3_request *req = to_dwc3_request(request);
  428. kfree(req);
  429. }
  430. /*
  431. * dwc3_prepare_trbs - setup TRBs from requests
  432. * @dep: endpoint for which requests are being prepared
  433. * @starting: true if the endpoint is idle and no requests are queued.
  434. *
  435. * The functions goes through the requests list and setups TRBs for the
  436. * transfers. The functions returns once there are not more TRBs available or
  437. * it run out of requests.
  438. */
  439. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  440. bool starting)
  441. {
  442. struct dwc3_request *req, *n, *ret = NULL;
  443. struct dwc3_trb_hw *trb_hw;
  444. struct dwc3_trb trb;
  445. u32 trbs_left;
  446. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  447. /* the first request must not be queued */
  448. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  449. /*
  450. * if busy & slot are equal than it is either full or empty. If we are
  451. * starting to proceed requests then we are empty. Otherwise we ar
  452. * full and don't do anything
  453. */
  454. if (!trbs_left) {
  455. if (!starting)
  456. return NULL;
  457. trbs_left = DWC3_TRB_NUM;
  458. /*
  459. * In case we start from scratch, we queue the ISOC requests
  460. * starting from slot 1. This is done because we use ring
  461. * buffer and have no LST bit to stop us. Instead, we place
  462. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  463. * after the first request so we start at slot 1 and have
  464. * 7 requests proceed before we hit the first IOC.
  465. * Other transfer types don't use the ring buffer and are
  466. * processed from the first TRB until the last one. Since we
  467. * don't wrap around we have to start at the beginning.
  468. */
  469. if (usb_endpoint_xfer_isoc(dep->desc)) {
  470. dep->busy_slot = 1;
  471. dep->free_slot = 1;
  472. } else {
  473. dep->busy_slot = 0;
  474. dep->free_slot = 0;
  475. }
  476. }
  477. /* The last TRB is a link TRB, not used for xfer */
  478. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  479. return NULL;
  480. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  481. unsigned int last_one = 0;
  482. unsigned int cur_slot;
  483. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  484. cur_slot = dep->free_slot;
  485. dep->free_slot++;
  486. /* Skip the LINK-TRB on ISOC */
  487. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  488. usb_endpoint_xfer_isoc(dep->desc))
  489. continue;
  490. dwc3_gadget_move_request_queued(req);
  491. memset(&trb, 0, sizeof(trb));
  492. trbs_left--;
  493. /* Is our TRB pool empty? */
  494. if (!trbs_left)
  495. last_one = 1;
  496. /* Is this the last request? */
  497. if (list_empty(&dep->request_list))
  498. last_one = 1;
  499. /*
  500. * FIXME we shouldn't need to set LST bit always but we are
  501. * facing some weird problem with the Hardware where it doesn't
  502. * complete even though it has been previously started.
  503. *
  504. * While we're debugging the problem, as a workaround to
  505. * multiple TRBs handling, use only one TRB at a time.
  506. */
  507. last_one = 1;
  508. req->trb = trb_hw;
  509. if (!ret)
  510. ret = req;
  511. trb.bplh = req->request.dma;
  512. if (usb_endpoint_xfer_isoc(dep->desc)) {
  513. trb.isp_imi = true;
  514. trb.csp = true;
  515. } else {
  516. trb.lst = last_one;
  517. }
  518. switch (usb_endpoint_type(dep->desc)) {
  519. case USB_ENDPOINT_XFER_CONTROL:
  520. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  521. break;
  522. case USB_ENDPOINT_XFER_ISOC:
  523. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  524. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  525. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  526. trb.ioc = last_one;
  527. break;
  528. case USB_ENDPOINT_XFER_BULK:
  529. case USB_ENDPOINT_XFER_INT:
  530. trb.trbctl = DWC3_TRBCTL_NORMAL;
  531. break;
  532. default:
  533. /*
  534. * This is only possible with faulty memory because we
  535. * checked it already :)
  536. */
  537. BUG();
  538. }
  539. trb.length = req->request.length;
  540. trb.hwo = true;
  541. dwc3_trb_to_hw(&trb, trb_hw);
  542. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  543. if (last_one)
  544. break;
  545. }
  546. return ret;
  547. }
  548. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  549. int start_new)
  550. {
  551. struct dwc3_gadget_ep_cmd_params params;
  552. struct dwc3_request *req;
  553. struct dwc3 *dwc = dep->dwc;
  554. int ret;
  555. u32 cmd;
  556. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  557. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  558. return -EBUSY;
  559. }
  560. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  561. /*
  562. * If we are getting here after a short-out-packet we don't enqueue any
  563. * new requests as we try to set the IOC bit only on the last request.
  564. */
  565. if (start_new) {
  566. if (list_empty(&dep->req_queued))
  567. dwc3_prepare_trbs(dep, start_new);
  568. /* req points to the first request which will be sent */
  569. req = next_request(&dep->req_queued);
  570. } else {
  571. /*
  572. * req points to the first request where HWO changed
  573. * from 0 to 1
  574. */
  575. req = dwc3_prepare_trbs(dep, start_new);
  576. }
  577. if (!req) {
  578. dep->flags |= DWC3_EP_PENDING_REQUEST;
  579. return 0;
  580. }
  581. memset(&params, 0, sizeof(params));
  582. params.param0.depstrtxfer.transfer_desc_addr_high =
  583. upper_32_bits(req->trb_dma);
  584. params.param1.depstrtxfer.transfer_desc_addr_low =
  585. lower_32_bits(req->trb_dma);
  586. if (start_new)
  587. cmd = DWC3_DEPCMD_STARTTRANSFER;
  588. else
  589. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  590. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  591. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  592. if (ret < 0) {
  593. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  594. /*
  595. * FIXME we need to iterate over the list of requests
  596. * here and stop, unmap, free and del each of the linked
  597. * requests instead of we do now.
  598. */
  599. dwc3_unmap_buffer_from_dma(req);
  600. list_del(&req->list);
  601. return ret;
  602. }
  603. dep->flags |= DWC3_EP_BUSY;
  604. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  605. dep->number);
  606. if (!dep->res_trans_idx)
  607. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  608. return 0;
  609. }
  610. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  611. {
  612. req->request.actual = 0;
  613. req->request.status = -EINPROGRESS;
  614. req->direction = dep->direction;
  615. req->epnum = dep->number;
  616. /*
  617. * We only add to our list of requests now and
  618. * start consuming the list once we get XferNotReady
  619. * IRQ.
  620. *
  621. * That way, we avoid doing anything that we don't need
  622. * to do now and defer it until the point we receive a
  623. * particular token from the Host side.
  624. *
  625. * This will also avoid Host cancelling URBs due to too
  626. * many NACKs.
  627. */
  628. dwc3_map_buffer_to_dma(req);
  629. list_add_tail(&req->list, &dep->request_list);
  630. /*
  631. * There is one special case: XferNotReady with
  632. * empty list of requests. We need to kick the
  633. * transfer here in that situation, otherwise
  634. * we will be NAKing forever.
  635. *
  636. * If we get XferNotReady before gadget driver
  637. * has a chance to queue a request, we will ACK
  638. * the IRQ but won't be able to receive the data
  639. * until the next request is queued. The following
  640. * code is handling exactly that.
  641. */
  642. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  643. int ret;
  644. int start_trans;
  645. start_trans = 1;
  646. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  647. dep->flags & DWC3_EP_BUSY)
  648. start_trans = 0;
  649. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  650. if (ret && ret != -EBUSY) {
  651. struct dwc3 *dwc = dep->dwc;
  652. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  653. dep->name);
  654. }
  655. };
  656. return 0;
  657. }
  658. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  659. gfp_t gfp_flags)
  660. {
  661. struct dwc3_request *req = to_dwc3_request(request);
  662. struct dwc3_ep *dep = to_dwc3_ep(ep);
  663. struct dwc3 *dwc = dep->dwc;
  664. unsigned long flags;
  665. int ret;
  666. if (!dep->desc) {
  667. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  668. request, ep->name);
  669. return -ESHUTDOWN;
  670. }
  671. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  672. request, ep->name, request->length);
  673. spin_lock_irqsave(&dwc->lock, flags);
  674. ret = __dwc3_gadget_ep_queue(dep, req);
  675. spin_unlock_irqrestore(&dwc->lock, flags);
  676. return ret;
  677. }
  678. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  679. struct usb_request *request)
  680. {
  681. struct dwc3_request *req = to_dwc3_request(request);
  682. struct dwc3_request *r = NULL;
  683. struct dwc3_ep *dep = to_dwc3_ep(ep);
  684. struct dwc3 *dwc = dep->dwc;
  685. unsigned long flags;
  686. int ret = 0;
  687. spin_lock_irqsave(&dwc->lock, flags);
  688. list_for_each_entry(r, &dep->request_list, list) {
  689. if (r == req)
  690. break;
  691. }
  692. if (r != req) {
  693. list_for_each_entry(r, &dep->req_queued, list) {
  694. if (r == req)
  695. break;
  696. }
  697. if (r == req) {
  698. /* wait until it is processed */
  699. dwc3_stop_active_transfer(dwc, dep->number);
  700. goto out0;
  701. }
  702. dev_err(dwc->dev, "request %p was not queued to %s\n",
  703. request, ep->name);
  704. ret = -EINVAL;
  705. goto out0;
  706. }
  707. /* giveback the request */
  708. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  709. out0:
  710. spin_unlock_irqrestore(&dwc->lock, flags);
  711. return ret;
  712. }
  713. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  714. {
  715. struct dwc3_gadget_ep_cmd_params params;
  716. struct dwc3 *dwc = dep->dwc;
  717. int ret;
  718. memset(&params, 0x00, sizeof(params));
  719. if (value) {
  720. if (dep->number == 0 || dep->number == 1) {
  721. /*
  722. * Whenever EP0 is stalled, we will restart
  723. * the state machine, thus moving back to
  724. * Setup Phase
  725. */
  726. dwc->ep0state = EP0_SETUP_PHASE;
  727. }
  728. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  729. DWC3_DEPCMD_SETSTALL, &params);
  730. if (ret)
  731. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  732. value ? "set" : "clear",
  733. dep->name);
  734. else
  735. dep->flags |= DWC3_EP_STALL;
  736. } else {
  737. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  738. DWC3_DEPCMD_CLEARSTALL, &params);
  739. if (ret)
  740. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  741. value ? "set" : "clear",
  742. dep->name);
  743. else
  744. dep->flags &= ~DWC3_EP_STALL;
  745. }
  746. return ret;
  747. }
  748. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  749. {
  750. struct dwc3_ep *dep = to_dwc3_ep(ep);
  751. struct dwc3 *dwc = dep->dwc;
  752. unsigned long flags;
  753. int ret;
  754. spin_lock_irqsave(&dwc->lock, flags);
  755. if (usb_endpoint_xfer_isoc(dep->desc)) {
  756. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  757. ret = -EINVAL;
  758. goto out;
  759. }
  760. ret = __dwc3_gadget_ep_set_halt(dep, value);
  761. out:
  762. spin_unlock_irqrestore(&dwc->lock, flags);
  763. return ret;
  764. }
  765. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  766. {
  767. struct dwc3_ep *dep = to_dwc3_ep(ep);
  768. dep->flags |= DWC3_EP_WEDGE;
  769. return usb_ep_set_halt(ep);
  770. }
  771. /* -------------------------------------------------------------------------- */
  772. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  773. .bLength = USB_DT_ENDPOINT_SIZE,
  774. .bDescriptorType = USB_DT_ENDPOINT,
  775. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  776. };
  777. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  778. .enable = dwc3_gadget_ep0_enable,
  779. .disable = dwc3_gadget_ep0_disable,
  780. .alloc_request = dwc3_gadget_ep_alloc_request,
  781. .free_request = dwc3_gadget_ep_free_request,
  782. .queue = dwc3_gadget_ep0_queue,
  783. .dequeue = dwc3_gadget_ep_dequeue,
  784. .set_halt = dwc3_gadget_ep_set_halt,
  785. .set_wedge = dwc3_gadget_ep_set_wedge,
  786. };
  787. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  788. .enable = dwc3_gadget_ep_enable,
  789. .disable = dwc3_gadget_ep_disable,
  790. .alloc_request = dwc3_gadget_ep_alloc_request,
  791. .free_request = dwc3_gadget_ep_free_request,
  792. .queue = dwc3_gadget_ep_queue,
  793. .dequeue = dwc3_gadget_ep_dequeue,
  794. .set_halt = dwc3_gadget_ep_set_halt,
  795. .set_wedge = dwc3_gadget_ep_set_wedge,
  796. };
  797. /* -------------------------------------------------------------------------- */
  798. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  799. {
  800. struct dwc3 *dwc = gadget_to_dwc(g);
  801. u32 reg;
  802. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  803. return DWC3_DSTS_SOFFN(reg);
  804. }
  805. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  806. {
  807. struct dwc3 *dwc = gadget_to_dwc(g);
  808. unsigned long timeout;
  809. unsigned long flags;
  810. u32 reg;
  811. int ret = 0;
  812. u8 link_state;
  813. u8 speed;
  814. spin_lock_irqsave(&dwc->lock, flags);
  815. /*
  816. * According to the Databook Remote wakeup request should
  817. * be issued only when the device is in early suspend state.
  818. *
  819. * We can check that via USB Link State bits in DSTS register.
  820. */
  821. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  822. speed = reg & DWC3_DSTS_CONNECTSPD;
  823. if (speed == DWC3_DSTS_SUPERSPEED) {
  824. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  825. ret = -EINVAL;
  826. goto out;
  827. }
  828. link_state = DWC3_DSTS_USBLNKST(reg);
  829. switch (link_state) {
  830. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  831. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  832. break;
  833. default:
  834. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  835. link_state);
  836. ret = -EINVAL;
  837. goto out;
  838. }
  839. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  840. /*
  841. * Switch link state to Recovery. In HS/FS/LS this means
  842. * RemoteWakeup Request
  843. */
  844. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  845. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  846. /* wait for at least 2000us */
  847. usleep_range(2000, 2500);
  848. /* write zeroes to Link Change Request */
  849. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  850. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  851. /* pool until Link State change to ON */
  852. timeout = jiffies + msecs_to_jiffies(100);
  853. while (!(time_after(jiffies, timeout))) {
  854. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  855. /* in HS, means ON */
  856. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  857. break;
  858. }
  859. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  860. dev_err(dwc->dev, "failed to send remote wakeup\n");
  861. ret = -EINVAL;
  862. }
  863. out:
  864. spin_unlock_irqrestore(&dwc->lock, flags);
  865. return ret;
  866. }
  867. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  868. int is_selfpowered)
  869. {
  870. struct dwc3 *dwc = gadget_to_dwc(g);
  871. dwc->is_selfpowered = !!is_selfpowered;
  872. return 0;
  873. }
  874. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  875. {
  876. u32 reg;
  877. u32 timeout = 500;
  878. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  879. if (is_on)
  880. reg |= DWC3_DCTL_RUN_STOP;
  881. else
  882. reg &= ~DWC3_DCTL_RUN_STOP;
  883. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  884. do {
  885. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  886. if (is_on) {
  887. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  888. break;
  889. } else {
  890. if (reg & DWC3_DSTS_DEVCTRLHLT)
  891. break;
  892. }
  893. timeout--;
  894. if (!timeout)
  895. break;
  896. udelay(1);
  897. } while (1);
  898. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  899. dwc->gadget_driver
  900. ? dwc->gadget_driver->function : "no-function",
  901. is_on ? "connect" : "disconnect");
  902. }
  903. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  904. {
  905. struct dwc3 *dwc = gadget_to_dwc(g);
  906. unsigned long flags;
  907. is_on = !!is_on;
  908. spin_lock_irqsave(&dwc->lock, flags);
  909. dwc3_gadget_run_stop(dwc, is_on);
  910. spin_unlock_irqrestore(&dwc->lock, flags);
  911. return 0;
  912. }
  913. static int dwc3_gadget_start(struct usb_gadget *g,
  914. struct usb_gadget_driver *driver)
  915. {
  916. struct dwc3 *dwc = gadget_to_dwc(g);
  917. struct dwc3_ep *dep;
  918. unsigned long flags;
  919. int ret = 0;
  920. u32 reg;
  921. spin_lock_irqsave(&dwc->lock, flags);
  922. if (dwc->gadget_driver) {
  923. dev_err(dwc->dev, "%s is already bound to %s\n",
  924. dwc->gadget.name,
  925. dwc->gadget_driver->driver.name);
  926. ret = -EBUSY;
  927. goto err0;
  928. }
  929. dwc->gadget_driver = driver;
  930. dwc->gadget.dev.driver = &driver->driver;
  931. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  932. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  933. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  934. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  935. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  936. /*
  937. * WORKAROUND: DWC3 revisions <1.90a have a bug
  938. * when The device fails to connect at SuperSpeed
  939. * and falls back to high-speed mode which causes
  940. * the device to enter in a Connect/Disconnect loop
  941. */
  942. if (dwc->revision < DWC3_REVISION_190A)
  943. reg |= DWC3_GCTL_U2RSTECN;
  944. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  945. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  946. reg &= ~(DWC3_DCFG_SPEED_MASK);
  947. reg |= DWC3_DCFG_SUPERSPEED;
  948. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  949. /* Start with SuperSpeed Default */
  950. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  951. dep = dwc->eps[0];
  952. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  953. if (ret) {
  954. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  955. goto err0;
  956. }
  957. dep = dwc->eps[1];
  958. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  959. if (ret) {
  960. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  961. goto err1;
  962. }
  963. /* begin to receive SETUP packets */
  964. dwc->ep0state = EP0_SETUP_PHASE;
  965. dwc3_ep0_out_start(dwc);
  966. spin_unlock_irqrestore(&dwc->lock, flags);
  967. return 0;
  968. err1:
  969. __dwc3_gadget_ep_disable(dwc->eps[0]);
  970. err0:
  971. spin_unlock_irqrestore(&dwc->lock, flags);
  972. return ret;
  973. }
  974. static int dwc3_gadget_stop(struct usb_gadget *g,
  975. struct usb_gadget_driver *driver)
  976. {
  977. struct dwc3 *dwc = gadget_to_dwc(g);
  978. unsigned long flags;
  979. spin_lock_irqsave(&dwc->lock, flags);
  980. __dwc3_gadget_ep_disable(dwc->eps[0]);
  981. __dwc3_gadget_ep_disable(dwc->eps[1]);
  982. dwc->gadget_driver = NULL;
  983. dwc->gadget.dev.driver = NULL;
  984. spin_unlock_irqrestore(&dwc->lock, flags);
  985. return 0;
  986. }
  987. static const struct usb_gadget_ops dwc3_gadget_ops = {
  988. .get_frame = dwc3_gadget_get_frame,
  989. .wakeup = dwc3_gadget_wakeup,
  990. .set_selfpowered = dwc3_gadget_set_selfpowered,
  991. .pullup = dwc3_gadget_pullup,
  992. .udc_start = dwc3_gadget_start,
  993. .udc_stop = dwc3_gadget_stop,
  994. };
  995. /* -------------------------------------------------------------------------- */
  996. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  997. {
  998. struct dwc3_ep *dep;
  999. u8 epnum;
  1000. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1001. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1002. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1003. if (!dep) {
  1004. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1005. epnum);
  1006. return -ENOMEM;
  1007. }
  1008. dep->dwc = dwc;
  1009. dep->number = epnum;
  1010. dwc->eps[epnum] = dep;
  1011. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1012. (epnum & 1) ? "in" : "out");
  1013. dep->endpoint.name = dep->name;
  1014. dep->direction = (epnum & 1);
  1015. if (epnum == 0 || epnum == 1) {
  1016. dep->endpoint.maxpacket = 512;
  1017. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1018. if (!epnum)
  1019. dwc->gadget.ep0 = &dep->endpoint;
  1020. } else {
  1021. int ret;
  1022. dep->endpoint.maxpacket = 1024;
  1023. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1024. list_add_tail(&dep->endpoint.ep_list,
  1025. &dwc->gadget.ep_list);
  1026. ret = dwc3_alloc_trb_pool(dep);
  1027. if (ret) {
  1028. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1029. return ret;
  1030. }
  1031. }
  1032. INIT_LIST_HEAD(&dep->request_list);
  1033. INIT_LIST_HEAD(&dep->req_queued);
  1034. }
  1035. return 0;
  1036. }
  1037. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1038. {
  1039. struct dwc3_ep *dep;
  1040. u8 epnum;
  1041. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1042. dep = dwc->eps[epnum];
  1043. dwc3_free_trb_pool(dep);
  1044. if (epnum != 0 && epnum != 1)
  1045. list_del(&dep->endpoint.ep_list);
  1046. kfree(dep);
  1047. }
  1048. }
  1049. static void dwc3_gadget_release(struct device *dev)
  1050. {
  1051. dev_dbg(dev, "%s\n", __func__);
  1052. }
  1053. /* -------------------------------------------------------------------------- */
  1054. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1055. const struct dwc3_event_depevt *event, int status)
  1056. {
  1057. struct dwc3_request *req;
  1058. struct dwc3_trb trb;
  1059. unsigned int count;
  1060. unsigned int s_pkt = 0;
  1061. do {
  1062. req = next_request(&dep->req_queued);
  1063. if (!req)
  1064. break;
  1065. dwc3_trb_to_nat(req->trb, &trb);
  1066. if (trb.hwo && status != -ESHUTDOWN)
  1067. /*
  1068. * We continue despite the error. There is not much we
  1069. * can do. If we don't clean in up we loop for ever. If
  1070. * we skip the TRB than it gets overwritten reused after
  1071. * a while since we use them in a ring buffer. a BUG()
  1072. * would help. Lets hope that if this occures, someone
  1073. * fixes the root cause instead of looking away :)
  1074. */
  1075. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1076. dep->name, req->trb);
  1077. count = trb.length;
  1078. if (dep->direction) {
  1079. if (count) {
  1080. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1081. dep->name);
  1082. status = -ECONNRESET;
  1083. }
  1084. } else {
  1085. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1086. s_pkt = 1;
  1087. }
  1088. /*
  1089. * We assume here we will always receive the entire data block
  1090. * which we should receive. Meaning, if we program RX to
  1091. * receive 4K but we receive only 2K, we assume that's all we
  1092. * should receive and we simply bounce the request back to the
  1093. * gadget driver for further processing.
  1094. */
  1095. req->request.actual += req->request.length - count;
  1096. dwc3_gadget_giveback(dep, req, status);
  1097. if (s_pkt)
  1098. break;
  1099. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1100. break;
  1101. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1102. break;
  1103. } while (1);
  1104. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1105. return 0;
  1106. return 1;
  1107. }
  1108. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1109. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1110. int start_new)
  1111. {
  1112. unsigned status = 0;
  1113. int clean_busy;
  1114. if (event->status & DEPEVT_STATUS_BUSERR)
  1115. status = -ECONNRESET;
  1116. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1117. if (clean_busy) {
  1118. dep->flags &= ~DWC3_EP_BUSY;
  1119. dep->res_trans_idx = 0;
  1120. }
  1121. }
  1122. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1123. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1124. {
  1125. u32 uf;
  1126. if (list_empty(&dep->request_list)) {
  1127. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1128. dep->name);
  1129. return;
  1130. }
  1131. if (event->parameters) {
  1132. u32 mask;
  1133. mask = ~(dep->interval - 1);
  1134. uf = event->parameters & mask;
  1135. /* 4 micro frames in the future */
  1136. uf += dep->interval * 4;
  1137. } else {
  1138. uf = 0;
  1139. }
  1140. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1141. }
  1142. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1143. const struct dwc3_event_depevt *event)
  1144. {
  1145. struct dwc3 *dwc = dep->dwc;
  1146. struct dwc3_event_depevt mod_ev = *event;
  1147. /*
  1148. * We were asked to remove one requests. It is possible that this
  1149. * request and a few other were started together and have the same
  1150. * transfer index. Since we stopped the complete endpoint we don't
  1151. * know how many requests were already completed (and not yet)
  1152. * reported and how could be done (later). We purge them all until
  1153. * the end of the list.
  1154. */
  1155. mod_ev.status = DEPEVT_STATUS_LST;
  1156. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1157. dep->flags &= ~DWC3_EP_BUSY;
  1158. /* pending requets are ignored and are queued on XferNotReady */
  1159. }
  1160. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1161. const struct dwc3_event_depevt *event)
  1162. {
  1163. u32 param = event->parameters;
  1164. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1165. switch (cmd_type) {
  1166. case DWC3_DEPCMD_ENDTRANSFER:
  1167. dwc3_process_ep_cmd_complete(dep, event);
  1168. break;
  1169. case DWC3_DEPCMD_STARTTRANSFER:
  1170. dep->res_trans_idx = param & 0x7f;
  1171. break;
  1172. default:
  1173. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1174. __func__, cmd_type);
  1175. break;
  1176. };
  1177. }
  1178. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1179. const struct dwc3_event_depevt *event)
  1180. {
  1181. struct dwc3_ep *dep;
  1182. u8 epnum = event->endpoint_number;
  1183. dep = dwc->eps[epnum];
  1184. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1185. dwc3_ep_event_string(event->endpoint_event));
  1186. if (epnum == 0 || epnum == 1) {
  1187. dwc3_ep0_interrupt(dwc, event);
  1188. return;
  1189. }
  1190. switch (event->endpoint_event) {
  1191. case DWC3_DEPEVT_XFERCOMPLETE:
  1192. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1193. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1194. dep->name);
  1195. return;
  1196. }
  1197. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1198. break;
  1199. case DWC3_DEPEVT_XFERINPROGRESS:
  1200. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1201. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1202. dep->name);
  1203. return;
  1204. }
  1205. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1206. break;
  1207. case DWC3_DEPEVT_XFERNOTREADY:
  1208. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1209. dwc3_gadget_start_isoc(dwc, dep, event);
  1210. } else {
  1211. int ret;
  1212. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1213. dep->name, event->status
  1214. ? "Transfer Active"
  1215. : "Transfer Not Active");
  1216. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1217. if (!ret || ret == -EBUSY)
  1218. return;
  1219. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1220. dep->name);
  1221. }
  1222. break;
  1223. case DWC3_DEPEVT_RXTXFIFOEVT:
  1224. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1225. break;
  1226. case DWC3_DEPEVT_STREAMEVT:
  1227. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1228. break;
  1229. case DWC3_DEPEVT_EPCMDCMPLT:
  1230. dwc3_ep_cmd_compl(dep, event);
  1231. break;
  1232. }
  1233. }
  1234. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1235. {
  1236. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1237. spin_unlock(&dwc->lock);
  1238. dwc->gadget_driver->disconnect(&dwc->gadget);
  1239. spin_lock(&dwc->lock);
  1240. }
  1241. }
  1242. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1243. {
  1244. struct dwc3_ep *dep;
  1245. struct dwc3_gadget_ep_cmd_params params;
  1246. u32 cmd;
  1247. int ret;
  1248. dep = dwc->eps[epnum];
  1249. WARN_ON(!dep->res_trans_idx);
  1250. if (dep->res_trans_idx) {
  1251. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1252. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1253. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1254. memset(&params, 0, sizeof(params));
  1255. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1256. WARN_ON_ONCE(ret);
  1257. dep->res_trans_idx = 0;
  1258. }
  1259. }
  1260. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1261. {
  1262. u32 epnum;
  1263. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1264. struct dwc3_ep *dep;
  1265. dep = dwc->eps[epnum];
  1266. if (!(dep->flags & DWC3_EP_ENABLED))
  1267. continue;
  1268. dwc3_remove_requests(dwc, dep);
  1269. }
  1270. }
  1271. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1272. {
  1273. u32 epnum;
  1274. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1275. struct dwc3_ep *dep;
  1276. struct dwc3_gadget_ep_cmd_params params;
  1277. int ret;
  1278. dep = dwc->eps[epnum];
  1279. if (!(dep->flags & DWC3_EP_STALL))
  1280. continue;
  1281. dep->flags &= ~DWC3_EP_STALL;
  1282. memset(&params, 0, sizeof(params));
  1283. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1284. DWC3_DEPCMD_CLEARSTALL, &params);
  1285. WARN_ON_ONCE(ret);
  1286. }
  1287. }
  1288. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1289. {
  1290. dev_vdbg(dwc->dev, "%s\n", __func__);
  1291. #if 0
  1292. XXX
  1293. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1294. enable it before we can disable it.
  1295. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1296. reg &= ~DWC3_DCTL_INITU1ENA;
  1297. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1298. reg &= ~DWC3_DCTL_INITU2ENA;
  1299. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1300. #endif
  1301. dwc3_stop_active_transfers(dwc);
  1302. dwc3_disconnect_gadget(dwc);
  1303. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1304. }
  1305. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1306. {
  1307. u32 reg;
  1308. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1309. if (on)
  1310. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1311. else
  1312. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1313. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1314. }
  1315. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1316. {
  1317. u32 reg;
  1318. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1319. if (on)
  1320. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1321. else
  1322. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1323. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1324. }
  1325. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1326. {
  1327. u32 reg;
  1328. dev_vdbg(dwc->dev, "%s\n", __func__);
  1329. /* Enable PHYs */
  1330. dwc3_gadget_usb2_phy_power(dwc, true);
  1331. dwc3_gadget_usb3_phy_power(dwc, true);
  1332. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1333. dwc3_disconnect_gadget(dwc);
  1334. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1335. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1336. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1337. dwc3_stop_active_transfers(dwc);
  1338. dwc3_clear_stall_all_ep(dwc);
  1339. /* Reset device address to zero */
  1340. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1341. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1342. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1343. /*
  1344. * Wait for RxFifo to drain
  1345. *
  1346. * REVISIT probably shouldn't wait forever.
  1347. * In case Hardware ends up in a screwed up
  1348. * case, we error out, notify the user and,
  1349. * maybe, WARN() or BUG() but leave the rest
  1350. * of the kernel working fine.
  1351. *
  1352. * REVISIT the below is rather CPU intensive,
  1353. * maybe we should read and if it doesn't work
  1354. * sleep (not busy wait) for a few useconds.
  1355. *
  1356. * REVISIT why wait until the RXFIFO is empty anyway?
  1357. */
  1358. while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
  1359. & DWC3_DSTS_RXFIFOEMPTY))
  1360. cpu_relax();
  1361. }
  1362. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1363. {
  1364. u32 reg;
  1365. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1366. /*
  1367. * We change the clock only at SS but I dunno why I would want to do
  1368. * this. Maybe it becomes part of the power saving plan.
  1369. */
  1370. if (speed != DWC3_DSTS_SUPERSPEED)
  1371. return;
  1372. /*
  1373. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1374. * each time on Connect Done.
  1375. */
  1376. if (!usb30_clock)
  1377. return;
  1378. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1379. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1380. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1381. }
  1382. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1383. {
  1384. switch (speed) {
  1385. case USB_SPEED_SUPER:
  1386. dwc3_gadget_usb2_phy_power(dwc, false);
  1387. break;
  1388. case USB_SPEED_HIGH:
  1389. case USB_SPEED_FULL:
  1390. case USB_SPEED_LOW:
  1391. dwc3_gadget_usb3_phy_power(dwc, false);
  1392. break;
  1393. }
  1394. }
  1395. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1396. {
  1397. struct dwc3_gadget_ep_cmd_params params;
  1398. struct dwc3_ep *dep;
  1399. int ret;
  1400. u32 reg;
  1401. u8 speed;
  1402. dev_vdbg(dwc->dev, "%s\n", __func__);
  1403. memset(&params, 0x00, sizeof(params));
  1404. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1405. speed = reg & DWC3_DSTS_CONNECTSPD;
  1406. dwc->speed = speed;
  1407. dwc3_update_ram_clk_sel(dwc, speed);
  1408. switch (speed) {
  1409. case DWC3_DCFG_SUPERSPEED:
  1410. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1411. dwc->gadget.ep0->maxpacket = 512;
  1412. dwc->gadget.speed = USB_SPEED_SUPER;
  1413. break;
  1414. case DWC3_DCFG_HIGHSPEED:
  1415. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1416. dwc->gadget.ep0->maxpacket = 64;
  1417. dwc->gadget.speed = USB_SPEED_HIGH;
  1418. break;
  1419. case DWC3_DCFG_FULLSPEED2:
  1420. case DWC3_DCFG_FULLSPEED1:
  1421. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1422. dwc->gadget.ep0->maxpacket = 64;
  1423. dwc->gadget.speed = USB_SPEED_FULL;
  1424. break;
  1425. case DWC3_DCFG_LOWSPEED:
  1426. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1427. dwc->gadget.ep0->maxpacket = 8;
  1428. dwc->gadget.speed = USB_SPEED_LOW;
  1429. break;
  1430. }
  1431. /* Disable unneded PHY */
  1432. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1433. dep = dwc->eps[0];
  1434. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1435. if (ret) {
  1436. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1437. return;
  1438. }
  1439. dep = dwc->eps[1];
  1440. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1441. if (ret) {
  1442. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1443. return;
  1444. }
  1445. /*
  1446. * Configure PHY via GUSB3PIPECTLn if required.
  1447. *
  1448. * Update GTXFIFOSIZn
  1449. *
  1450. * In both cases reset values should be sufficient.
  1451. */
  1452. }
  1453. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1454. {
  1455. dev_vdbg(dwc->dev, "%s\n", __func__);
  1456. /*
  1457. * TODO take core out of low power mode when that's
  1458. * implemented.
  1459. */
  1460. dwc->gadget_driver->resume(&dwc->gadget);
  1461. }
  1462. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1463. unsigned int evtinfo)
  1464. {
  1465. /* The fith bit says SuperSpeed yes or no. */
  1466. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1467. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1468. }
  1469. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1470. const struct dwc3_event_devt *event)
  1471. {
  1472. switch (event->type) {
  1473. case DWC3_DEVICE_EVENT_DISCONNECT:
  1474. dwc3_gadget_disconnect_interrupt(dwc);
  1475. break;
  1476. case DWC3_DEVICE_EVENT_RESET:
  1477. dwc3_gadget_reset_interrupt(dwc);
  1478. break;
  1479. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1480. dwc3_gadget_conndone_interrupt(dwc);
  1481. break;
  1482. case DWC3_DEVICE_EVENT_WAKEUP:
  1483. dwc3_gadget_wakeup_interrupt(dwc);
  1484. break;
  1485. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1486. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1487. break;
  1488. case DWC3_DEVICE_EVENT_EOPF:
  1489. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1490. break;
  1491. case DWC3_DEVICE_EVENT_SOF:
  1492. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1493. break;
  1494. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1495. dev_vdbg(dwc->dev, "Erratic Error\n");
  1496. break;
  1497. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1498. dev_vdbg(dwc->dev, "Command Complete\n");
  1499. break;
  1500. case DWC3_DEVICE_EVENT_OVERFLOW:
  1501. dev_vdbg(dwc->dev, "Overflow\n");
  1502. break;
  1503. default:
  1504. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1505. }
  1506. }
  1507. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1508. const union dwc3_event *event)
  1509. {
  1510. /* Endpoint IRQ, handle it and return early */
  1511. if (event->type.is_devspec == 0) {
  1512. /* depevt */
  1513. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1514. }
  1515. switch (event->type.type) {
  1516. case DWC3_EVENT_TYPE_DEV:
  1517. dwc3_gadget_interrupt(dwc, &event->devt);
  1518. break;
  1519. /* REVISIT what to do with Carkit and I2C events ? */
  1520. default:
  1521. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1522. }
  1523. }
  1524. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1525. {
  1526. struct dwc3_event_buffer *evt;
  1527. int left;
  1528. u32 count;
  1529. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1530. count &= DWC3_GEVNTCOUNT_MASK;
  1531. if (!count)
  1532. return IRQ_NONE;
  1533. evt = dwc->ev_buffs[buf];
  1534. left = count;
  1535. while (left > 0) {
  1536. union dwc3_event event;
  1537. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1538. dwc3_process_event_entry(dwc, &event);
  1539. /*
  1540. * XXX we wrap around correctly to the next entry as almost all
  1541. * entries are 4 bytes in size. There is one entry which has 12
  1542. * bytes which is a regular entry followed by 8 bytes data. ATM
  1543. * I don't know how things are organized if were get next to the
  1544. * a boundary so I worry about that once we try to handle that.
  1545. */
  1546. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1547. left -= 4;
  1548. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1549. }
  1550. return IRQ_HANDLED;
  1551. }
  1552. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1553. {
  1554. struct dwc3 *dwc = _dwc;
  1555. int i;
  1556. irqreturn_t ret = IRQ_NONE;
  1557. spin_lock(&dwc->lock);
  1558. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1559. irqreturn_t status;
  1560. status = dwc3_process_event_buf(dwc, i);
  1561. if (status == IRQ_HANDLED)
  1562. ret = status;
  1563. }
  1564. spin_unlock(&dwc->lock);
  1565. return ret;
  1566. }
  1567. /**
  1568. * dwc3_gadget_init - Initializes gadget related registers
  1569. * @dwc: Pointer to out controller context structure
  1570. *
  1571. * Returns 0 on success otherwise negative errno.
  1572. */
  1573. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1574. {
  1575. u32 reg;
  1576. int ret;
  1577. int irq;
  1578. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1579. &dwc->ctrl_req_addr, GFP_KERNEL);
  1580. if (!dwc->ctrl_req) {
  1581. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1582. ret = -ENOMEM;
  1583. goto err0;
  1584. }
  1585. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1586. &dwc->ep0_trb_addr, GFP_KERNEL);
  1587. if (!dwc->ep0_trb) {
  1588. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1589. ret = -ENOMEM;
  1590. goto err1;
  1591. }
  1592. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1593. sizeof(*dwc->setup_buf) * 2,
  1594. &dwc->setup_buf_addr, GFP_KERNEL);
  1595. if (!dwc->setup_buf) {
  1596. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1597. ret = -ENOMEM;
  1598. goto err2;
  1599. }
  1600. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1601. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1602. if (!dwc->ep0_bounce) {
  1603. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1604. ret = -ENOMEM;
  1605. goto err3;
  1606. }
  1607. dev_set_name(&dwc->gadget.dev, "gadget");
  1608. dwc->gadget.ops = &dwc3_gadget_ops;
  1609. dwc->gadget.is_dualspeed = true;
  1610. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1611. dwc->gadget.dev.parent = dwc->dev;
  1612. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1613. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1614. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1615. dwc->gadget.dev.release = dwc3_gadget_release;
  1616. dwc->gadget.name = "dwc3-gadget";
  1617. /*
  1618. * REVISIT: Here we should clear all pending IRQs to be
  1619. * sure we're starting from a well known location.
  1620. */
  1621. ret = dwc3_gadget_init_endpoints(dwc);
  1622. if (ret)
  1623. goto err4;
  1624. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1625. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1626. "dwc3", dwc);
  1627. if (ret) {
  1628. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1629. irq, ret);
  1630. goto err5;
  1631. }
  1632. /* Enable all but Start and End of Frame IRQs */
  1633. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1634. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1635. DWC3_DEVTEN_CMDCMPLTEN |
  1636. DWC3_DEVTEN_ERRTICERREN |
  1637. DWC3_DEVTEN_WKUPEVTEN |
  1638. DWC3_DEVTEN_ULSTCNGEN |
  1639. DWC3_DEVTEN_CONNECTDONEEN |
  1640. DWC3_DEVTEN_USBRSTEN |
  1641. DWC3_DEVTEN_DISCONNEVTEN);
  1642. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1643. ret = device_register(&dwc->gadget.dev);
  1644. if (ret) {
  1645. dev_err(dwc->dev, "failed to register gadget device\n");
  1646. put_device(&dwc->gadget.dev);
  1647. goto err6;
  1648. }
  1649. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1650. if (ret) {
  1651. dev_err(dwc->dev, "failed to register udc\n");
  1652. goto err7;
  1653. }
  1654. return 0;
  1655. err7:
  1656. device_unregister(&dwc->gadget.dev);
  1657. err6:
  1658. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1659. free_irq(irq, dwc);
  1660. err5:
  1661. dwc3_gadget_free_endpoints(dwc);
  1662. err4:
  1663. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1664. dwc->ep0_bounce_addr);
  1665. err3:
  1666. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1667. dwc->setup_buf, dwc->setup_buf_addr);
  1668. err2:
  1669. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1670. dwc->ep0_trb, dwc->ep0_trb_addr);
  1671. err1:
  1672. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1673. dwc->ctrl_req, dwc->ctrl_req_addr);
  1674. err0:
  1675. return ret;
  1676. }
  1677. void dwc3_gadget_exit(struct dwc3 *dwc)
  1678. {
  1679. int irq;
  1680. int i;
  1681. usb_del_gadget_udc(&dwc->gadget);
  1682. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1683. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1684. free_irq(irq, dwc);
  1685. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1686. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1687. dwc3_gadget_free_endpoints(dwc);
  1688. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1689. dwc->ep0_bounce_addr);
  1690. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1691. dwc->setup_buf, dwc->setup_buf_addr);
  1692. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1693. dwc->ep0_trb, dwc->ep0_trb_addr);
  1694. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1695. dwc->ctrl_req, dwc->ctrl_req_addr);
  1696. device_unregister(&dwc->gadget.dev);
  1697. }