iosapic.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145
  1. /*
  2. * I/O SAPIC support.
  3. *
  4. * Copyright (C) 1999 Intel Corp.
  5. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  6. * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
  7. * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
  8. * David Mosberger-Tang <davidm@hpl.hp.com>
  9. * Copyright (C) 1999 VA Linux Systems
  10. * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
  11. *
  12. * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
  13. * APIC code. In particular, we now have separate
  14. * handlers for edge and level triggered
  15. * interrupts.
  16. * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
  17. * allocation PCI to vector mapping, shared PCI
  18. * interrupts.
  19. * 00/10/27 D. Mosberger Document things a bit more to make them more
  20. * understandable. Clean up much of the old
  21. * IOSAPIC cruft.
  22. * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
  23. * and fixes for ACPI S5(SoftOff) support.
  24. * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
  25. * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
  26. * vectors in iosapic_set_affinity(),
  27. * initializations for /proc/irq/#/smp_affinity
  28. * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
  29. * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
  30. * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
  31. * IOSAPIC mapping error
  32. * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
  33. * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
  34. * interrupt, vector, etc.)
  35. * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
  36. * pci_irq code.
  37. * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
  38. * Remove iosapic_address & gsi_base from
  39. * external interfaces. Rationalize
  40. * __init/__devinit attributes.
  41. * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
  42. * Updated to work with irq migration necessary
  43. * for CPU Hotplug
  44. */
  45. /*
  46. * Here is what the interrupt logic between a PCI device and the kernel looks
  47. * like:
  48. *
  49. * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
  50. * INTD). The device is uniquely identified by its bus-, and slot-number
  51. * (the function number does not matter here because all functions share
  52. * the same interrupt lines).
  53. *
  54. * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
  55. * controller. Multiple interrupt lines may have to share the same
  56. * IOSAPIC pin (if they're level triggered and use the same polarity).
  57. * Each interrupt line has a unique Global System Interrupt (GSI) number
  58. * which can be calculated as the sum of the controller's base GSI number
  59. * and the IOSAPIC pin number to which the line connects.
  60. *
  61. * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
  62. * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
  63. * sent to the CPU.
  64. *
  65. * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
  66. * used as architecture-independent interrupt handling mechanism in Linux.
  67. * As an IRQ is a number, we have to have
  68. * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
  69. * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
  70. * platform can implement platform_irq_to_vector(irq) and
  71. * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
  72. * Please see also include/asm-ia64/hw_irq.h for those APIs.
  73. *
  74. * To sum up, there are three levels of mappings involved:
  75. *
  76. * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
  77. *
  78. * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
  79. * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
  80. * (isa_irq) is the only exception in this source code.
  81. */
  82. #include <linux/acpi.h>
  83. #include <linux/init.h>
  84. #include <linux/irq.h>
  85. #include <linux/kernel.h>
  86. #include <linux/list.h>
  87. #include <linux/pci.h>
  88. #include <linux/smp.h>
  89. #include <linux/string.h>
  90. #include <linux/bootmem.h>
  91. #include <asm/delay.h>
  92. #include <asm/hw_irq.h>
  93. #include <asm/io.h>
  94. #include <asm/iosapic.h>
  95. #include <asm/machvec.h>
  96. #include <asm/processor.h>
  97. #include <asm/ptrace.h>
  98. #include <asm/system.h>
  99. #undef DEBUG_INTERRUPT_ROUTING
  100. #ifdef DEBUG_INTERRUPT_ROUTING
  101. #define DBG(fmt...) printk(fmt)
  102. #else
  103. #define DBG(fmt...)
  104. #endif
  105. #define NR_PREALLOCATE_RTE_ENTRIES \
  106. (PAGE_SIZE / sizeof(struct iosapic_rte_info))
  107. #define RTE_PREALLOCATED (1)
  108. static DEFINE_SPINLOCK(iosapic_lock);
  109. /*
  110. * These tables map IA-64 vectors to the IOSAPIC pin that generates this
  111. * vector.
  112. */
  113. #define NO_REF_RTE 0
  114. static struct iosapic {
  115. char __iomem *addr; /* base address of IOSAPIC */
  116. unsigned int gsi_base; /* GSI base */
  117. unsigned short num_rte; /* # of RTEs on this IOSAPIC */
  118. int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
  119. #ifdef CONFIG_NUMA
  120. unsigned short node; /* numa node association via pxm */
  121. #endif
  122. spinlock_t lock; /* lock for indirect reg access */
  123. } iosapic_lists[NR_IOSAPICS];
  124. struct iosapic_rte_info {
  125. struct list_head rte_list; /* RTEs sharing the same vector */
  126. char rte_index; /* IOSAPIC RTE index */
  127. int refcnt; /* reference counter */
  128. unsigned int flags; /* flags */
  129. struct iosapic *iosapic;
  130. } ____cacheline_aligned;
  131. static struct iosapic_intr_info {
  132. struct list_head rtes; /* RTEs using this vector (empty =>
  133. * not an IOSAPIC interrupt) */
  134. int count; /* # of RTEs that shares this vector */
  135. u32 low32; /* current value of low word of
  136. * Redirection table entry */
  137. unsigned int dest; /* destination CPU physical ID */
  138. unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
  139. unsigned char polarity: 1; /* interrupt polarity
  140. * (see iosapic.h) */
  141. unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
  142. } iosapic_intr_info[NR_IRQS];
  143. static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
  144. static int iosapic_kmalloc_ok;
  145. static LIST_HEAD(free_rte_list);
  146. static inline void
  147. iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
  148. {
  149. unsigned long flags;
  150. spin_lock_irqsave(&iosapic->lock, flags);
  151. __iosapic_write(iosapic->addr, reg, val);
  152. spin_unlock_irqrestore(&iosapic->lock, flags);
  153. }
  154. /*
  155. * Find an IOSAPIC associated with a GSI
  156. */
  157. static inline int
  158. find_iosapic (unsigned int gsi)
  159. {
  160. int i;
  161. for (i = 0; i < NR_IOSAPICS; i++) {
  162. if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
  163. iosapic_lists[i].num_rte)
  164. return i;
  165. }
  166. return -1;
  167. }
  168. static inline int __gsi_to_irq(unsigned int gsi)
  169. {
  170. int irq;
  171. struct iosapic_intr_info *info;
  172. struct iosapic_rte_info *rte;
  173. for (irq = 0; irq < NR_IRQS; irq++) {
  174. info = &iosapic_intr_info[irq];
  175. list_for_each_entry(rte, &info->rtes, rte_list)
  176. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  177. return irq;
  178. }
  179. return -1;
  180. }
  181. /*
  182. * Translate GSI number to the corresponding IA-64 interrupt vector. If no
  183. * entry exists, return -1.
  184. */
  185. inline int
  186. gsi_to_vector (unsigned int gsi)
  187. {
  188. int irq = __gsi_to_irq(gsi);
  189. if (check_irq_used(irq) < 0)
  190. return -1;
  191. return irq_to_vector(irq);
  192. }
  193. int
  194. gsi_to_irq (unsigned int gsi)
  195. {
  196. unsigned long flags;
  197. int irq;
  198. spin_lock_irqsave(&iosapic_lock, flags);
  199. irq = __gsi_to_irq(gsi);
  200. spin_unlock_irqrestore(&iosapic_lock, flags);
  201. return irq;
  202. }
  203. static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
  204. {
  205. struct iosapic_rte_info *rte;
  206. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  207. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  208. return rte;
  209. return NULL;
  210. }
  211. static void
  212. set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
  213. {
  214. unsigned long pol, trigger, dmode;
  215. u32 low32, high32;
  216. int rte_index;
  217. char redir;
  218. struct iosapic_rte_info *rte;
  219. ia64_vector vector = irq_to_vector(irq);
  220. DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
  221. rte = find_rte(irq, gsi);
  222. if (!rte)
  223. return; /* not an IOSAPIC interrupt */
  224. rte_index = rte->rte_index;
  225. pol = iosapic_intr_info[irq].polarity;
  226. trigger = iosapic_intr_info[irq].trigger;
  227. dmode = iosapic_intr_info[irq].dmode;
  228. redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
  229. #ifdef CONFIG_SMP
  230. set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
  231. #endif
  232. low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
  233. (trigger << IOSAPIC_TRIGGER_SHIFT) |
  234. (dmode << IOSAPIC_DELIVERY_SHIFT) |
  235. ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
  236. vector);
  237. /* dest contains both id and eid */
  238. high32 = (dest << IOSAPIC_DEST_SHIFT);
  239. iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  240. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  241. iosapic_intr_info[irq].low32 = low32;
  242. iosapic_intr_info[irq].dest = dest;
  243. }
  244. static void
  245. nop (unsigned int irq)
  246. {
  247. /* do nothing... */
  248. }
  249. #ifdef CONFIG_KEXEC
  250. void
  251. kexec_disable_iosapic(void)
  252. {
  253. struct iosapic_intr_info *info;
  254. struct iosapic_rte_info *rte;
  255. ia64_vector vec;
  256. int irq;
  257. for (irq = 0; irq < NR_IRQS; irq++) {
  258. info = &iosapic_intr_info[irq];
  259. vec = irq_to_vector(irq);
  260. list_for_each_entry(rte, &info->rtes,
  261. rte_list) {
  262. iosapic_write(rte->iosapic,
  263. IOSAPIC_RTE_LOW(rte->rte_index),
  264. IOSAPIC_MASK|vec);
  265. iosapic_eoi(rte->iosapic->addr, vec);
  266. }
  267. }
  268. }
  269. #endif
  270. static void
  271. mask_irq (unsigned int irq)
  272. {
  273. u32 low32;
  274. int rte_index;
  275. struct iosapic_rte_info *rte;
  276. if (list_empty(&iosapic_intr_info[irq].rtes))
  277. return; /* not an IOSAPIC interrupt! */
  278. /* set only the mask bit */
  279. low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  280. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  281. rte_index = rte->rte_index;
  282. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  283. }
  284. }
  285. static void
  286. unmask_irq (unsigned int irq)
  287. {
  288. u32 low32;
  289. int rte_index;
  290. struct iosapic_rte_info *rte;
  291. if (list_empty(&iosapic_intr_info[irq].rtes))
  292. return; /* not an IOSAPIC interrupt! */
  293. low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
  294. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  295. rte_index = rte->rte_index;
  296. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  297. }
  298. }
  299. static void
  300. iosapic_set_affinity (unsigned int irq, cpumask_t mask)
  301. {
  302. #ifdef CONFIG_SMP
  303. u32 high32, low32;
  304. int dest, rte_index;
  305. int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
  306. struct iosapic_rte_info *rte;
  307. struct iosapic *iosapic;
  308. irq &= (~IA64_IRQ_REDIRECTED);
  309. /* IRQ migration across domain is not supported yet */
  310. cpus_and(mask, mask, irq_to_domain(irq));
  311. if (cpus_empty(mask))
  312. return;
  313. dest = cpu_physical_id(first_cpu(mask));
  314. if (list_empty(&iosapic_intr_info[irq].rtes))
  315. return; /* not an IOSAPIC interrupt */
  316. set_irq_affinity_info(irq, dest, redir);
  317. /* dest contains both id and eid */
  318. high32 = dest << IOSAPIC_DEST_SHIFT;
  319. low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
  320. if (redir)
  321. /* change delivery mode to lowest priority */
  322. low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
  323. else
  324. /* change delivery mode to fixed */
  325. low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
  326. iosapic_intr_info[irq].low32 = low32;
  327. iosapic_intr_info[irq].dest = dest;
  328. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  329. iosapic = rte->iosapic;
  330. rte_index = rte->rte_index;
  331. iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  332. iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  333. }
  334. #endif
  335. }
  336. /*
  337. * Handlers for level-triggered interrupts.
  338. */
  339. static unsigned int
  340. iosapic_startup_level_irq (unsigned int irq)
  341. {
  342. unmask_irq(irq);
  343. return 0;
  344. }
  345. static void
  346. iosapic_end_level_irq (unsigned int irq)
  347. {
  348. ia64_vector vec = irq_to_vector(irq);
  349. struct iosapic_rte_info *rte;
  350. move_native_irq(irq);
  351. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  352. iosapic_eoi(rte->iosapic->addr, vec);
  353. }
  354. #define iosapic_shutdown_level_irq mask_irq
  355. #define iosapic_enable_level_irq unmask_irq
  356. #define iosapic_disable_level_irq mask_irq
  357. #define iosapic_ack_level_irq nop
  358. struct irq_chip irq_type_iosapic_level = {
  359. .name = "IO-SAPIC-level",
  360. .startup = iosapic_startup_level_irq,
  361. .shutdown = iosapic_shutdown_level_irq,
  362. .enable = iosapic_enable_level_irq,
  363. .disable = iosapic_disable_level_irq,
  364. .ack = iosapic_ack_level_irq,
  365. .end = iosapic_end_level_irq,
  366. .mask = mask_irq,
  367. .unmask = unmask_irq,
  368. .set_affinity = iosapic_set_affinity
  369. };
  370. /*
  371. * Handlers for edge-triggered interrupts.
  372. */
  373. static unsigned int
  374. iosapic_startup_edge_irq (unsigned int irq)
  375. {
  376. unmask_irq(irq);
  377. /*
  378. * IOSAPIC simply drops interrupts pended while the
  379. * corresponding pin was masked, so we can't know if an
  380. * interrupt is pending already. Let's hope not...
  381. */
  382. return 0;
  383. }
  384. static void
  385. iosapic_ack_edge_irq (unsigned int irq)
  386. {
  387. irq_desc_t *idesc = irq_desc + irq;
  388. move_native_irq(irq);
  389. /*
  390. * Once we have recorded IRQ_PENDING already, we can mask the
  391. * interrupt for real. This prevents IRQ storms from unhandled
  392. * devices.
  393. */
  394. if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
  395. (IRQ_PENDING|IRQ_DISABLED))
  396. mask_irq(irq);
  397. }
  398. #define iosapic_enable_edge_irq unmask_irq
  399. #define iosapic_disable_edge_irq nop
  400. #define iosapic_end_edge_irq nop
  401. struct irq_chip irq_type_iosapic_edge = {
  402. .name = "IO-SAPIC-edge",
  403. .startup = iosapic_startup_edge_irq,
  404. .shutdown = iosapic_disable_edge_irq,
  405. .enable = iosapic_enable_edge_irq,
  406. .disable = iosapic_disable_edge_irq,
  407. .ack = iosapic_ack_edge_irq,
  408. .end = iosapic_end_edge_irq,
  409. .mask = mask_irq,
  410. .unmask = unmask_irq,
  411. .set_affinity = iosapic_set_affinity
  412. };
  413. unsigned int
  414. iosapic_version (char __iomem *addr)
  415. {
  416. /*
  417. * IOSAPIC Version Register return 32 bit structure like:
  418. * {
  419. * unsigned int version : 8;
  420. * unsigned int reserved1 : 8;
  421. * unsigned int max_redir : 8;
  422. * unsigned int reserved2 : 8;
  423. * }
  424. */
  425. return __iosapic_read(addr, IOSAPIC_VERSION);
  426. }
  427. static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
  428. {
  429. int i, irq = -ENOSPC, min_count = -1;
  430. struct iosapic_intr_info *info;
  431. /*
  432. * shared vectors for edge-triggered interrupts are not
  433. * supported yet
  434. */
  435. if (trigger == IOSAPIC_EDGE)
  436. return -EINVAL;
  437. for (i = 0; i <= NR_IRQS; i++) {
  438. info = &iosapic_intr_info[i];
  439. if (info->trigger == trigger && info->polarity == pol &&
  440. (info->dmode == IOSAPIC_FIXED ||
  441. info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
  442. can_request_irq(i, IRQF_SHARED)) {
  443. if (min_count == -1 || info->count < min_count) {
  444. irq = i;
  445. min_count = info->count;
  446. }
  447. }
  448. }
  449. return irq;
  450. }
  451. /*
  452. * if the given vector is already owned by other,
  453. * assign a new vector for the other and make the vector available
  454. */
  455. static void __init
  456. iosapic_reassign_vector (int irq)
  457. {
  458. int new_irq;
  459. if (!list_empty(&iosapic_intr_info[irq].rtes)) {
  460. new_irq = create_irq();
  461. if (new_irq < 0)
  462. panic("%s: out of interrupt vectors!\n", __FUNCTION__);
  463. printk(KERN_INFO "Reassigning vector %d to %d\n",
  464. irq_to_vector(irq), irq_to_vector(new_irq));
  465. memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
  466. sizeof(struct iosapic_intr_info));
  467. INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
  468. list_move(iosapic_intr_info[irq].rtes.next,
  469. &iosapic_intr_info[new_irq].rtes);
  470. memset(&iosapic_intr_info[irq], 0,
  471. sizeof(struct iosapic_intr_info));
  472. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  473. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  474. }
  475. }
  476. static struct iosapic_rte_info *iosapic_alloc_rte (void)
  477. {
  478. int i;
  479. struct iosapic_rte_info *rte;
  480. int preallocated = 0;
  481. if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
  482. rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
  483. NR_PREALLOCATE_RTE_ENTRIES);
  484. if (!rte)
  485. return NULL;
  486. for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
  487. list_add(&rte->rte_list, &free_rte_list);
  488. }
  489. if (!list_empty(&free_rte_list)) {
  490. rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
  491. rte_list);
  492. list_del(&rte->rte_list);
  493. preallocated++;
  494. } else {
  495. rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
  496. if (!rte)
  497. return NULL;
  498. }
  499. memset(rte, 0, sizeof(struct iosapic_rte_info));
  500. if (preallocated)
  501. rte->flags |= RTE_PREALLOCATED;
  502. return rte;
  503. }
  504. static void iosapic_free_rte (struct iosapic_rte_info *rte)
  505. {
  506. if (rte->flags & RTE_PREALLOCATED)
  507. list_add_tail(&rte->rte_list, &free_rte_list);
  508. else
  509. kfree(rte);
  510. }
  511. static inline int irq_is_shared (int irq)
  512. {
  513. return (iosapic_intr_info[irq].count > 1);
  514. }
  515. static int
  516. register_intr (unsigned int gsi, int irq, unsigned char delivery,
  517. unsigned long polarity, unsigned long trigger)
  518. {
  519. irq_desc_t *idesc;
  520. struct hw_interrupt_type *irq_type;
  521. int index;
  522. struct iosapic_rte_info *rte;
  523. index = find_iosapic(gsi);
  524. if (index < 0) {
  525. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  526. __FUNCTION__, gsi);
  527. return -ENODEV;
  528. }
  529. rte = find_rte(irq, gsi);
  530. if (!rte) {
  531. rte = iosapic_alloc_rte();
  532. if (!rte) {
  533. printk(KERN_WARNING "%s: cannot allocate memory\n",
  534. __FUNCTION__);
  535. return -ENOMEM;
  536. }
  537. rte->iosapic = &iosapic_lists[index];
  538. rte->rte_index = gsi - rte->iosapic->gsi_base;
  539. rte->refcnt++;
  540. list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
  541. iosapic_intr_info[irq].count++;
  542. iosapic_lists[index].rtes_inuse++;
  543. }
  544. else if (rte->refcnt == NO_REF_RTE) {
  545. struct iosapic_intr_info *info = &iosapic_intr_info[irq];
  546. if (info->count > 0 &&
  547. (info->trigger != trigger || info->polarity != polarity)){
  548. printk (KERN_WARNING
  549. "%s: cannot override the interrupt\n",
  550. __FUNCTION__);
  551. return -EINVAL;
  552. }
  553. rte->refcnt++;
  554. iosapic_intr_info[irq].count++;
  555. iosapic_lists[index].rtes_inuse++;
  556. }
  557. iosapic_intr_info[irq].polarity = polarity;
  558. iosapic_intr_info[irq].dmode = delivery;
  559. iosapic_intr_info[irq].trigger = trigger;
  560. if (trigger == IOSAPIC_EDGE)
  561. irq_type = &irq_type_iosapic_edge;
  562. else
  563. irq_type = &irq_type_iosapic_level;
  564. idesc = irq_desc + irq;
  565. if (idesc->chip != irq_type) {
  566. if (idesc->chip != &no_irq_type)
  567. printk(KERN_WARNING
  568. "%s: changing vector %d from %s to %s\n",
  569. __FUNCTION__, irq_to_vector(irq),
  570. idesc->chip->name, irq_type->name);
  571. idesc->chip = irq_type;
  572. }
  573. return 0;
  574. }
  575. static unsigned int
  576. get_target_cpu (unsigned int gsi, int irq)
  577. {
  578. #ifdef CONFIG_SMP
  579. static int cpu = -1;
  580. extern int cpe_vector;
  581. cpumask_t domain = irq_to_domain(irq);
  582. /*
  583. * In case of vector shared by multiple RTEs, all RTEs that
  584. * share the vector need to use the same destination CPU.
  585. */
  586. if (!list_empty(&iosapic_intr_info[irq].rtes))
  587. return iosapic_intr_info[irq].dest;
  588. /*
  589. * If the platform supports redirection via XTP, let it
  590. * distribute interrupts.
  591. */
  592. if (smp_int_redirect & SMP_IRQ_REDIRECTION)
  593. return cpu_physical_id(smp_processor_id());
  594. /*
  595. * Some interrupts (ACPI SCI, for instance) are registered
  596. * before the BSP is marked as online.
  597. */
  598. if (!cpu_online(smp_processor_id()))
  599. return cpu_physical_id(smp_processor_id());
  600. #ifdef CONFIG_ACPI
  601. if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
  602. return get_cpei_target_cpu();
  603. #endif
  604. #ifdef CONFIG_NUMA
  605. {
  606. int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
  607. cpumask_t cpu_mask;
  608. iosapic_index = find_iosapic(gsi);
  609. if (iosapic_index < 0 ||
  610. iosapic_lists[iosapic_index].node == MAX_NUMNODES)
  611. goto skip_numa_setup;
  612. cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
  613. cpus_and(cpu_mask, cpu_mask, domain);
  614. for_each_cpu_mask(numa_cpu, cpu_mask) {
  615. if (!cpu_online(numa_cpu))
  616. cpu_clear(numa_cpu, cpu_mask);
  617. }
  618. num_cpus = cpus_weight(cpu_mask);
  619. if (!num_cpus)
  620. goto skip_numa_setup;
  621. /* Use irq assignment to distribute across cpus in node */
  622. cpu_index = irq % num_cpus;
  623. for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
  624. numa_cpu = next_cpu(numa_cpu, cpu_mask);
  625. if (numa_cpu != NR_CPUS)
  626. return cpu_physical_id(numa_cpu);
  627. }
  628. skip_numa_setup:
  629. #endif
  630. /*
  631. * Otherwise, round-robin interrupt vectors across all the
  632. * processors. (It'd be nice if we could be smarter in the
  633. * case of NUMA.)
  634. */
  635. do {
  636. if (++cpu >= NR_CPUS)
  637. cpu = 0;
  638. } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
  639. return cpu_physical_id(cpu);
  640. #else /* CONFIG_SMP */
  641. return cpu_physical_id(smp_processor_id());
  642. #endif
  643. }
  644. /*
  645. * ACPI can describe IOSAPIC interrupts via static tables and namespace
  646. * methods. This provides an interface to register those interrupts and
  647. * program the IOSAPIC RTE.
  648. */
  649. int
  650. iosapic_register_intr (unsigned int gsi,
  651. unsigned long polarity, unsigned long trigger)
  652. {
  653. int irq, mask = 1, err;
  654. unsigned int dest;
  655. unsigned long flags;
  656. struct iosapic_rte_info *rte;
  657. u32 low32;
  658. /*
  659. * If this GSI has already been registered (i.e., it's a
  660. * shared interrupt, or we lost a race to register it),
  661. * don't touch the RTE.
  662. */
  663. spin_lock_irqsave(&iosapic_lock, flags);
  664. irq = __gsi_to_irq(gsi);
  665. if (irq > 0) {
  666. rte = find_rte(irq, gsi);
  667. if(iosapic_intr_info[irq].count == 0) {
  668. assign_irq_vector(irq);
  669. dynamic_irq_init(irq);
  670. } else if (rte->refcnt != NO_REF_RTE) {
  671. rte->refcnt++;
  672. goto unlock_iosapic_lock;
  673. }
  674. } else
  675. irq = create_irq();
  676. /* If vector is running out, we try to find a sharable vector */
  677. if (irq < 0) {
  678. irq = iosapic_find_sharable_irq(trigger, polarity);
  679. if (irq < 0)
  680. goto unlock_iosapic_lock;
  681. }
  682. spin_lock(&irq_desc[irq].lock);
  683. dest = get_target_cpu(gsi, irq);
  684. err = register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY,
  685. polarity, trigger);
  686. if (err < 0) {
  687. irq = err;
  688. goto unlock_all;
  689. }
  690. /*
  691. * If the vector is shared and already unmasked for other
  692. * interrupt sources, don't mask it.
  693. */
  694. low32 = iosapic_intr_info[irq].low32;
  695. if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
  696. mask = 0;
  697. set_rte(gsi, irq, dest, mask);
  698. printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
  699. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  700. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  701. cpu_logical_id(dest), dest, irq_to_vector(irq));
  702. unlock_all:
  703. spin_unlock(&irq_desc[irq].lock);
  704. unlock_iosapic_lock:
  705. spin_unlock_irqrestore(&iosapic_lock, flags);
  706. return irq;
  707. }
  708. void
  709. iosapic_unregister_intr (unsigned int gsi)
  710. {
  711. unsigned long flags;
  712. int irq, index;
  713. irq_desc_t *idesc;
  714. u32 low32;
  715. unsigned long trigger, polarity;
  716. unsigned int dest;
  717. struct iosapic_rte_info *rte;
  718. /*
  719. * If the irq associated with the gsi is not found,
  720. * iosapic_unregister_intr() is unbalanced. We need to check
  721. * this again after getting locks.
  722. */
  723. irq = gsi_to_irq(gsi);
  724. if (irq < 0) {
  725. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  726. gsi);
  727. WARN_ON(1);
  728. return;
  729. }
  730. spin_lock_irqsave(&iosapic_lock, flags);
  731. if ((rte = find_rte(irq, gsi)) == NULL) {
  732. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  733. gsi);
  734. WARN_ON(1);
  735. goto out;
  736. }
  737. if (--rte->refcnt > 0)
  738. goto out;
  739. idesc = irq_desc + irq;
  740. rte->refcnt = NO_REF_RTE;
  741. /* Mask the interrupt */
  742. low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
  743. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
  744. iosapic_intr_info[irq].count--;
  745. index = find_iosapic(gsi);
  746. iosapic_lists[index].rtes_inuse--;
  747. WARN_ON(iosapic_lists[index].rtes_inuse < 0);
  748. trigger = iosapic_intr_info[irq].trigger;
  749. polarity = iosapic_intr_info[irq].polarity;
  750. dest = iosapic_intr_info[irq].dest;
  751. printk(KERN_INFO
  752. "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
  753. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  754. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  755. cpu_logical_id(dest), dest, irq_to_vector(irq));
  756. if (iosapic_intr_info[irq].count == 0) {
  757. #ifdef CONFIG_SMP
  758. /* Clear affinity */
  759. cpus_setall(idesc->affinity);
  760. #endif
  761. /* Clear the interrupt information */
  762. iosapic_intr_info[irq].dest = 0;
  763. iosapic_intr_info[irq].dmode = 0;
  764. iosapic_intr_info[irq].polarity = 0;
  765. iosapic_intr_info[irq].trigger = 0;
  766. iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  767. /* Destroy and reserve IRQ */
  768. destroy_and_reserve_irq(irq);
  769. }
  770. out:
  771. spin_unlock_irqrestore(&iosapic_lock, flags);
  772. }
  773. /*
  774. * ACPI calls this when it finds an entry for a platform interrupt.
  775. */
  776. int __init
  777. iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
  778. int iosapic_vector, u16 eid, u16 id,
  779. unsigned long polarity, unsigned long trigger)
  780. {
  781. static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
  782. unsigned char delivery;
  783. int irq, vector, mask = 0;
  784. unsigned int dest = ((id << 8) | eid) & 0xffff;
  785. switch (int_type) {
  786. case ACPI_INTERRUPT_PMI:
  787. irq = vector = iosapic_vector;
  788. bind_irq_vector(irq, vector, CPU_MASK_ALL);
  789. /*
  790. * since PMI vector is alloc'd by FW(ACPI) not by kernel,
  791. * we need to make sure the vector is available
  792. */
  793. iosapic_reassign_vector(irq);
  794. delivery = IOSAPIC_PMI;
  795. break;
  796. case ACPI_INTERRUPT_INIT:
  797. irq = create_irq();
  798. if (irq < 0)
  799. panic("%s: out of interrupt vectors!\n", __FUNCTION__);
  800. vector = irq_to_vector(irq);
  801. delivery = IOSAPIC_INIT;
  802. break;
  803. case ACPI_INTERRUPT_CPEI:
  804. irq = vector = IA64_CPE_VECTOR;
  805. BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
  806. delivery = IOSAPIC_LOWEST_PRIORITY;
  807. mask = 1;
  808. break;
  809. default:
  810. printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__,
  811. int_type);
  812. return -1;
  813. }
  814. register_intr(gsi, irq, delivery, polarity, trigger);
  815. printk(KERN_INFO
  816. "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
  817. " vector %d\n",
  818. int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
  819. int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  820. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  821. cpu_logical_id(dest), dest, vector);
  822. set_rte(gsi, irq, dest, mask);
  823. return vector;
  824. }
  825. /*
  826. * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
  827. */
  828. void __devinit
  829. iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
  830. unsigned long polarity,
  831. unsigned long trigger)
  832. {
  833. int vector, irq;
  834. unsigned int dest = cpu_physical_id(smp_processor_id());
  835. irq = vector = isa_irq_to_vector(isa_irq);
  836. BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
  837. register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, polarity, trigger);
  838. DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
  839. isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
  840. polarity == IOSAPIC_POL_HIGH ? "high" : "low",
  841. cpu_logical_id(dest), dest, vector);
  842. set_rte(gsi, irq, dest, 1);
  843. }
  844. void __init
  845. iosapic_system_init (int system_pcat_compat)
  846. {
  847. int irq;
  848. for (irq = 0; irq < NR_IRQS; ++irq) {
  849. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  850. /* mark as unused */
  851. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  852. iosapic_intr_info[irq].count = 0;
  853. }
  854. pcat_compat = system_pcat_compat;
  855. if (pcat_compat) {
  856. /*
  857. * Disable the compatibility mode interrupts (8259 style),
  858. * needs IN/OUT support enabled.
  859. */
  860. printk(KERN_INFO
  861. "%s: Disabling PC-AT compatible 8259 interrupts\n",
  862. __FUNCTION__);
  863. outb(0xff, 0xA1);
  864. outb(0xff, 0x21);
  865. }
  866. }
  867. static inline int
  868. iosapic_alloc (void)
  869. {
  870. int index;
  871. for (index = 0; index < NR_IOSAPICS; index++)
  872. if (!iosapic_lists[index].addr)
  873. return index;
  874. printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__);
  875. return -1;
  876. }
  877. static inline void
  878. iosapic_free (int index)
  879. {
  880. memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
  881. }
  882. static inline int
  883. iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
  884. {
  885. int index;
  886. unsigned int gsi_end, base, end;
  887. /* check gsi range */
  888. gsi_end = gsi_base + ((ver >> 16) & 0xff);
  889. for (index = 0; index < NR_IOSAPICS; index++) {
  890. if (!iosapic_lists[index].addr)
  891. continue;
  892. base = iosapic_lists[index].gsi_base;
  893. end = base + iosapic_lists[index].num_rte - 1;
  894. if (gsi_end < base || end < gsi_base)
  895. continue; /* OK */
  896. return -EBUSY;
  897. }
  898. return 0;
  899. }
  900. int __devinit
  901. iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
  902. {
  903. int num_rte, err, index;
  904. unsigned int isa_irq, ver;
  905. char __iomem *addr;
  906. unsigned long flags;
  907. spin_lock_irqsave(&iosapic_lock, flags);
  908. index = find_iosapic(gsi_base);
  909. if (index >= 0) {
  910. spin_unlock_irqrestore(&iosapic_lock, flags);
  911. return -EBUSY;
  912. }
  913. addr = ioremap(phys_addr, 0);
  914. ver = iosapic_version(addr);
  915. if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
  916. iounmap(addr);
  917. spin_unlock_irqrestore(&iosapic_lock, flags);
  918. return err;
  919. }
  920. /*
  921. * The MAX_REDIR register holds the highest input pin number
  922. * (starting from 0). We add 1 so that we can use it for
  923. * number of pins (= RTEs)
  924. */
  925. num_rte = ((ver >> 16) & 0xff) + 1;
  926. index = iosapic_alloc();
  927. iosapic_lists[index].addr = addr;
  928. iosapic_lists[index].gsi_base = gsi_base;
  929. iosapic_lists[index].num_rte = num_rte;
  930. #ifdef CONFIG_NUMA
  931. iosapic_lists[index].node = MAX_NUMNODES;
  932. #endif
  933. spin_lock_init(&iosapic_lists[index].lock);
  934. spin_unlock_irqrestore(&iosapic_lock, flags);
  935. if ((gsi_base == 0) && pcat_compat) {
  936. /*
  937. * Map the legacy ISA devices into the IOSAPIC data. Some of
  938. * these may get reprogrammed later on with data from the ACPI
  939. * Interrupt Source Override table.
  940. */
  941. for (isa_irq = 0; isa_irq < 16; ++isa_irq)
  942. iosapic_override_isa_irq(isa_irq, isa_irq,
  943. IOSAPIC_POL_HIGH,
  944. IOSAPIC_EDGE);
  945. }
  946. return 0;
  947. }
  948. #ifdef CONFIG_HOTPLUG
  949. int
  950. iosapic_remove (unsigned int gsi_base)
  951. {
  952. int index, err = 0;
  953. unsigned long flags;
  954. spin_lock_irqsave(&iosapic_lock, flags);
  955. index = find_iosapic(gsi_base);
  956. if (index < 0) {
  957. printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
  958. __FUNCTION__, gsi_base);
  959. goto out;
  960. }
  961. if (iosapic_lists[index].rtes_inuse) {
  962. err = -EBUSY;
  963. printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
  964. __FUNCTION__, gsi_base);
  965. goto out;
  966. }
  967. iounmap(iosapic_lists[index].addr);
  968. iosapic_free(index);
  969. out:
  970. spin_unlock_irqrestore(&iosapic_lock, flags);
  971. return err;
  972. }
  973. #endif /* CONFIG_HOTPLUG */
  974. #ifdef CONFIG_NUMA
  975. void __devinit
  976. map_iosapic_to_node(unsigned int gsi_base, int node)
  977. {
  978. int index;
  979. index = find_iosapic(gsi_base);
  980. if (index < 0) {
  981. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  982. __FUNCTION__, gsi_base);
  983. return;
  984. }
  985. iosapic_lists[index].node = node;
  986. return;
  987. }
  988. #endif
  989. static int __init iosapic_enable_kmalloc (void)
  990. {
  991. iosapic_kmalloc_ok = 1;
  992. return 0;
  993. }
  994. core_initcall (iosapic_enable_kmalloc);