sh_eth.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2009 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #include <linux/init.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mdio-bitbang.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/cache.h>
  31. #include <linux/io.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/slab.h>
  34. #include <linux/ethtool.h>
  35. #include <asm/cacheflush.h>
  36. #include "sh_eth.h"
  37. #define SH_ETH_DEF_MSG_ENABLE \
  38. (NETIF_MSG_LINK | \
  39. NETIF_MSG_TIMER | \
  40. NETIF_MSG_RX_ERR| \
  41. NETIF_MSG_TX_ERR)
  42. /* There is CPU dependent code */
  43. #if defined(CONFIG_CPU_SUBTYPE_SH7724)
  44. #define SH_ETH_RESET_DEFAULT 1
  45. static void sh_eth_set_duplex(struct net_device *ndev)
  46. {
  47. struct sh_eth_private *mdp = netdev_priv(ndev);
  48. if (mdp->duplex) /* Full */
  49. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  50. else /* Half */
  51. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  52. }
  53. static void sh_eth_set_rate(struct net_device *ndev)
  54. {
  55. struct sh_eth_private *mdp = netdev_priv(ndev);
  56. switch (mdp->speed) {
  57. case 10: /* 10BASE */
  58. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  59. break;
  60. case 100:/* 100BASE */
  61. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  62. break;
  63. default:
  64. break;
  65. }
  66. }
  67. /* SH7724 */
  68. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  69. .set_duplex = sh_eth_set_duplex,
  70. .set_rate = sh_eth_set_rate,
  71. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  72. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  73. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
  74. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  75. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  76. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  77. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  78. .apr = 1,
  79. .mpr = 1,
  80. .tpauser = 1,
  81. .hw_swap = 1,
  82. .rpadir = 1,
  83. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  84. };
  85. #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
  86. #define SH_ETH_RESET_DEFAULT 1
  87. static void sh_eth_set_duplex(struct net_device *ndev)
  88. {
  89. struct sh_eth_private *mdp = netdev_priv(ndev);
  90. if (mdp->duplex) /* Full */
  91. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  92. else /* Half */
  93. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  94. }
  95. static void sh_eth_set_rate(struct net_device *ndev)
  96. {
  97. struct sh_eth_private *mdp = netdev_priv(ndev);
  98. switch (mdp->speed) {
  99. case 10: /* 10BASE */
  100. sh_eth_write(ndev, 0, RTRATE);
  101. break;
  102. case 100:/* 100BASE */
  103. sh_eth_write(ndev, 1, RTRATE);
  104. break;
  105. default:
  106. break;
  107. }
  108. }
  109. /* SH7757 */
  110. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  111. .set_duplex = sh_eth_set_duplex,
  112. .set_rate = sh_eth_set_rate,
  113. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  114. .rmcr_value = 0x00000001,
  115. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  116. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  117. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  118. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  119. .apr = 1,
  120. .mpr = 1,
  121. .tpauser = 1,
  122. .hw_swap = 1,
  123. .no_ade = 1,
  124. };
  125. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  126. #define SH_ETH_HAS_TSU 1
  127. static void sh_eth_chip_reset(struct net_device *ndev)
  128. {
  129. struct sh_eth_private *mdp = netdev_priv(ndev);
  130. /* reset device */
  131. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  132. mdelay(1);
  133. }
  134. static void sh_eth_reset(struct net_device *ndev)
  135. {
  136. int cnt = 100;
  137. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  138. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST, EDMR);
  139. while (cnt > 0) {
  140. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  141. break;
  142. mdelay(1);
  143. cnt--;
  144. }
  145. if (cnt == 0)
  146. printk(KERN_ERR "Device reset fail\n");
  147. /* Table Init */
  148. sh_eth_write(ndev, 0x0, TDLAR);
  149. sh_eth_write(ndev, 0x0, TDFAR);
  150. sh_eth_write(ndev, 0x0, TDFXR);
  151. sh_eth_write(ndev, 0x0, TDFFR);
  152. sh_eth_write(ndev, 0x0, RDLAR);
  153. sh_eth_write(ndev, 0x0, RDFAR);
  154. sh_eth_write(ndev, 0x0, RDFXR);
  155. sh_eth_write(ndev, 0x0, RDFFR);
  156. }
  157. static void sh_eth_set_duplex(struct net_device *ndev)
  158. {
  159. struct sh_eth_private *mdp = netdev_priv(ndev);
  160. if (mdp->duplex) /* Full */
  161. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  162. else /* Half */
  163. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  164. }
  165. static void sh_eth_set_rate(struct net_device *ndev)
  166. {
  167. struct sh_eth_private *mdp = netdev_priv(ndev);
  168. switch (mdp->speed) {
  169. case 10: /* 10BASE */
  170. sh_eth_write(ndev, GECMR_10, GECMR);
  171. break;
  172. case 100:/* 100BASE */
  173. sh_eth_write(ndev, GECMR_100, GECMR);
  174. break;
  175. case 1000: /* 1000BASE */
  176. sh_eth_write(ndev, GECMR_1000, GECMR);
  177. break;
  178. default:
  179. break;
  180. }
  181. }
  182. /* sh7763 */
  183. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  184. .chip_reset = sh_eth_chip_reset,
  185. .set_duplex = sh_eth_set_duplex,
  186. .set_rate = sh_eth_set_rate,
  187. .ecsr_value = ECSR_ICD | ECSR_MPD,
  188. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  189. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  190. .tx_check = EESR_TC1 | EESR_FTC,
  191. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  192. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  193. EESR_ECI,
  194. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  195. EESR_TFE,
  196. .apr = 1,
  197. .mpr = 1,
  198. .tpauser = 1,
  199. .bculr = 1,
  200. .hw_swap = 1,
  201. .no_trimd = 1,
  202. .no_ade = 1,
  203. .tsu = 1,
  204. };
  205. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  206. #define SH_ETH_RESET_DEFAULT 1
  207. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  208. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  209. .apr = 1,
  210. .mpr = 1,
  211. .tpauser = 1,
  212. .hw_swap = 1,
  213. };
  214. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  215. #define SH_ETH_RESET_DEFAULT 1
  216. #define SH_ETH_HAS_TSU 1
  217. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  218. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  219. .tsu = 1,
  220. };
  221. #endif
  222. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  223. {
  224. if (!cd->ecsr_value)
  225. cd->ecsr_value = DEFAULT_ECSR_INIT;
  226. if (!cd->ecsipr_value)
  227. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  228. if (!cd->fcftr_value)
  229. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  230. DEFAULT_FIFO_F_D_RFD;
  231. if (!cd->fdr_value)
  232. cd->fdr_value = DEFAULT_FDR_INIT;
  233. if (!cd->rmcr_value)
  234. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  235. if (!cd->tx_check)
  236. cd->tx_check = DEFAULT_TX_CHECK;
  237. if (!cd->eesr_err_check)
  238. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  239. if (!cd->tx_error_check)
  240. cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
  241. }
  242. #if defined(SH_ETH_RESET_DEFAULT)
  243. /* Chip Reset */
  244. static void sh_eth_reset(struct net_device *ndev)
  245. {
  246. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST, EDMR);
  247. mdelay(3);
  248. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST, EDMR);
  249. }
  250. #endif
  251. #if defined(CONFIG_CPU_SH4)
  252. static void sh_eth_set_receive_align(struct sk_buff *skb)
  253. {
  254. int reserve;
  255. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  256. if (reserve)
  257. skb_reserve(skb, reserve);
  258. }
  259. #else
  260. static void sh_eth_set_receive_align(struct sk_buff *skb)
  261. {
  262. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  263. }
  264. #endif
  265. /* CPU <-> EDMAC endian convert */
  266. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  267. {
  268. switch (mdp->edmac_endian) {
  269. case EDMAC_LITTLE_ENDIAN:
  270. return cpu_to_le32(x);
  271. case EDMAC_BIG_ENDIAN:
  272. return cpu_to_be32(x);
  273. }
  274. return x;
  275. }
  276. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  277. {
  278. switch (mdp->edmac_endian) {
  279. case EDMAC_LITTLE_ENDIAN:
  280. return le32_to_cpu(x);
  281. case EDMAC_BIG_ENDIAN:
  282. return be32_to_cpu(x);
  283. }
  284. return x;
  285. }
  286. /*
  287. * Program the hardware MAC address from dev->dev_addr.
  288. */
  289. static void update_mac_address(struct net_device *ndev)
  290. {
  291. sh_eth_write(ndev,
  292. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  293. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  294. sh_eth_write(ndev,
  295. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  296. }
  297. /*
  298. * Get MAC address from SuperH MAC address register
  299. *
  300. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  301. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  302. * When you want use this device, you must set MAC address in bootloader.
  303. *
  304. */
  305. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  306. {
  307. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  308. memcpy(ndev->dev_addr, mac, 6);
  309. } else {
  310. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  311. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  312. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  313. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  314. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  315. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  316. }
  317. }
  318. struct bb_info {
  319. struct mdiobb_ctrl ctrl;
  320. u32 addr;
  321. u32 mmd_msk;/* MMD */
  322. u32 mdo_msk;
  323. u32 mdi_msk;
  324. u32 mdc_msk;
  325. };
  326. /* PHY bit set */
  327. static void bb_set(u32 addr, u32 msk)
  328. {
  329. writel(readl(addr) | msk, addr);
  330. }
  331. /* PHY bit clear */
  332. static void bb_clr(u32 addr, u32 msk)
  333. {
  334. writel((readl(addr) & ~msk), addr);
  335. }
  336. /* PHY bit read */
  337. static int bb_read(u32 addr, u32 msk)
  338. {
  339. return (readl(addr) & msk) != 0;
  340. }
  341. /* Data I/O pin control */
  342. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  343. {
  344. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  345. if (bit)
  346. bb_set(bitbang->addr, bitbang->mmd_msk);
  347. else
  348. bb_clr(bitbang->addr, bitbang->mmd_msk);
  349. }
  350. /* Set bit data*/
  351. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  352. {
  353. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  354. if (bit)
  355. bb_set(bitbang->addr, bitbang->mdo_msk);
  356. else
  357. bb_clr(bitbang->addr, bitbang->mdo_msk);
  358. }
  359. /* Get bit data*/
  360. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  361. {
  362. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  363. return bb_read(bitbang->addr, bitbang->mdi_msk);
  364. }
  365. /* MDC pin control */
  366. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  367. {
  368. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  369. if (bit)
  370. bb_set(bitbang->addr, bitbang->mdc_msk);
  371. else
  372. bb_clr(bitbang->addr, bitbang->mdc_msk);
  373. }
  374. /* mdio bus control struct */
  375. static struct mdiobb_ops bb_ops = {
  376. .owner = THIS_MODULE,
  377. .set_mdc = sh_mdc_ctrl,
  378. .set_mdio_dir = sh_mmd_ctrl,
  379. .set_mdio_data = sh_set_mdio,
  380. .get_mdio_data = sh_get_mdio,
  381. };
  382. /* free skb and descriptor buffer */
  383. static void sh_eth_ring_free(struct net_device *ndev)
  384. {
  385. struct sh_eth_private *mdp = netdev_priv(ndev);
  386. int i;
  387. /* Free Rx skb ringbuffer */
  388. if (mdp->rx_skbuff) {
  389. for (i = 0; i < RX_RING_SIZE; i++) {
  390. if (mdp->rx_skbuff[i])
  391. dev_kfree_skb(mdp->rx_skbuff[i]);
  392. }
  393. }
  394. kfree(mdp->rx_skbuff);
  395. /* Free Tx skb ringbuffer */
  396. if (mdp->tx_skbuff) {
  397. for (i = 0; i < TX_RING_SIZE; i++) {
  398. if (mdp->tx_skbuff[i])
  399. dev_kfree_skb(mdp->tx_skbuff[i]);
  400. }
  401. }
  402. kfree(mdp->tx_skbuff);
  403. }
  404. /* format skb and descriptor buffer */
  405. static void sh_eth_ring_format(struct net_device *ndev)
  406. {
  407. struct sh_eth_private *mdp = netdev_priv(ndev);
  408. int i;
  409. struct sk_buff *skb;
  410. struct sh_eth_rxdesc *rxdesc = NULL;
  411. struct sh_eth_txdesc *txdesc = NULL;
  412. int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
  413. int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
  414. mdp->cur_rx = mdp->cur_tx = 0;
  415. mdp->dirty_rx = mdp->dirty_tx = 0;
  416. memset(mdp->rx_ring, 0, rx_ringsize);
  417. /* build Rx ring buffer */
  418. for (i = 0; i < RX_RING_SIZE; i++) {
  419. /* skb */
  420. mdp->rx_skbuff[i] = NULL;
  421. skb = dev_alloc_skb(mdp->rx_buf_sz);
  422. mdp->rx_skbuff[i] = skb;
  423. if (skb == NULL)
  424. break;
  425. dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
  426. DMA_FROM_DEVICE);
  427. skb->dev = ndev; /* Mark as being used by this device. */
  428. sh_eth_set_receive_align(skb);
  429. /* RX descriptor */
  430. rxdesc = &mdp->rx_ring[i];
  431. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  432. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  433. /* The size of the buffer is 16 byte boundary. */
  434. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  435. /* Rx descriptor address set */
  436. if (i == 0) {
  437. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  438. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  439. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  440. #endif
  441. }
  442. }
  443. mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
  444. /* Mark the last entry as wrapping the ring. */
  445. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  446. memset(mdp->tx_ring, 0, tx_ringsize);
  447. /* build Tx ring buffer */
  448. for (i = 0; i < TX_RING_SIZE; i++) {
  449. mdp->tx_skbuff[i] = NULL;
  450. txdesc = &mdp->tx_ring[i];
  451. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  452. txdesc->buffer_length = 0;
  453. if (i == 0) {
  454. /* Tx descriptor address set */
  455. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  456. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  457. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  458. #endif
  459. }
  460. }
  461. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  462. }
  463. /* Get skb and descriptor buffer */
  464. static int sh_eth_ring_init(struct net_device *ndev)
  465. {
  466. struct sh_eth_private *mdp = netdev_priv(ndev);
  467. int rx_ringsize, tx_ringsize, ret = 0;
  468. /*
  469. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  470. * card needs room to do 8 byte alignment, +2 so we can reserve
  471. * the first 2 bytes, and +16 gets room for the status word from the
  472. * card.
  473. */
  474. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  475. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  476. if (mdp->cd->rpadir)
  477. mdp->rx_buf_sz += NET_IP_ALIGN;
  478. /* Allocate RX and TX skb rings */
  479. mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
  480. GFP_KERNEL);
  481. if (!mdp->rx_skbuff) {
  482. dev_err(&ndev->dev, "Cannot allocate Rx skb\n");
  483. ret = -ENOMEM;
  484. return ret;
  485. }
  486. mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
  487. GFP_KERNEL);
  488. if (!mdp->tx_skbuff) {
  489. dev_err(&ndev->dev, "Cannot allocate Tx skb\n");
  490. ret = -ENOMEM;
  491. goto skb_ring_free;
  492. }
  493. /* Allocate all Rx descriptors. */
  494. rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  495. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  496. GFP_KERNEL);
  497. if (!mdp->rx_ring) {
  498. dev_err(&ndev->dev, "Cannot allocate Rx Ring (size %d bytes)\n",
  499. rx_ringsize);
  500. ret = -ENOMEM;
  501. goto desc_ring_free;
  502. }
  503. mdp->dirty_rx = 0;
  504. /* Allocate all Tx descriptors. */
  505. tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  506. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  507. GFP_KERNEL);
  508. if (!mdp->tx_ring) {
  509. dev_err(&ndev->dev, "Cannot allocate Tx Ring (size %d bytes)\n",
  510. tx_ringsize);
  511. ret = -ENOMEM;
  512. goto desc_ring_free;
  513. }
  514. return ret;
  515. desc_ring_free:
  516. /* free DMA buffer */
  517. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  518. skb_ring_free:
  519. /* Free Rx and Tx skb ring buffer */
  520. sh_eth_ring_free(ndev);
  521. return ret;
  522. }
  523. static int sh_eth_dev_init(struct net_device *ndev)
  524. {
  525. int ret = 0;
  526. struct sh_eth_private *mdp = netdev_priv(ndev);
  527. u_int32_t rx_int_var, tx_int_var;
  528. u32 val;
  529. /* Soft Reset */
  530. sh_eth_reset(ndev);
  531. /* Descriptor format */
  532. sh_eth_ring_format(ndev);
  533. if (mdp->cd->rpadir)
  534. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  535. /* all sh_eth int mask */
  536. sh_eth_write(ndev, 0, EESIPR);
  537. #if defined(__LITTLE_ENDIAN__)
  538. if (mdp->cd->hw_swap)
  539. sh_eth_write(ndev, EDMR_EL, EDMR);
  540. else
  541. #endif
  542. sh_eth_write(ndev, 0, EDMR);
  543. /* FIFO size set */
  544. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  545. sh_eth_write(ndev, 0, TFTR);
  546. /* Frame recv control */
  547. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  548. rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
  549. tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
  550. sh_eth_write(ndev, rx_int_var | tx_int_var, TRSCER);
  551. if (mdp->cd->bculr)
  552. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  553. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  554. if (!mdp->cd->no_trimd)
  555. sh_eth_write(ndev, 0, TRIMD);
  556. /* Recv frame limit set register */
  557. sh_eth_write(ndev, RFLR_VALUE, RFLR);
  558. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  559. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  560. /* PAUSE Prohibition */
  561. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  562. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  563. sh_eth_write(ndev, val, ECMR);
  564. if (mdp->cd->set_rate)
  565. mdp->cd->set_rate(ndev);
  566. /* E-MAC Status Register clear */
  567. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  568. /* E-MAC Interrupt Enable register */
  569. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  570. /* Set MAC address */
  571. update_mac_address(ndev);
  572. /* mask reset */
  573. if (mdp->cd->apr)
  574. sh_eth_write(ndev, APR_AP, APR);
  575. if (mdp->cd->mpr)
  576. sh_eth_write(ndev, MPR_MP, MPR);
  577. if (mdp->cd->tpauser)
  578. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  579. /* Setting the Rx mode will start the Rx process. */
  580. sh_eth_write(ndev, EDRRR_R, EDRRR);
  581. netif_start_queue(ndev);
  582. return ret;
  583. }
  584. /* free Tx skb function */
  585. static int sh_eth_txfree(struct net_device *ndev)
  586. {
  587. struct sh_eth_private *mdp = netdev_priv(ndev);
  588. struct sh_eth_txdesc *txdesc;
  589. int freeNum = 0;
  590. int entry = 0;
  591. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  592. entry = mdp->dirty_tx % TX_RING_SIZE;
  593. txdesc = &mdp->tx_ring[entry];
  594. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  595. break;
  596. /* Free the original skb. */
  597. if (mdp->tx_skbuff[entry]) {
  598. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  599. mdp->tx_skbuff[entry] = NULL;
  600. freeNum++;
  601. }
  602. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  603. if (entry >= TX_RING_SIZE - 1)
  604. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  605. mdp->stats.tx_packets++;
  606. mdp->stats.tx_bytes += txdesc->buffer_length;
  607. }
  608. return freeNum;
  609. }
  610. /* Packet receive function */
  611. static int sh_eth_rx(struct net_device *ndev)
  612. {
  613. struct sh_eth_private *mdp = netdev_priv(ndev);
  614. struct sh_eth_rxdesc *rxdesc;
  615. int entry = mdp->cur_rx % RX_RING_SIZE;
  616. int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
  617. struct sk_buff *skb;
  618. u16 pkt_len = 0;
  619. u32 desc_status;
  620. rxdesc = &mdp->rx_ring[entry];
  621. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  622. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  623. pkt_len = rxdesc->frame_length;
  624. if (--boguscnt < 0)
  625. break;
  626. if (!(desc_status & RDFEND))
  627. mdp->stats.rx_length_errors++;
  628. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  629. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  630. mdp->stats.rx_errors++;
  631. if (desc_status & RD_RFS1)
  632. mdp->stats.rx_crc_errors++;
  633. if (desc_status & RD_RFS2)
  634. mdp->stats.rx_frame_errors++;
  635. if (desc_status & RD_RFS3)
  636. mdp->stats.rx_length_errors++;
  637. if (desc_status & RD_RFS4)
  638. mdp->stats.rx_length_errors++;
  639. if (desc_status & RD_RFS6)
  640. mdp->stats.rx_missed_errors++;
  641. if (desc_status & RD_RFS10)
  642. mdp->stats.rx_over_errors++;
  643. } else {
  644. if (!mdp->cd->hw_swap)
  645. sh_eth_soft_swap(
  646. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  647. pkt_len + 2);
  648. skb = mdp->rx_skbuff[entry];
  649. mdp->rx_skbuff[entry] = NULL;
  650. if (mdp->cd->rpadir)
  651. skb_reserve(skb, NET_IP_ALIGN);
  652. skb_put(skb, pkt_len);
  653. skb->protocol = eth_type_trans(skb, ndev);
  654. netif_rx(skb);
  655. mdp->stats.rx_packets++;
  656. mdp->stats.rx_bytes += pkt_len;
  657. }
  658. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  659. entry = (++mdp->cur_rx) % RX_RING_SIZE;
  660. rxdesc = &mdp->rx_ring[entry];
  661. }
  662. /* Refill the Rx ring buffers. */
  663. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  664. entry = mdp->dirty_rx % RX_RING_SIZE;
  665. rxdesc = &mdp->rx_ring[entry];
  666. /* The size of the buffer is 16 byte boundary. */
  667. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  668. if (mdp->rx_skbuff[entry] == NULL) {
  669. skb = dev_alloc_skb(mdp->rx_buf_sz);
  670. mdp->rx_skbuff[entry] = skb;
  671. if (skb == NULL)
  672. break; /* Better luck next round. */
  673. dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
  674. DMA_FROM_DEVICE);
  675. skb->dev = ndev;
  676. sh_eth_set_receive_align(skb);
  677. skb_checksum_none_assert(skb);
  678. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  679. }
  680. if (entry >= RX_RING_SIZE - 1)
  681. rxdesc->status |=
  682. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  683. else
  684. rxdesc->status |=
  685. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  686. }
  687. /* Restart Rx engine if stopped. */
  688. /* If we don't need to check status, don't. -KDU */
  689. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R))
  690. sh_eth_write(ndev, EDRRR_R, EDRRR);
  691. return 0;
  692. }
  693. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  694. {
  695. /* disable tx and rx */
  696. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  697. ~(ECMR_RE | ECMR_TE), ECMR);
  698. }
  699. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  700. {
  701. /* enable tx and rx */
  702. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  703. (ECMR_RE | ECMR_TE), ECMR);
  704. }
  705. /* error control function */
  706. static void sh_eth_error(struct net_device *ndev, int intr_status)
  707. {
  708. struct sh_eth_private *mdp = netdev_priv(ndev);
  709. u32 felic_stat;
  710. u32 link_stat;
  711. u32 mask;
  712. if (intr_status & EESR_ECI) {
  713. felic_stat = sh_eth_read(ndev, ECSR);
  714. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  715. if (felic_stat & ECSR_ICD)
  716. mdp->stats.tx_carrier_errors++;
  717. if (felic_stat & ECSR_LCHNG) {
  718. /* Link Changed */
  719. if (mdp->cd->no_psr || mdp->no_ether_link) {
  720. if (mdp->link == PHY_DOWN)
  721. link_stat = 0;
  722. else
  723. link_stat = PHY_ST_LINK;
  724. } else {
  725. link_stat = (sh_eth_read(ndev, PSR));
  726. if (mdp->ether_link_active_low)
  727. link_stat = ~link_stat;
  728. }
  729. if (!(link_stat & PHY_ST_LINK))
  730. sh_eth_rcv_snd_disable(ndev);
  731. else {
  732. /* Link Up */
  733. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  734. ~DMAC_M_ECI, EESIPR);
  735. /*clear int */
  736. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  737. ECSR);
  738. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  739. DMAC_M_ECI, EESIPR);
  740. /* enable tx and rx */
  741. sh_eth_rcv_snd_enable(ndev);
  742. }
  743. }
  744. }
  745. if (intr_status & EESR_TWB) {
  746. /* Write buck end. unused write back interrupt */
  747. if (intr_status & EESR_TABT) /* Transmit Abort int */
  748. mdp->stats.tx_aborted_errors++;
  749. if (netif_msg_tx_err(mdp))
  750. dev_err(&ndev->dev, "Transmit Abort\n");
  751. }
  752. if (intr_status & EESR_RABT) {
  753. /* Receive Abort int */
  754. if (intr_status & EESR_RFRMER) {
  755. /* Receive Frame Overflow int */
  756. mdp->stats.rx_frame_errors++;
  757. if (netif_msg_rx_err(mdp))
  758. dev_err(&ndev->dev, "Receive Abort\n");
  759. }
  760. }
  761. if (intr_status & EESR_TDE) {
  762. /* Transmit Descriptor Empty int */
  763. mdp->stats.tx_fifo_errors++;
  764. if (netif_msg_tx_err(mdp))
  765. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  766. }
  767. if (intr_status & EESR_TFE) {
  768. /* FIFO under flow */
  769. mdp->stats.tx_fifo_errors++;
  770. if (netif_msg_tx_err(mdp))
  771. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  772. }
  773. if (intr_status & EESR_RDE) {
  774. /* Receive Descriptor Empty int */
  775. mdp->stats.rx_over_errors++;
  776. if (sh_eth_read(ndev, EDRRR) ^ EDRRR_R)
  777. sh_eth_write(ndev, EDRRR_R, EDRRR);
  778. if (netif_msg_rx_err(mdp))
  779. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  780. }
  781. if (intr_status & EESR_RFE) {
  782. /* Receive FIFO Overflow int */
  783. mdp->stats.rx_fifo_errors++;
  784. if (netif_msg_rx_err(mdp))
  785. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  786. }
  787. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  788. /* Address Error */
  789. mdp->stats.tx_fifo_errors++;
  790. if (netif_msg_tx_err(mdp))
  791. dev_err(&ndev->dev, "Address Error\n");
  792. }
  793. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  794. if (mdp->cd->no_ade)
  795. mask &= ~EESR_ADE;
  796. if (intr_status & mask) {
  797. /* Tx error */
  798. u32 edtrr = sh_eth_read(ndev, EDTRR);
  799. /* dmesg */
  800. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  801. intr_status, mdp->cur_tx);
  802. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  803. mdp->dirty_tx, (u32) ndev->state, edtrr);
  804. /* dirty buffer free */
  805. sh_eth_txfree(ndev);
  806. /* SH7712 BUG */
  807. if (edtrr ^ EDTRR_TRNS) {
  808. /* tx dma start */
  809. sh_eth_write(ndev, EDTRR_TRNS, EDTRR);
  810. }
  811. /* wakeup */
  812. netif_wake_queue(ndev);
  813. }
  814. }
  815. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  816. {
  817. struct net_device *ndev = netdev;
  818. struct sh_eth_private *mdp = netdev_priv(ndev);
  819. struct sh_eth_cpu_data *cd = mdp->cd;
  820. irqreturn_t ret = IRQ_NONE;
  821. u32 intr_status = 0;
  822. spin_lock(&mdp->lock);
  823. /* Get interrpt stat */
  824. intr_status = sh_eth_read(ndev, EESR);
  825. /* Clear interrupt */
  826. if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
  827. EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
  828. cd->tx_check | cd->eesr_err_check)) {
  829. sh_eth_write(ndev, intr_status, EESR);
  830. ret = IRQ_HANDLED;
  831. } else
  832. goto other_irq;
  833. if (intr_status & (EESR_FRC | /* Frame recv*/
  834. EESR_RMAF | /* Multi cast address recv*/
  835. EESR_RRF | /* Bit frame recv */
  836. EESR_RTLF | /* Long frame recv*/
  837. EESR_RTSF | /* short frame recv */
  838. EESR_PRE | /* PHY-LSI recv error */
  839. EESR_CERF)){ /* recv frame CRC error */
  840. sh_eth_rx(ndev);
  841. }
  842. /* Tx Check */
  843. if (intr_status & cd->tx_check) {
  844. sh_eth_txfree(ndev);
  845. netif_wake_queue(ndev);
  846. }
  847. if (intr_status & cd->eesr_err_check)
  848. sh_eth_error(ndev, intr_status);
  849. other_irq:
  850. spin_unlock(&mdp->lock);
  851. return ret;
  852. }
  853. static void sh_eth_timer(unsigned long data)
  854. {
  855. struct net_device *ndev = (struct net_device *)data;
  856. struct sh_eth_private *mdp = netdev_priv(ndev);
  857. mod_timer(&mdp->timer, jiffies + (10 * HZ));
  858. }
  859. /* PHY state control function */
  860. static void sh_eth_adjust_link(struct net_device *ndev)
  861. {
  862. struct sh_eth_private *mdp = netdev_priv(ndev);
  863. struct phy_device *phydev = mdp->phydev;
  864. int new_state = 0;
  865. if (phydev->link != PHY_DOWN) {
  866. if (phydev->duplex != mdp->duplex) {
  867. new_state = 1;
  868. mdp->duplex = phydev->duplex;
  869. if (mdp->cd->set_duplex)
  870. mdp->cd->set_duplex(ndev);
  871. }
  872. if (phydev->speed != mdp->speed) {
  873. new_state = 1;
  874. mdp->speed = phydev->speed;
  875. if (mdp->cd->set_rate)
  876. mdp->cd->set_rate(ndev);
  877. }
  878. if (mdp->link == PHY_DOWN) {
  879. sh_eth_write(ndev, (sh_eth_read(ndev, ECMR) & ~ECMR_TXF)
  880. | ECMR_DM, ECMR);
  881. new_state = 1;
  882. mdp->link = phydev->link;
  883. }
  884. } else if (mdp->link) {
  885. new_state = 1;
  886. mdp->link = PHY_DOWN;
  887. mdp->speed = 0;
  888. mdp->duplex = -1;
  889. }
  890. if (new_state && netif_msg_link(mdp))
  891. phy_print_status(phydev);
  892. }
  893. /* PHY init function */
  894. static int sh_eth_phy_init(struct net_device *ndev)
  895. {
  896. struct sh_eth_private *mdp = netdev_priv(ndev);
  897. char phy_id[MII_BUS_ID_SIZE + 3];
  898. struct phy_device *phydev = NULL;
  899. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  900. mdp->mii_bus->id , mdp->phy_id);
  901. mdp->link = PHY_DOWN;
  902. mdp->speed = 0;
  903. mdp->duplex = -1;
  904. /* Try connect to PHY */
  905. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  906. 0, PHY_INTERFACE_MODE_MII);
  907. if (IS_ERR(phydev)) {
  908. dev_err(&ndev->dev, "phy_connect failed\n");
  909. return PTR_ERR(phydev);
  910. }
  911. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  912. phydev->addr, phydev->drv->name);
  913. mdp->phydev = phydev;
  914. return 0;
  915. }
  916. /* PHY control start function */
  917. static int sh_eth_phy_start(struct net_device *ndev)
  918. {
  919. struct sh_eth_private *mdp = netdev_priv(ndev);
  920. int ret;
  921. ret = sh_eth_phy_init(ndev);
  922. if (ret)
  923. return ret;
  924. /* reset phy - this also wakes it from PDOWN */
  925. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  926. phy_start(mdp->phydev);
  927. return 0;
  928. }
  929. static int sh_eth_get_settings(struct net_device *ndev,
  930. struct ethtool_cmd *ecmd)
  931. {
  932. struct sh_eth_private *mdp = netdev_priv(ndev);
  933. unsigned long flags;
  934. int ret;
  935. spin_lock_irqsave(&mdp->lock, flags);
  936. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  937. spin_unlock_irqrestore(&mdp->lock, flags);
  938. return ret;
  939. }
  940. static int sh_eth_set_settings(struct net_device *ndev,
  941. struct ethtool_cmd *ecmd)
  942. {
  943. struct sh_eth_private *mdp = netdev_priv(ndev);
  944. unsigned long flags;
  945. int ret;
  946. spin_lock_irqsave(&mdp->lock, flags);
  947. /* disable tx and rx */
  948. sh_eth_rcv_snd_disable(ndev);
  949. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  950. if (ret)
  951. goto error_exit;
  952. if (ecmd->duplex == DUPLEX_FULL)
  953. mdp->duplex = 1;
  954. else
  955. mdp->duplex = 0;
  956. if (mdp->cd->set_duplex)
  957. mdp->cd->set_duplex(ndev);
  958. error_exit:
  959. mdelay(1);
  960. /* enable tx and rx */
  961. sh_eth_rcv_snd_enable(ndev);
  962. spin_unlock_irqrestore(&mdp->lock, flags);
  963. return ret;
  964. }
  965. static int sh_eth_nway_reset(struct net_device *ndev)
  966. {
  967. struct sh_eth_private *mdp = netdev_priv(ndev);
  968. unsigned long flags;
  969. int ret;
  970. spin_lock_irqsave(&mdp->lock, flags);
  971. ret = phy_start_aneg(mdp->phydev);
  972. spin_unlock_irqrestore(&mdp->lock, flags);
  973. return ret;
  974. }
  975. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  976. {
  977. struct sh_eth_private *mdp = netdev_priv(ndev);
  978. return mdp->msg_enable;
  979. }
  980. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  981. {
  982. struct sh_eth_private *mdp = netdev_priv(ndev);
  983. mdp->msg_enable = value;
  984. }
  985. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  986. "rx_current", "tx_current",
  987. "rx_dirty", "tx_dirty",
  988. };
  989. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  990. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  991. {
  992. switch (sset) {
  993. case ETH_SS_STATS:
  994. return SH_ETH_STATS_LEN;
  995. default:
  996. return -EOPNOTSUPP;
  997. }
  998. }
  999. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1000. struct ethtool_stats *stats, u64 *data)
  1001. {
  1002. struct sh_eth_private *mdp = netdev_priv(ndev);
  1003. int i = 0;
  1004. /* device-specific stats */
  1005. data[i++] = mdp->cur_rx;
  1006. data[i++] = mdp->cur_tx;
  1007. data[i++] = mdp->dirty_rx;
  1008. data[i++] = mdp->dirty_tx;
  1009. }
  1010. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1011. {
  1012. switch (stringset) {
  1013. case ETH_SS_STATS:
  1014. memcpy(data, *sh_eth_gstrings_stats,
  1015. sizeof(sh_eth_gstrings_stats));
  1016. break;
  1017. }
  1018. }
  1019. static struct ethtool_ops sh_eth_ethtool_ops = {
  1020. .get_settings = sh_eth_get_settings,
  1021. .set_settings = sh_eth_set_settings,
  1022. .nway_reset = sh_eth_nway_reset,
  1023. .get_msglevel = sh_eth_get_msglevel,
  1024. .set_msglevel = sh_eth_set_msglevel,
  1025. .get_link = ethtool_op_get_link,
  1026. .get_strings = sh_eth_get_strings,
  1027. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1028. .get_sset_count = sh_eth_get_sset_count,
  1029. };
  1030. /* network device open function */
  1031. static int sh_eth_open(struct net_device *ndev)
  1032. {
  1033. int ret = 0;
  1034. struct sh_eth_private *mdp = netdev_priv(ndev);
  1035. pm_runtime_get_sync(&mdp->pdev->dev);
  1036. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1037. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  1038. defined(CONFIG_CPU_SUBTYPE_SH7764) || \
  1039. defined(CONFIG_CPU_SUBTYPE_SH7757)
  1040. IRQF_SHARED,
  1041. #else
  1042. 0,
  1043. #endif
  1044. ndev->name, ndev);
  1045. if (ret) {
  1046. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1047. return ret;
  1048. }
  1049. /* Descriptor set */
  1050. ret = sh_eth_ring_init(ndev);
  1051. if (ret)
  1052. goto out_free_irq;
  1053. /* device init */
  1054. ret = sh_eth_dev_init(ndev);
  1055. if (ret)
  1056. goto out_free_irq;
  1057. /* PHY control start*/
  1058. ret = sh_eth_phy_start(ndev);
  1059. if (ret)
  1060. goto out_free_irq;
  1061. /* Set the timer to check for link beat. */
  1062. init_timer(&mdp->timer);
  1063. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  1064. setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
  1065. return ret;
  1066. out_free_irq:
  1067. free_irq(ndev->irq, ndev);
  1068. pm_runtime_put_sync(&mdp->pdev->dev);
  1069. return ret;
  1070. }
  1071. /* Timeout function */
  1072. static void sh_eth_tx_timeout(struct net_device *ndev)
  1073. {
  1074. struct sh_eth_private *mdp = netdev_priv(ndev);
  1075. struct sh_eth_rxdesc *rxdesc;
  1076. int i;
  1077. netif_stop_queue(ndev);
  1078. if (netif_msg_timer(mdp))
  1079. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1080. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1081. /* tx_errors count up */
  1082. mdp->stats.tx_errors++;
  1083. /* timer off */
  1084. del_timer_sync(&mdp->timer);
  1085. /* Free all the skbuffs in the Rx queue. */
  1086. for (i = 0; i < RX_RING_SIZE; i++) {
  1087. rxdesc = &mdp->rx_ring[i];
  1088. rxdesc->status = 0;
  1089. rxdesc->addr = 0xBADF00D0;
  1090. if (mdp->rx_skbuff[i])
  1091. dev_kfree_skb(mdp->rx_skbuff[i]);
  1092. mdp->rx_skbuff[i] = NULL;
  1093. }
  1094. for (i = 0; i < TX_RING_SIZE; i++) {
  1095. if (mdp->tx_skbuff[i])
  1096. dev_kfree_skb(mdp->tx_skbuff[i]);
  1097. mdp->tx_skbuff[i] = NULL;
  1098. }
  1099. /* device init */
  1100. sh_eth_dev_init(ndev);
  1101. /* timer on */
  1102. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  1103. add_timer(&mdp->timer);
  1104. }
  1105. /* Packet transmit function */
  1106. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1107. {
  1108. struct sh_eth_private *mdp = netdev_priv(ndev);
  1109. struct sh_eth_txdesc *txdesc;
  1110. u32 entry;
  1111. unsigned long flags;
  1112. spin_lock_irqsave(&mdp->lock, flags);
  1113. if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
  1114. if (!sh_eth_txfree(ndev)) {
  1115. if (netif_msg_tx_queued(mdp))
  1116. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1117. netif_stop_queue(ndev);
  1118. spin_unlock_irqrestore(&mdp->lock, flags);
  1119. return NETDEV_TX_BUSY;
  1120. }
  1121. }
  1122. spin_unlock_irqrestore(&mdp->lock, flags);
  1123. entry = mdp->cur_tx % TX_RING_SIZE;
  1124. mdp->tx_skbuff[entry] = skb;
  1125. txdesc = &mdp->tx_ring[entry];
  1126. txdesc->addr = virt_to_phys(skb->data);
  1127. /* soft swap. */
  1128. if (!mdp->cd->hw_swap)
  1129. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1130. skb->len + 2);
  1131. /* write back */
  1132. __flush_purge_region(skb->data, skb->len);
  1133. if (skb->len < ETHERSMALL)
  1134. txdesc->buffer_length = ETHERSMALL;
  1135. else
  1136. txdesc->buffer_length = skb->len;
  1137. if (entry >= TX_RING_SIZE - 1)
  1138. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1139. else
  1140. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1141. mdp->cur_tx++;
  1142. if (!(sh_eth_read(ndev, EDTRR) & EDTRR_TRNS))
  1143. sh_eth_write(ndev, EDTRR_TRNS, EDTRR);
  1144. return NETDEV_TX_OK;
  1145. }
  1146. /* device close function */
  1147. static int sh_eth_close(struct net_device *ndev)
  1148. {
  1149. struct sh_eth_private *mdp = netdev_priv(ndev);
  1150. int ringsize;
  1151. netif_stop_queue(ndev);
  1152. /* Disable interrupts by clearing the interrupt mask. */
  1153. sh_eth_write(ndev, 0x0000, EESIPR);
  1154. /* Stop the chip's Tx and Rx processes. */
  1155. sh_eth_write(ndev, 0, EDTRR);
  1156. sh_eth_write(ndev, 0, EDRRR);
  1157. /* PHY Disconnect */
  1158. if (mdp->phydev) {
  1159. phy_stop(mdp->phydev);
  1160. phy_disconnect(mdp->phydev);
  1161. }
  1162. free_irq(ndev->irq, ndev);
  1163. del_timer_sync(&mdp->timer);
  1164. /* Free all the skbuffs in the Rx queue. */
  1165. sh_eth_ring_free(ndev);
  1166. /* free DMA buffer */
  1167. ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  1168. dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1169. /* free DMA buffer */
  1170. ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  1171. dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
  1172. pm_runtime_put_sync(&mdp->pdev->dev);
  1173. return 0;
  1174. }
  1175. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1176. {
  1177. struct sh_eth_private *mdp = netdev_priv(ndev);
  1178. pm_runtime_get_sync(&mdp->pdev->dev);
  1179. mdp->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1180. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1181. mdp->stats.collisions += sh_eth_read(ndev, CDCR);
  1182. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1183. mdp->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1184. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1185. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  1186. mdp->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);/* CERCR */
  1187. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1188. mdp->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);/* CEECR */
  1189. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1190. #else
  1191. mdp->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1192. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1193. #endif
  1194. pm_runtime_put_sync(&mdp->pdev->dev);
  1195. return &mdp->stats;
  1196. }
  1197. /* ioctl to device funciotn*/
  1198. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1199. int cmd)
  1200. {
  1201. struct sh_eth_private *mdp = netdev_priv(ndev);
  1202. struct phy_device *phydev = mdp->phydev;
  1203. if (!netif_running(ndev))
  1204. return -EINVAL;
  1205. if (!phydev)
  1206. return -ENODEV;
  1207. return phy_mii_ioctl(phydev, rq, cmd);
  1208. }
  1209. #if defined(SH_ETH_HAS_TSU)
  1210. /* Multicast reception directions set */
  1211. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1212. {
  1213. if (ndev->flags & IFF_PROMISC) {
  1214. /* Set promiscuous. */
  1215. sh_eth_write(ndev, (sh_eth_read(ndev, ECMR) & ~ECMR_MCT) |
  1216. ECMR_PRM, ECMR);
  1217. } else {
  1218. /* Normal, unicast/broadcast-only mode. */
  1219. sh_eth_write(ndev, (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) |
  1220. ECMR_MCT, ECMR);
  1221. }
  1222. }
  1223. #endif /* SH_ETH_HAS_TSU */
  1224. /* SuperH's TSU register init function */
  1225. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  1226. {
  1227. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  1228. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  1229. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  1230. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  1231. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  1232. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  1233. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  1234. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  1235. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  1236. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  1237. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  1238. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  1239. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  1240. #else
  1241. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  1242. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  1243. #endif
  1244. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  1245. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  1246. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  1247. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  1248. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  1249. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  1250. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  1251. }
  1252. /* MDIO bus release function */
  1253. static int sh_mdio_release(struct net_device *ndev)
  1254. {
  1255. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  1256. /* unregister mdio bus */
  1257. mdiobus_unregister(bus);
  1258. /* remove mdio bus info from net_device */
  1259. dev_set_drvdata(&ndev->dev, NULL);
  1260. /* free interrupts memory */
  1261. kfree(bus->irq);
  1262. /* free bitbang info */
  1263. free_mdio_bitbang(bus);
  1264. return 0;
  1265. }
  1266. /* MDIO bus init function */
  1267. static int sh_mdio_init(struct net_device *ndev, int id)
  1268. {
  1269. int ret, i;
  1270. struct bb_info *bitbang;
  1271. struct sh_eth_private *mdp = netdev_priv(ndev);
  1272. /* create bit control struct for PHY */
  1273. bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
  1274. if (!bitbang) {
  1275. ret = -ENOMEM;
  1276. goto out;
  1277. }
  1278. /* bitbang init */
  1279. bitbang->addr = ndev->base_addr + mdp->reg_offset[PIR];
  1280. bitbang->mdi_msk = 0x08;
  1281. bitbang->mdo_msk = 0x04;
  1282. bitbang->mmd_msk = 0x02;/* MMD */
  1283. bitbang->mdc_msk = 0x01;
  1284. bitbang->ctrl.ops = &bb_ops;
  1285. /* MII controller setting */
  1286. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  1287. if (!mdp->mii_bus) {
  1288. ret = -ENOMEM;
  1289. goto out_free_bitbang;
  1290. }
  1291. /* Hook up MII support for ethtool */
  1292. mdp->mii_bus->name = "sh_mii";
  1293. mdp->mii_bus->parent = &ndev->dev;
  1294. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%x", id);
  1295. /* PHY IRQ */
  1296. mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1297. if (!mdp->mii_bus->irq) {
  1298. ret = -ENOMEM;
  1299. goto out_free_bus;
  1300. }
  1301. for (i = 0; i < PHY_MAX_ADDR; i++)
  1302. mdp->mii_bus->irq[i] = PHY_POLL;
  1303. /* regist mdio bus */
  1304. ret = mdiobus_register(mdp->mii_bus);
  1305. if (ret)
  1306. goto out_free_irq;
  1307. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  1308. return 0;
  1309. out_free_irq:
  1310. kfree(mdp->mii_bus->irq);
  1311. out_free_bus:
  1312. free_mdio_bitbang(mdp->mii_bus);
  1313. out_free_bitbang:
  1314. kfree(bitbang);
  1315. out:
  1316. return ret;
  1317. }
  1318. static const u16 *sh_eth_get_register_offset(int register_type)
  1319. {
  1320. const u16 *reg_offset = NULL;
  1321. switch (register_type) {
  1322. case SH_ETH_REG_GIGABIT:
  1323. reg_offset = sh_eth_offset_gigabit;
  1324. break;
  1325. case SH_ETH_REG_FAST_SH4:
  1326. reg_offset = sh_eth_offset_fast_sh4;
  1327. break;
  1328. case SH_ETH_REG_FAST_SH3_SH2:
  1329. reg_offset = sh_eth_offset_fast_sh3_sh2;
  1330. break;
  1331. default:
  1332. printk(KERN_ERR "Unknown register type (%d)\n", register_type);
  1333. break;
  1334. }
  1335. return reg_offset;
  1336. }
  1337. static const struct net_device_ops sh_eth_netdev_ops = {
  1338. .ndo_open = sh_eth_open,
  1339. .ndo_stop = sh_eth_close,
  1340. .ndo_start_xmit = sh_eth_start_xmit,
  1341. .ndo_get_stats = sh_eth_get_stats,
  1342. #if defined(SH_ETH_HAS_TSU)
  1343. .ndo_set_multicast_list = sh_eth_set_multicast_list,
  1344. #endif
  1345. .ndo_tx_timeout = sh_eth_tx_timeout,
  1346. .ndo_do_ioctl = sh_eth_do_ioctl,
  1347. .ndo_validate_addr = eth_validate_addr,
  1348. .ndo_set_mac_address = eth_mac_addr,
  1349. .ndo_change_mtu = eth_change_mtu,
  1350. };
  1351. static int sh_eth_drv_probe(struct platform_device *pdev)
  1352. {
  1353. int ret, devno = 0;
  1354. struct resource *res;
  1355. struct net_device *ndev = NULL;
  1356. struct sh_eth_private *mdp;
  1357. struct sh_eth_plat_data *pd;
  1358. /* get base addr */
  1359. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1360. if (unlikely(res == NULL)) {
  1361. dev_err(&pdev->dev, "invalid resource\n");
  1362. ret = -EINVAL;
  1363. goto out;
  1364. }
  1365. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  1366. if (!ndev) {
  1367. dev_err(&pdev->dev, "Could not allocate device.\n");
  1368. ret = -ENOMEM;
  1369. goto out;
  1370. }
  1371. /* The sh Ether-specific entries in the device structure. */
  1372. ndev->base_addr = res->start;
  1373. devno = pdev->id;
  1374. if (devno < 0)
  1375. devno = 0;
  1376. ndev->dma = -1;
  1377. ret = platform_get_irq(pdev, 0);
  1378. if (ret < 0) {
  1379. ret = -ENODEV;
  1380. goto out_release;
  1381. }
  1382. ndev->irq = ret;
  1383. SET_NETDEV_DEV(ndev, &pdev->dev);
  1384. /* Fill in the fields of the device structure with ethernet values. */
  1385. ether_setup(ndev);
  1386. mdp = netdev_priv(ndev);
  1387. spin_lock_init(&mdp->lock);
  1388. mdp->pdev = pdev;
  1389. pm_runtime_enable(&pdev->dev);
  1390. pm_runtime_resume(&pdev->dev);
  1391. pd = (struct sh_eth_plat_data *)(pdev->dev.platform_data);
  1392. /* get PHY ID */
  1393. mdp->phy_id = pd->phy;
  1394. /* EDMAC endian */
  1395. mdp->edmac_endian = pd->edmac_endian;
  1396. mdp->no_ether_link = pd->no_ether_link;
  1397. mdp->ether_link_active_low = pd->ether_link_active_low;
  1398. mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
  1399. /* set cpu data */
  1400. mdp->cd = &sh_eth_my_cpu_data;
  1401. sh_eth_set_default_cpu_data(mdp->cd);
  1402. /* set function */
  1403. ndev->netdev_ops = &sh_eth_netdev_ops;
  1404. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  1405. ndev->watchdog_timeo = TX_TIMEOUT;
  1406. /* debug message level */
  1407. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  1408. mdp->post_rx = POST_RX >> (devno << 1);
  1409. mdp->post_fw = POST_FW >> (devno << 1);
  1410. /* read and set MAC address */
  1411. read_mac_address(ndev, pd->mac_addr);
  1412. /* First device only init */
  1413. if (!devno) {
  1414. if (mdp->cd->tsu) {
  1415. struct resource *rtsu;
  1416. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1417. if (!rtsu) {
  1418. dev_err(&pdev->dev, "Not found TSU resource\n");
  1419. goto out_release;
  1420. }
  1421. mdp->tsu_addr = ioremap(rtsu->start,
  1422. resource_size(rtsu));
  1423. }
  1424. if (mdp->cd->chip_reset)
  1425. mdp->cd->chip_reset(ndev);
  1426. if (mdp->cd->tsu) {
  1427. /* TSU init (Init only)*/
  1428. sh_eth_tsu_init(mdp);
  1429. }
  1430. }
  1431. /* network device register */
  1432. ret = register_netdev(ndev);
  1433. if (ret)
  1434. goto out_release;
  1435. /* mdio bus init */
  1436. ret = sh_mdio_init(ndev, pdev->id);
  1437. if (ret)
  1438. goto out_unregister;
  1439. /* print device infomation */
  1440. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  1441. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  1442. platform_set_drvdata(pdev, ndev);
  1443. return ret;
  1444. out_unregister:
  1445. unregister_netdev(ndev);
  1446. out_release:
  1447. /* net_dev free */
  1448. if (mdp->tsu_addr)
  1449. iounmap(mdp->tsu_addr);
  1450. if (ndev)
  1451. free_netdev(ndev);
  1452. out:
  1453. return ret;
  1454. }
  1455. static int sh_eth_drv_remove(struct platform_device *pdev)
  1456. {
  1457. struct net_device *ndev = platform_get_drvdata(pdev);
  1458. struct sh_eth_private *mdp = netdev_priv(ndev);
  1459. iounmap(mdp->tsu_addr);
  1460. sh_mdio_release(ndev);
  1461. unregister_netdev(ndev);
  1462. pm_runtime_disable(&pdev->dev);
  1463. free_netdev(ndev);
  1464. platform_set_drvdata(pdev, NULL);
  1465. return 0;
  1466. }
  1467. static int sh_eth_runtime_nop(struct device *dev)
  1468. {
  1469. /*
  1470. * Runtime PM callback shared between ->runtime_suspend()
  1471. * and ->runtime_resume(). Simply returns success.
  1472. *
  1473. * This driver re-initializes all registers after
  1474. * pm_runtime_get_sync() anyway so there is no need
  1475. * to save and restore registers here.
  1476. */
  1477. return 0;
  1478. }
  1479. static struct dev_pm_ops sh_eth_dev_pm_ops = {
  1480. .runtime_suspend = sh_eth_runtime_nop,
  1481. .runtime_resume = sh_eth_runtime_nop,
  1482. };
  1483. static struct platform_driver sh_eth_driver = {
  1484. .probe = sh_eth_drv_probe,
  1485. .remove = sh_eth_drv_remove,
  1486. .driver = {
  1487. .name = CARDNAME,
  1488. .pm = &sh_eth_dev_pm_ops,
  1489. },
  1490. };
  1491. static int __init sh_eth_init(void)
  1492. {
  1493. return platform_driver_register(&sh_eth_driver);
  1494. }
  1495. static void __exit sh_eth_cleanup(void)
  1496. {
  1497. platform_driver_unregister(&sh_eth_driver);
  1498. }
  1499. module_init(sh_eth_init);
  1500. module_exit(sh_eth_cleanup);
  1501. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  1502. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  1503. MODULE_LICENSE("GPL v2");