prm44xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <plat/prcm.h>
  20. #include "soc.h"
  21. #include "iomap.h"
  22. #include "common.h"
  23. #include "vp.h"
  24. #include "prm44xx.h"
  25. #include "prm-regbits-44xx.h"
  26. #include "prcm44xx.h"
  27. #include "prminst44xx.h"
  28. #include "powerdomain.h"
  29. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  30. OMAP_PRCM_IRQ("wkup", 0, 0),
  31. OMAP_PRCM_IRQ("io", 9, 1),
  32. };
  33. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  34. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  35. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  36. .nr_regs = 2,
  37. .irqs = omap4_prcm_irqs,
  38. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  39. .irq = 11 + OMAP44XX_IRQ_GIC_START,
  40. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  41. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  42. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  43. .restore_irqen = &omap44xx_prm_restore_irqen,
  44. };
  45. /* PRM low-level functions */
  46. /* Read a register in a CM/PRM instance in the PRM module */
  47. u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  48. {
  49. return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
  50. }
  51. /* Write into a register in a CM/PRM instance in the PRM module */
  52. void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  53. {
  54. __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
  55. }
  56. /* Read-modify-write a register in a PRM module. Caller must lock */
  57. u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  58. {
  59. u32 v;
  60. v = omap4_prm_read_inst_reg(inst, reg);
  61. v &= ~mask;
  62. v |= bits;
  63. omap4_prm_write_inst_reg(v, inst, reg);
  64. return v;
  65. }
  66. /* PRM VP */
  67. /*
  68. * struct omap4_vp - OMAP4 VP register access description.
  69. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  70. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  71. */
  72. struct omap4_vp {
  73. u32 irqstatus_mpu;
  74. u32 tranxdone_status;
  75. };
  76. static struct omap4_vp omap4_vp[] = {
  77. [OMAP4_VP_VDD_MPU_ID] = {
  78. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  79. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  80. },
  81. [OMAP4_VP_VDD_IVA_ID] = {
  82. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  83. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  84. },
  85. [OMAP4_VP_VDD_CORE_ID] = {
  86. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  87. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  88. },
  89. };
  90. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  91. {
  92. struct omap4_vp *vp = &omap4_vp[vp_id];
  93. u32 irqstatus;
  94. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  95. OMAP4430_PRM_OCP_SOCKET_INST,
  96. vp->irqstatus_mpu);
  97. return irqstatus & vp->tranxdone_status;
  98. }
  99. void omap4_prm_vp_clear_txdone(u8 vp_id)
  100. {
  101. struct omap4_vp *vp = &omap4_vp[vp_id];
  102. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  103. OMAP4430_PRM_PARTITION,
  104. OMAP4430_PRM_OCP_SOCKET_INST,
  105. vp->irqstatus_mpu);
  106. };
  107. u32 omap4_prm_vcvp_read(u8 offset)
  108. {
  109. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  110. OMAP4430_PRM_DEVICE_INST, offset);
  111. }
  112. void omap4_prm_vcvp_write(u32 val, u8 offset)
  113. {
  114. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  115. OMAP4430_PRM_DEVICE_INST, offset);
  116. }
  117. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  118. {
  119. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  120. OMAP4430_PRM_PARTITION,
  121. OMAP4430_PRM_DEVICE_INST,
  122. offset);
  123. }
  124. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  125. {
  126. u32 mask, st;
  127. /* XXX read mask from RAM? */
  128. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  129. irqen_offs);
  130. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  131. return mask & st;
  132. }
  133. /**
  134. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  135. * @events: ptr to two consecutive u32s, preallocated by caller
  136. *
  137. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  138. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  139. * No return value.
  140. */
  141. void omap44xx_prm_read_pending_irqs(unsigned long *events)
  142. {
  143. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  144. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  145. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  146. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  147. }
  148. /**
  149. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  150. *
  151. * Force any buffered writes to the PRM IP block to complete. Needed
  152. * by the PRM IRQ handler, which reads and writes directly to the IP
  153. * block, to avoid race conditions after acknowledging or clearing IRQ
  154. * bits. No return value.
  155. */
  156. void omap44xx_prm_ocp_barrier(void)
  157. {
  158. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  159. OMAP4_REVISION_PRM_OFFSET);
  160. }
  161. /**
  162. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  163. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  164. *
  165. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  166. * @saved_mask. @saved_mask must be allocated by the caller.
  167. * Intended to be used in the PRM interrupt handler suspend callback.
  168. * The OCP barrier is needed to ensure the write to disable PRM
  169. * interrupts reaches the PRM before returning; otherwise, spurious
  170. * interrupts might occur. No return value.
  171. */
  172. void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  173. {
  174. saved_mask[0] =
  175. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  176. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  177. saved_mask[1] =
  178. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  179. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  180. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  181. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  182. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  183. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  184. /* OCP barrier */
  185. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  186. OMAP4_REVISION_PRM_OFFSET);
  187. }
  188. /**
  189. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  190. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  191. *
  192. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  193. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  194. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  195. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  196. * once the writes reach the PRM. No return value.
  197. */
  198. void omap44xx_prm_restore_irqen(u32 *saved_mask)
  199. {
  200. omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_OCP_SOCKET_INST,
  201. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  202. omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_OCP_SOCKET_INST,
  203. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  204. }
  205. /**
  206. * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  207. *
  208. * Clear any previously-latched I/O wakeup events and ensure that the
  209. * I/O wakeup gates are aligned with the current mux settings. Works
  210. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  211. * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
  212. * No return value. XXX Are the final two steps necessary?
  213. */
  214. void omap44xx_prm_reconfigure_io_chain(void)
  215. {
  216. int i = 0;
  217. /* Trigger WUCLKIN enable */
  218. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
  219. OMAP4430_WUCLK_CTRL_MASK,
  220. OMAP4430_PRM_DEVICE_INST,
  221. OMAP4_PRM_IO_PMCTRL_OFFSET);
  222. omap_test_timeout(
  223. (((omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  224. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  225. OMAP4430_WUCLK_STATUS_MASK) >>
  226. OMAP4430_WUCLK_STATUS_SHIFT) == 1),
  227. MAX_IOPAD_LATCH_TIME, i);
  228. if (i == MAX_IOPAD_LATCH_TIME)
  229. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  230. /* Trigger WUCLKIN disable */
  231. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
  232. OMAP4430_PRM_DEVICE_INST,
  233. OMAP4_PRM_IO_PMCTRL_OFFSET);
  234. omap_test_timeout(
  235. (((omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  236. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  237. OMAP4430_WUCLK_STATUS_MASK) >>
  238. OMAP4430_WUCLK_STATUS_SHIFT) == 0),
  239. MAX_IOPAD_LATCH_TIME, i);
  240. if (i == MAX_IOPAD_LATCH_TIME)
  241. pr_warn("PRM: I/O chain clock line deassertion timed out\n");
  242. return;
  243. }
  244. /**
  245. * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  246. *
  247. * Activates the I/O wakeup event latches and allows events logged by
  248. * those latches to signal a wakeup event to the PRCM. For I/O wakeups
  249. * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
  250. * omap44xx_prm_reconfigure_io_chain() must be called. No return value.
  251. */
  252. static void __init omap44xx_prm_enable_io_wakeup(void)
  253. {
  254. omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
  255. OMAP4430_GLOBAL_WUEN_MASK,
  256. OMAP4430_PRM_DEVICE_INST,
  257. OMAP4_PRM_IO_PMCTRL_OFFSET);
  258. }
  259. /* Powerdomain low-level functions */
  260. static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  261. {
  262. omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
  263. (pwrst << OMAP_POWERSTATE_SHIFT),
  264. pwrdm->prcm_partition,
  265. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  266. return 0;
  267. }
  268. static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  269. {
  270. u32 v;
  271. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  272. OMAP4_PM_PWSTCTRL);
  273. v &= OMAP_POWERSTATE_MASK;
  274. v >>= OMAP_POWERSTATE_SHIFT;
  275. return v;
  276. }
  277. static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  278. {
  279. u32 v;
  280. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  281. OMAP4_PM_PWSTST);
  282. v &= OMAP_POWERSTATEST_MASK;
  283. v >>= OMAP_POWERSTATEST_SHIFT;
  284. return v;
  285. }
  286. static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  287. {
  288. u32 v;
  289. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  290. OMAP4_PM_PWSTST);
  291. v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
  292. v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
  293. return v;
  294. }
  295. static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
  296. {
  297. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
  298. (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
  299. pwrdm->prcm_partition,
  300. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  301. return 0;
  302. }
  303. static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  304. {
  305. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
  306. OMAP4430_LASTPOWERSTATEENTERED_MASK,
  307. pwrdm->prcm_partition,
  308. pwrdm->prcm_offs, OMAP4_PM_PWSTST);
  309. return 0;
  310. }
  311. static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  312. {
  313. u32 v;
  314. v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
  315. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
  316. pwrdm->prcm_partition, pwrdm->prcm_offs,
  317. OMAP4_PM_PWSTCTRL);
  318. return 0;
  319. }
  320. static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  321. u8 pwrst)
  322. {
  323. u32 m;
  324. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  325. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  326. pwrdm->prcm_partition, pwrdm->prcm_offs,
  327. OMAP4_PM_PWSTCTRL);
  328. return 0;
  329. }
  330. static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  331. u8 pwrst)
  332. {
  333. u32 m;
  334. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  335. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  336. pwrdm->prcm_partition, pwrdm->prcm_offs,
  337. OMAP4_PM_PWSTCTRL);
  338. return 0;
  339. }
  340. static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  341. {
  342. u32 v;
  343. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  344. OMAP4_PM_PWSTST);
  345. v &= OMAP4430_LOGICSTATEST_MASK;
  346. v >>= OMAP4430_LOGICSTATEST_SHIFT;
  347. return v;
  348. }
  349. static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  350. {
  351. u32 v;
  352. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  353. OMAP4_PM_PWSTCTRL);
  354. v &= OMAP4430_LOGICRETSTATE_MASK;
  355. v >>= OMAP4430_LOGICRETSTATE_SHIFT;
  356. return v;
  357. }
  358. /**
  359. * omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
  360. * @pwrdm: struct powerdomain * to read the state for
  361. *
  362. * Reads the previous logic powerstate for a powerdomain. This
  363. * function must determine the previous logic powerstate by first
  364. * checking the previous powerstate for the domain. If that was OFF,
  365. * then logic has been lost. If previous state was RETENTION, the
  366. * function reads the setting for the next retention logic state to
  367. * see the actual value. In every other case, the logic is
  368. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  369. * depending whether the logic was retained or not.
  370. */
  371. static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  372. {
  373. int state;
  374. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  375. if (state == PWRDM_POWER_OFF)
  376. return PWRDM_POWER_OFF;
  377. if (state != PWRDM_POWER_RET)
  378. return PWRDM_POWER_RET;
  379. return omap4_pwrdm_read_logic_retst(pwrdm);
  380. }
  381. static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  382. {
  383. u32 m, v;
  384. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  385. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  386. OMAP4_PM_PWSTST);
  387. v &= m;
  388. v >>= __ffs(m);
  389. return v;
  390. }
  391. static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  392. {
  393. u32 m, v;
  394. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  395. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  396. OMAP4_PM_PWSTCTRL);
  397. v &= m;
  398. v >>= __ffs(m);
  399. return v;
  400. }
  401. /**
  402. * omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
  403. * @pwrdm: struct powerdomain * to read mem powerstate for
  404. * @bank: memory bank index
  405. *
  406. * Reads the previous memory powerstate for a powerdomain. This
  407. * function must determine the previous memory powerstate by first
  408. * checking the previous powerstate for the domain. If that was OFF,
  409. * then logic has been lost. If previous state was RETENTION, the
  410. * function reads the setting for the next memory retention state to
  411. * see the actual value. In every other case, the logic is
  412. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  413. * depending whether logic was retained or not.
  414. */
  415. static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  416. {
  417. int state;
  418. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  419. if (state == PWRDM_POWER_OFF)
  420. return PWRDM_POWER_OFF;
  421. if (state != PWRDM_POWER_RET)
  422. return PWRDM_POWER_RET;
  423. return omap4_pwrdm_read_mem_retst(pwrdm, bank);
  424. }
  425. static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
  426. {
  427. u32 c = 0;
  428. /*
  429. * REVISIT: pwrdm_wait_transition() may be better implemented
  430. * via a callback and a periodic timer check -- how long do we expect
  431. * powerdomain transitions to take?
  432. */
  433. /* XXX Is this udelay() value meaningful? */
  434. while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  435. pwrdm->prcm_offs,
  436. OMAP4_PM_PWSTST) &
  437. OMAP_INTRANSITION_MASK) &&
  438. (c++ < PWRDM_TRANSITION_BAILOUT))
  439. udelay(1);
  440. if (c > PWRDM_TRANSITION_BAILOUT) {
  441. pr_err("powerdomain: %s: waited too long to complete transition\n",
  442. pwrdm->name);
  443. return -EAGAIN;
  444. }
  445. pr_debug("powerdomain: completed transition in %d loops\n", c);
  446. return 0;
  447. }
  448. struct pwrdm_ops omap4_pwrdm_operations = {
  449. .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
  450. .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
  451. .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
  452. .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
  453. .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
  454. .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
  455. .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
  456. .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
  457. .pwrdm_read_prev_logic_pwrst = omap4_pwrdm_read_prev_logic_pwrst,
  458. .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
  459. .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
  460. .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
  461. .pwrdm_read_prev_mem_pwrst = omap4_pwrdm_read_prev_mem_pwrst,
  462. .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
  463. .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
  464. .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
  465. };
  466. static int __init omap4xxx_prm_init(void)
  467. {
  468. if (!cpu_is_omap44xx())
  469. return 0;
  470. omap44xx_prm_enable_io_wakeup();
  471. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  472. }
  473. subsys_initcall(omap4xxx_prm_init);