integrator_ap.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <linux/platform_data/clk-integrator.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/of_address.h>
  39. #include <video/vga.h>
  40. #include <mach/hardware.h>
  41. #include <mach/platform.h>
  42. #include <asm/hardware/arm_timer.h>
  43. #include <asm/setup.h>
  44. #include <asm/param.h> /* HZ */
  45. #include <asm/mach-types.h>
  46. #include <asm/sched_clock.h>
  47. #include <mach/lm.h>
  48. #include <mach/irqs.h>
  49. #include <asm/mach/arch.h>
  50. #include <asm/mach/irq.h>
  51. #include <asm/mach/map.h>
  52. #include <asm/mach/time.h>
  53. #include <plat/fpga-irq.h>
  54. #include "common.h"
  55. /*
  56. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  57. * is the (PA >> 12).
  58. *
  59. * Setup a VA for the Integrator interrupt controller (for header #0,
  60. * just for now).
  61. */
  62. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  63. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  64. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  65. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  66. /*
  67. * Logical Physical
  68. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  69. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  70. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  71. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  72. * ef000000 Cache flush
  73. * f1000000 10000000 Core module registers
  74. * f1100000 11000000 System controller registers
  75. * f1200000 12000000 EBI registers
  76. * f1300000 13000000 Counter/Timer
  77. * f1400000 14000000 Interrupt controller
  78. * f1600000 16000000 UART 0
  79. * f1700000 17000000 UART 1
  80. * f1a00000 1a000000 Debug LEDs
  81. * f1b00000 1b000000 GPIO
  82. */
  83. static struct map_desc ap_io_desc[] __initdata = {
  84. {
  85. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  86. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  87. .length = SZ_4K,
  88. .type = MT_DEVICE
  89. }, {
  90. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  91. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  92. .length = SZ_4K,
  93. .type = MT_DEVICE
  94. }, {
  95. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  96. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  97. .length = SZ_4K,
  98. .type = MT_DEVICE
  99. }, {
  100. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  101. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  102. .length = SZ_4K,
  103. .type = MT_DEVICE
  104. }, {
  105. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  106. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  107. .length = SZ_4K,
  108. .type = MT_DEVICE
  109. }, {
  110. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  111. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  112. .length = SZ_4K,
  113. .type = MT_DEVICE
  114. }, {
  115. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  116. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  117. .length = SZ_4K,
  118. .type = MT_DEVICE
  119. }, {
  120. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  121. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  122. .length = SZ_4K,
  123. .type = MT_DEVICE
  124. }, {
  125. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  126. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  127. .length = SZ_4K,
  128. .type = MT_DEVICE
  129. }, {
  130. .virtual = PCI_MEMORY_VADDR,
  131. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  132. .length = SZ_16M,
  133. .type = MT_DEVICE
  134. }, {
  135. .virtual = PCI_CONFIG_VADDR,
  136. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  137. .length = SZ_16M,
  138. .type = MT_DEVICE
  139. }, {
  140. .virtual = PCI_V3_VADDR,
  141. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  142. .length = SZ_64K,
  143. .type = MT_DEVICE
  144. }, {
  145. .virtual = PCI_IO_VADDR,
  146. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  147. .length = SZ_64K,
  148. .type = MT_DEVICE
  149. }
  150. };
  151. static void __init ap_map_io(void)
  152. {
  153. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  154. vga_base = PCI_MEMORY_VADDR;
  155. }
  156. #ifdef CONFIG_PM
  157. static unsigned long ic_irq_enable;
  158. static int irq_suspend(void)
  159. {
  160. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  161. return 0;
  162. }
  163. static void irq_resume(void)
  164. {
  165. /* disable all irq sources */
  166. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  167. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  168. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  169. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  170. }
  171. #else
  172. #define irq_suspend NULL
  173. #define irq_resume NULL
  174. #endif
  175. static struct syscore_ops irq_syscore_ops = {
  176. .suspend = irq_suspend,
  177. .resume = irq_resume,
  178. };
  179. static int __init irq_syscore_init(void)
  180. {
  181. register_syscore_ops(&irq_syscore_ops);
  182. return 0;
  183. }
  184. device_initcall(irq_syscore_init);
  185. /*
  186. * Flash handling.
  187. */
  188. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  189. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  190. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  191. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  192. static int ap_flash_init(struct platform_device *dev)
  193. {
  194. u32 tmp;
  195. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  196. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  197. writel(tmp, EBI_CSR1);
  198. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  199. writel(0xa05f, EBI_LOCK);
  200. writel(tmp, EBI_CSR1);
  201. writel(0, EBI_LOCK);
  202. }
  203. return 0;
  204. }
  205. static void ap_flash_exit(struct platform_device *dev)
  206. {
  207. u32 tmp;
  208. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  209. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  210. writel(tmp, EBI_CSR1);
  211. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  212. writel(0xa05f, EBI_LOCK);
  213. writel(tmp, EBI_CSR1);
  214. writel(0, EBI_LOCK);
  215. }
  216. }
  217. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  218. {
  219. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  220. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  221. }
  222. static struct physmap_flash_data ap_flash_data = {
  223. .width = 4,
  224. .init = ap_flash_init,
  225. .exit = ap_flash_exit,
  226. .set_vpp = ap_flash_set_vpp,
  227. };
  228. static struct resource cfi_flash_resource = {
  229. .start = INTEGRATOR_FLASH_BASE,
  230. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  231. .flags = IORESOURCE_MEM,
  232. };
  233. static struct platform_device cfi_flash_device = {
  234. .name = "physmap-flash",
  235. .id = 0,
  236. .dev = {
  237. .platform_data = &ap_flash_data,
  238. },
  239. .num_resources = 1,
  240. .resource = &cfi_flash_resource,
  241. };
  242. static void __init ap_init(void)
  243. {
  244. unsigned long sc_dec;
  245. int i;
  246. platform_device_register(&cfi_flash_device);
  247. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  248. for (i = 0; i < 4; i++) {
  249. struct lm_device *lmdev;
  250. if ((sc_dec & (16 << i)) == 0)
  251. continue;
  252. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  253. if (!lmdev)
  254. continue;
  255. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  256. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  257. lmdev->resource.flags = IORESOURCE_MEM;
  258. lmdev->irq = IRQ_AP_EXPINT0 + i;
  259. lmdev->id = i;
  260. lm_device_register(lmdev);
  261. }
  262. integrator_init(false);
  263. }
  264. /*
  265. * Where is the timer (VA)?
  266. */
  267. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  268. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  269. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  270. static unsigned long timer_reload;
  271. static u32 notrace integrator_read_sched_clock(void)
  272. {
  273. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  274. }
  275. static void integrator_clocksource_init(unsigned long inrate,
  276. void __iomem *base)
  277. {
  278. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  279. unsigned long rate = inrate;
  280. if (rate >= 1500000) {
  281. rate /= 16;
  282. ctrl |= TIMER_CTRL_DIV16;
  283. }
  284. writel(0xffff, base + TIMER_LOAD);
  285. writel(ctrl, base + TIMER_CTRL);
  286. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  287. rate, 200, 16, clocksource_mmio_readl_down);
  288. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  289. }
  290. static void __iomem * clkevt_base;
  291. /*
  292. * IRQ handler for the timer
  293. */
  294. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  295. {
  296. struct clock_event_device *evt = dev_id;
  297. /* clear the interrupt */
  298. writel(1, clkevt_base + TIMER_INTCLR);
  299. evt->event_handler(evt);
  300. return IRQ_HANDLED;
  301. }
  302. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  303. {
  304. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  305. /* Disable timer */
  306. writel(ctrl, clkevt_base + TIMER_CTRL);
  307. switch (mode) {
  308. case CLOCK_EVT_MODE_PERIODIC:
  309. /* Enable the timer and start the periodic tick */
  310. writel(timer_reload, clkevt_base + TIMER_LOAD);
  311. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  312. writel(ctrl, clkevt_base + TIMER_CTRL);
  313. break;
  314. case CLOCK_EVT_MODE_ONESHOT:
  315. /* Leave the timer disabled, .set_next_event will enable it */
  316. ctrl &= ~TIMER_CTRL_PERIODIC;
  317. writel(ctrl, clkevt_base + TIMER_CTRL);
  318. break;
  319. case CLOCK_EVT_MODE_UNUSED:
  320. case CLOCK_EVT_MODE_SHUTDOWN:
  321. case CLOCK_EVT_MODE_RESUME:
  322. default:
  323. /* Just leave in disabled state */
  324. break;
  325. }
  326. }
  327. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  328. {
  329. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  330. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  331. writel(next, clkevt_base + TIMER_LOAD);
  332. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  333. return 0;
  334. }
  335. static struct clock_event_device integrator_clockevent = {
  336. .name = "timer1",
  337. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  338. .set_mode = clkevt_set_mode,
  339. .set_next_event = clkevt_set_next_event,
  340. .rating = 300,
  341. };
  342. static struct irqaction integrator_timer_irq = {
  343. .name = "timer",
  344. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  345. .handler = integrator_timer_interrupt,
  346. .dev_id = &integrator_clockevent,
  347. };
  348. static void integrator_clockevent_init(unsigned long inrate,
  349. void __iomem *base, int irq)
  350. {
  351. unsigned long rate = inrate;
  352. unsigned int ctrl = 0;
  353. clkevt_base = base;
  354. /* Calculate and program a divisor */
  355. if (rate > 0x100000 * HZ) {
  356. rate /= 256;
  357. ctrl |= TIMER_CTRL_DIV256;
  358. } else if (rate > 0x10000 * HZ) {
  359. rate /= 16;
  360. ctrl |= TIMER_CTRL_DIV16;
  361. }
  362. timer_reload = rate / HZ;
  363. writel(ctrl, clkevt_base + TIMER_CTRL);
  364. setup_irq(irq, &integrator_timer_irq);
  365. clockevents_config_and_register(&integrator_clockevent,
  366. rate,
  367. 1,
  368. 0xffffU);
  369. }
  370. void __init ap_init_early(void)
  371. {
  372. }
  373. #ifdef CONFIG_OF
  374. static void __init ap_init_timer_of(void)
  375. {
  376. struct device_node *node;
  377. const char *path;
  378. void __iomem *base;
  379. int err;
  380. int irq;
  381. struct clk *clk;
  382. unsigned long rate;
  383. clk = clk_get_sys("ap_timer", NULL);
  384. BUG_ON(IS_ERR(clk));
  385. clk_prepare_enable(clk);
  386. rate = clk_get_rate(clk);
  387. err = of_property_read_string(of_aliases,
  388. "arm,timer-primary", &path);
  389. if (WARN_ON(err))
  390. return;
  391. node = of_find_node_by_path(path);
  392. base = of_iomap(node, 0);
  393. if (WARN_ON(!base))
  394. return;
  395. writel(0, base + TIMER_CTRL);
  396. integrator_clocksource_init(rate, base);
  397. err = of_property_read_string(of_aliases,
  398. "arm,timer-secondary", &path);
  399. if (WARN_ON(err))
  400. return;
  401. node = of_find_node_by_path(path);
  402. base = of_iomap(node, 0);
  403. if (WARN_ON(!base))
  404. return;
  405. irq = irq_of_parse_and_map(node, 0);
  406. writel(0, base + TIMER_CTRL);
  407. integrator_clockevent_init(rate, base, irq);
  408. }
  409. static struct sys_timer ap_of_timer = {
  410. .init = ap_init_timer_of,
  411. };
  412. static const struct of_device_id fpga_irq_of_match[] __initconst = {
  413. { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
  414. { /* Sentinel */ }
  415. };
  416. static void __init ap_init_irq_of(void)
  417. {
  418. /* disable core module IRQs */
  419. writel(0xffffffffU, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  420. of_irq_init(fpga_irq_of_match);
  421. integrator_clk_init(false);
  422. }
  423. static const char * ap_dt_board_compat[] = {
  424. "arm,integrator-ap",
  425. NULL,
  426. };
  427. DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)")
  428. .reserve = integrator_reserve,
  429. .map_io = ap_map_io,
  430. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  431. .init_early = ap_init_early,
  432. .init_irq = ap_init_irq_of,
  433. .handle_irq = fpga_handle_irq,
  434. .timer = &ap_of_timer,
  435. .init_machine = ap_init,
  436. .restart = integrator_restart,
  437. .dt_compat = ap_dt_board_compat,
  438. MACHINE_END
  439. #endif
  440. #ifdef CONFIG_ATAGS
  441. /*
  442. * This is where non-devicetree initialization code is collected and stashed
  443. * for eventual deletion.
  444. */
  445. static void __init ap_init_timer(void)
  446. {
  447. struct clk *clk;
  448. unsigned long rate;
  449. clk = clk_get_sys("ap_timer", NULL);
  450. BUG_ON(IS_ERR(clk));
  451. clk_prepare_enable(clk);
  452. rate = clk_get_rate(clk);
  453. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  454. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  455. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  456. integrator_clocksource_init(rate, (void __iomem *)TIMER2_VA_BASE);
  457. integrator_clockevent_init(rate, (void __iomem *)TIMER1_VA_BASE,
  458. IRQ_TIMERINT1);
  459. }
  460. static struct sys_timer ap_timer = {
  461. .init = ap_init_timer,
  462. };
  463. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  464. static void __init ap_init_irq(void)
  465. {
  466. /* Disable all interrupts initially. */
  467. /* Do the core module ones */
  468. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  469. /* do the header card stuff next */
  470. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  471. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  472. fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
  473. -1, INTEGRATOR_SC_VALID_INT, NULL);
  474. integrator_clk_init(false);
  475. }
  476. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  477. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  478. .atag_offset = 0x100,
  479. .reserve = integrator_reserve,
  480. .map_io = ap_map_io,
  481. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  482. .init_early = ap_init_early,
  483. .init_irq = ap_init_irq,
  484. .handle_irq = fpga_handle_irq,
  485. .timer = &ap_timer,
  486. .init_machine = ap_init,
  487. .restart = integrator_restart,
  488. MACHINE_END
  489. #endif