talitos.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. /* request fifo */
  93. struct talitos_request *fifo;
  94. /* number of requests pending in channel h/w fifo */
  95. atomic_t submit_count ____cacheline_aligned;
  96. /* request submission (head) lock */
  97. spinlock_t head_lock ____cacheline_aligned;
  98. /* index to next free descriptor request */
  99. int head;
  100. /* request release (tail) lock */
  101. spinlock_t tail_lock ____cacheline_aligned;
  102. /* index to next in-progress/done descriptor request */
  103. int tail;
  104. };
  105. struct talitos_private {
  106. struct device *dev;
  107. struct of_device *ofdev;
  108. void __iomem *reg;
  109. int irq;
  110. /* SEC version geometry (from device tree node) */
  111. unsigned int num_channels;
  112. unsigned int chfifo_len;
  113. unsigned int exec_units;
  114. unsigned int desc_types;
  115. /* SEC Compatibility info */
  116. unsigned long features;
  117. /*
  118. * length of the request fifo
  119. * fifo_len is chfifo_len rounded up to next power of 2
  120. * so we can use bitwise ops to wrap
  121. */
  122. unsigned int fifo_len;
  123. struct talitos_channel *chan;
  124. /* next channel to be assigned next incoming descriptor */
  125. atomic_t last_chan ____cacheline_aligned;
  126. /* request callback tasklet */
  127. struct tasklet_struct done_task;
  128. /* list of registered algorithms */
  129. struct list_head alg_list;
  130. /* hwrng device */
  131. struct hwrng rng;
  132. };
  133. /* .features flag */
  134. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  135. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  136. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  137. {
  138. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  139. talitos_ptr->eptr = cpu_to_be32(upper_32_bits(dma_addr));
  140. }
  141. /*
  142. * map virtual single (contiguous) pointer to h/w descriptor pointer
  143. */
  144. static void map_single_talitos_ptr(struct device *dev,
  145. struct talitos_ptr *talitos_ptr,
  146. unsigned short len, void *data,
  147. unsigned char extent,
  148. enum dma_data_direction dir)
  149. {
  150. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  151. talitos_ptr->len = cpu_to_be16(len);
  152. to_talitos_ptr(talitos_ptr, dma_addr);
  153. talitos_ptr->j_extent = extent;
  154. }
  155. /*
  156. * unmap bus single (contiguous) h/w descriptor pointer
  157. */
  158. static void unmap_single_talitos_ptr(struct device *dev,
  159. struct talitos_ptr *talitos_ptr,
  160. enum dma_data_direction dir)
  161. {
  162. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  163. be16_to_cpu(talitos_ptr->len), dir);
  164. }
  165. static int reset_channel(struct device *dev, int ch)
  166. {
  167. struct talitos_private *priv = dev_get_drvdata(dev);
  168. unsigned int timeout = TALITOS_TIMEOUT;
  169. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  170. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  171. && --timeout)
  172. cpu_relax();
  173. if (timeout == 0) {
  174. dev_err(dev, "failed to reset channel %d\n", ch);
  175. return -EIO;
  176. }
  177. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  178. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  179. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  180. /* and ICCR writeback, if available */
  181. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  182. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  183. TALITOS_CCCR_LO_IWSE);
  184. return 0;
  185. }
  186. static int reset_device(struct device *dev)
  187. {
  188. struct talitos_private *priv = dev_get_drvdata(dev);
  189. unsigned int timeout = TALITOS_TIMEOUT;
  190. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  191. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  192. && --timeout)
  193. cpu_relax();
  194. if (timeout == 0) {
  195. dev_err(dev, "failed to reset device\n");
  196. return -EIO;
  197. }
  198. return 0;
  199. }
  200. /*
  201. * Reset and initialize the device
  202. */
  203. static int init_device(struct device *dev)
  204. {
  205. struct talitos_private *priv = dev_get_drvdata(dev);
  206. int ch, err;
  207. /*
  208. * Master reset
  209. * errata documentation: warning: certain SEC interrupts
  210. * are not fully cleared by writing the MCR:SWR bit,
  211. * set bit twice to completely reset
  212. */
  213. err = reset_device(dev);
  214. if (err)
  215. return err;
  216. err = reset_device(dev);
  217. if (err)
  218. return err;
  219. /* reset channels */
  220. for (ch = 0; ch < priv->num_channels; ch++) {
  221. err = reset_channel(dev, ch);
  222. if (err)
  223. return err;
  224. }
  225. /* enable channel done and error interrupts */
  226. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  227. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  228. /* disable integrity check error interrupts (use writeback instead) */
  229. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  230. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  231. TALITOS_MDEUICR_LO_ICE);
  232. return 0;
  233. }
  234. /**
  235. * talitos_submit - submits a descriptor to the device for processing
  236. * @dev: the SEC device to be used
  237. * @desc: the descriptor to be processed by the device
  238. * @callback: whom to call when processing is complete
  239. * @context: a handle for use by caller (optional)
  240. *
  241. * desc must contain valid dma-mapped (bus physical) address pointers.
  242. * callback must check err and feedback in descriptor header
  243. * for device processing status.
  244. */
  245. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  246. void (*callback)(struct device *dev,
  247. struct talitos_desc *desc,
  248. void *context, int error),
  249. void *context)
  250. {
  251. struct talitos_private *priv = dev_get_drvdata(dev);
  252. struct talitos_request *request;
  253. unsigned long flags, ch;
  254. int head;
  255. /* select done notification */
  256. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  257. /* emulate SEC's round-robin channel fifo polling scheme */
  258. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  259. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  260. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  261. /* h/w fifo is full */
  262. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  263. return -EAGAIN;
  264. }
  265. head = priv->chan[ch].head;
  266. request = &priv->chan[ch].fifo[head];
  267. /* map descriptor and save caller data */
  268. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  269. DMA_BIDIRECTIONAL);
  270. request->callback = callback;
  271. request->context = context;
  272. /* increment fifo head */
  273. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  274. smp_wmb();
  275. request->desc = desc;
  276. /* GO! */
  277. wmb();
  278. out_be32(priv->reg + TALITOS_FF(ch),
  279. cpu_to_be32(upper_32_bits(request->dma_desc)));
  280. out_be32(priv->reg + TALITOS_FF_LO(ch),
  281. cpu_to_be32(lower_32_bits(request->dma_desc)));
  282. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  283. return -EINPROGRESS;
  284. }
  285. /*
  286. * process what was done, notify callback of error if not
  287. */
  288. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  289. {
  290. struct talitos_private *priv = dev_get_drvdata(dev);
  291. struct talitos_request *request, saved_req;
  292. unsigned long flags;
  293. int tail, status;
  294. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  295. tail = priv->chan[ch].tail;
  296. while (priv->chan[ch].fifo[tail].desc) {
  297. request = &priv->chan[ch].fifo[tail];
  298. /* descriptors with their done bits set don't get the error */
  299. rmb();
  300. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  301. status = 0;
  302. else
  303. if (!error)
  304. break;
  305. else
  306. status = error;
  307. dma_unmap_single(dev, request->dma_desc,
  308. sizeof(struct talitos_desc),
  309. DMA_BIDIRECTIONAL);
  310. /* copy entries so we can call callback outside lock */
  311. saved_req.desc = request->desc;
  312. saved_req.callback = request->callback;
  313. saved_req.context = request->context;
  314. /* release request entry in fifo */
  315. smp_wmb();
  316. request->desc = NULL;
  317. /* increment fifo tail */
  318. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  319. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  320. atomic_dec(&priv->chan[ch].submit_count);
  321. saved_req.callback(dev, saved_req.desc, saved_req.context,
  322. status);
  323. /* channel may resume processing in single desc error case */
  324. if (error && !reset_ch && status == error)
  325. return;
  326. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  327. tail = priv->chan[ch].tail;
  328. }
  329. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  330. }
  331. /*
  332. * process completed requests for channels that have done status
  333. */
  334. static void talitos_done(unsigned long data)
  335. {
  336. struct device *dev = (struct device *)data;
  337. struct talitos_private *priv = dev_get_drvdata(dev);
  338. int ch;
  339. for (ch = 0; ch < priv->num_channels; ch++)
  340. flush_channel(dev, ch, 0, 0);
  341. /* At this point, all completed channels have been processed.
  342. * Unmask done interrupts for channels completed later on.
  343. */
  344. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  345. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  346. }
  347. /*
  348. * locate current (offending) descriptor
  349. */
  350. static struct talitos_desc *current_desc(struct device *dev, int ch)
  351. {
  352. struct talitos_private *priv = dev_get_drvdata(dev);
  353. int tail = priv->chan[ch].tail;
  354. dma_addr_t cur_desc;
  355. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  356. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  357. tail = (tail + 1) & (priv->fifo_len - 1);
  358. if (tail == priv->chan[ch].tail) {
  359. dev_err(dev, "couldn't locate current descriptor\n");
  360. return NULL;
  361. }
  362. }
  363. return priv->chan[ch].fifo[tail].desc;
  364. }
  365. /*
  366. * user diagnostics; report root cause of error based on execution unit status
  367. */
  368. static void report_eu_error(struct device *dev, int ch,
  369. struct talitos_desc *desc)
  370. {
  371. struct talitos_private *priv = dev_get_drvdata(dev);
  372. int i;
  373. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  374. case DESC_HDR_SEL0_AFEU:
  375. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  376. in_be32(priv->reg + TALITOS_AFEUISR),
  377. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  378. break;
  379. case DESC_HDR_SEL0_DEU:
  380. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  381. in_be32(priv->reg + TALITOS_DEUISR),
  382. in_be32(priv->reg + TALITOS_DEUISR_LO));
  383. break;
  384. case DESC_HDR_SEL0_MDEUA:
  385. case DESC_HDR_SEL0_MDEUB:
  386. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  387. in_be32(priv->reg + TALITOS_MDEUISR),
  388. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  389. break;
  390. case DESC_HDR_SEL0_RNG:
  391. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  392. in_be32(priv->reg + TALITOS_RNGUISR),
  393. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  394. break;
  395. case DESC_HDR_SEL0_PKEU:
  396. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  397. in_be32(priv->reg + TALITOS_PKEUISR),
  398. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  399. break;
  400. case DESC_HDR_SEL0_AESU:
  401. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  402. in_be32(priv->reg + TALITOS_AESUISR),
  403. in_be32(priv->reg + TALITOS_AESUISR_LO));
  404. break;
  405. case DESC_HDR_SEL0_CRCU:
  406. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  407. in_be32(priv->reg + TALITOS_CRCUISR),
  408. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  409. break;
  410. case DESC_HDR_SEL0_KEU:
  411. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  412. in_be32(priv->reg + TALITOS_KEUISR),
  413. in_be32(priv->reg + TALITOS_KEUISR_LO));
  414. break;
  415. }
  416. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  417. case DESC_HDR_SEL1_MDEUA:
  418. case DESC_HDR_SEL1_MDEUB:
  419. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  420. in_be32(priv->reg + TALITOS_MDEUISR),
  421. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  422. break;
  423. case DESC_HDR_SEL1_CRCU:
  424. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  425. in_be32(priv->reg + TALITOS_CRCUISR),
  426. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  427. break;
  428. }
  429. for (i = 0; i < 8; i++)
  430. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  431. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  432. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  433. }
  434. /*
  435. * recover from error interrupts
  436. */
  437. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  438. {
  439. struct device *dev = (struct device *)data;
  440. struct talitos_private *priv = dev_get_drvdata(dev);
  441. unsigned int timeout = TALITOS_TIMEOUT;
  442. int ch, error, reset_dev = 0, reset_ch = 0;
  443. u32 v, v_lo;
  444. for (ch = 0; ch < priv->num_channels; ch++) {
  445. /* skip channels without errors */
  446. if (!(isr & (1 << (ch * 2 + 1))))
  447. continue;
  448. error = -EINVAL;
  449. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  450. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  451. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  452. dev_err(dev, "double fetch fifo overflow error\n");
  453. error = -EAGAIN;
  454. reset_ch = 1;
  455. }
  456. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  457. /* h/w dropped descriptor */
  458. dev_err(dev, "single fetch fifo overflow error\n");
  459. error = -EAGAIN;
  460. }
  461. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  462. dev_err(dev, "master data transfer error\n");
  463. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  464. dev_err(dev, "s/g data length zero error\n");
  465. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  466. dev_err(dev, "fetch pointer zero error\n");
  467. if (v_lo & TALITOS_CCPSR_LO_IDH)
  468. dev_err(dev, "illegal descriptor header error\n");
  469. if (v_lo & TALITOS_CCPSR_LO_IEU)
  470. dev_err(dev, "invalid execution unit error\n");
  471. if (v_lo & TALITOS_CCPSR_LO_EU)
  472. report_eu_error(dev, ch, current_desc(dev, ch));
  473. if (v_lo & TALITOS_CCPSR_LO_GB)
  474. dev_err(dev, "gather boundary error\n");
  475. if (v_lo & TALITOS_CCPSR_LO_GRL)
  476. dev_err(dev, "gather return/length error\n");
  477. if (v_lo & TALITOS_CCPSR_LO_SB)
  478. dev_err(dev, "scatter boundary error\n");
  479. if (v_lo & TALITOS_CCPSR_LO_SRL)
  480. dev_err(dev, "scatter return/length error\n");
  481. flush_channel(dev, ch, error, reset_ch);
  482. if (reset_ch) {
  483. reset_channel(dev, ch);
  484. } else {
  485. setbits32(priv->reg + TALITOS_CCCR(ch),
  486. TALITOS_CCCR_CONT);
  487. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  488. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  489. TALITOS_CCCR_CONT) && --timeout)
  490. cpu_relax();
  491. if (timeout == 0) {
  492. dev_err(dev, "failed to restart channel %d\n",
  493. ch);
  494. reset_dev = 1;
  495. }
  496. }
  497. }
  498. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  499. dev_err(dev, "done overflow, internal time out, or rngu error: "
  500. "ISR 0x%08x_%08x\n", isr, isr_lo);
  501. /* purge request queues */
  502. for (ch = 0; ch < priv->num_channels; ch++)
  503. flush_channel(dev, ch, -EIO, 1);
  504. /* reset and reinitialize the device */
  505. init_device(dev);
  506. }
  507. }
  508. static irqreturn_t talitos_interrupt(int irq, void *data)
  509. {
  510. struct device *dev = data;
  511. struct talitos_private *priv = dev_get_drvdata(dev);
  512. u32 isr, isr_lo;
  513. isr = in_be32(priv->reg + TALITOS_ISR);
  514. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  515. /* Acknowledge interrupt */
  516. out_be32(priv->reg + TALITOS_ICR, isr);
  517. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  518. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  519. talitos_error((unsigned long)data, isr, isr_lo);
  520. else
  521. if (likely(isr & TALITOS_ISR_CHDONE)) {
  522. /* mask further done interrupts. */
  523. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  524. /* done_task will unmask done interrupts at exit */
  525. tasklet_schedule(&priv->done_task);
  526. }
  527. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  528. }
  529. /*
  530. * hwrng
  531. */
  532. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  533. {
  534. struct device *dev = (struct device *)rng->priv;
  535. struct talitos_private *priv = dev_get_drvdata(dev);
  536. u32 ofl;
  537. int i;
  538. for (i = 0; i < 20; i++) {
  539. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  540. TALITOS_RNGUSR_LO_OFL;
  541. if (ofl || !wait)
  542. break;
  543. udelay(10);
  544. }
  545. return !!ofl;
  546. }
  547. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  548. {
  549. struct device *dev = (struct device *)rng->priv;
  550. struct talitos_private *priv = dev_get_drvdata(dev);
  551. /* rng fifo requires 64-bit accesses */
  552. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  553. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  554. return sizeof(u32);
  555. }
  556. static int talitos_rng_init(struct hwrng *rng)
  557. {
  558. struct device *dev = (struct device *)rng->priv;
  559. struct talitos_private *priv = dev_get_drvdata(dev);
  560. unsigned int timeout = TALITOS_TIMEOUT;
  561. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  562. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  563. && --timeout)
  564. cpu_relax();
  565. if (timeout == 0) {
  566. dev_err(dev, "failed to reset rng hw\n");
  567. return -ENODEV;
  568. }
  569. /* start generating */
  570. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  571. return 0;
  572. }
  573. static int talitos_register_rng(struct device *dev)
  574. {
  575. struct talitos_private *priv = dev_get_drvdata(dev);
  576. priv->rng.name = dev_driver_string(dev),
  577. priv->rng.init = talitos_rng_init,
  578. priv->rng.data_present = talitos_rng_data_present,
  579. priv->rng.data_read = talitos_rng_data_read,
  580. priv->rng.priv = (unsigned long)dev;
  581. return hwrng_register(&priv->rng);
  582. }
  583. static void talitos_unregister_rng(struct device *dev)
  584. {
  585. struct talitos_private *priv = dev_get_drvdata(dev);
  586. hwrng_unregister(&priv->rng);
  587. }
  588. /*
  589. * crypto alg
  590. */
  591. #define TALITOS_CRA_PRIORITY 3000
  592. #define TALITOS_MAX_KEY_SIZE 64
  593. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  594. #define MD5_BLOCK_SIZE 64
  595. struct talitos_ctx {
  596. struct device *dev;
  597. __be32 desc_hdr_template;
  598. u8 key[TALITOS_MAX_KEY_SIZE];
  599. u8 iv[TALITOS_MAX_IV_LENGTH];
  600. unsigned int keylen;
  601. unsigned int enckeylen;
  602. unsigned int authkeylen;
  603. unsigned int authsize;
  604. };
  605. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  606. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  607. struct talitos_ahash_req_ctx {
  608. u64 count;
  609. u8 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE];
  610. unsigned int hw_context_size;
  611. u8 buf[HASH_MAX_BLOCK_SIZE];
  612. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  613. unsigned int first;
  614. unsigned int last;
  615. unsigned int to_hash_later;
  616. struct scatterlist bufsl[2];
  617. struct scatterlist *psrc;
  618. };
  619. static int aead_setauthsize(struct crypto_aead *authenc,
  620. unsigned int authsize)
  621. {
  622. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  623. ctx->authsize = authsize;
  624. return 0;
  625. }
  626. static int aead_setkey(struct crypto_aead *authenc,
  627. const u8 *key, unsigned int keylen)
  628. {
  629. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  630. struct rtattr *rta = (void *)key;
  631. struct crypto_authenc_key_param *param;
  632. unsigned int authkeylen;
  633. unsigned int enckeylen;
  634. if (!RTA_OK(rta, keylen))
  635. goto badkey;
  636. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  637. goto badkey;
  638. if (RTA_PAYLOAD(rta) < sizeof(*param))
  639. goto badkey;
  640. param = RTA_DATA(rta);
  641. enckeylen = be32_to_cpu(param->enckeylen);
  642. key += RTA_ALIGN(rta->rta_len);
  643. keylen -= RTA_ALIGN(rta->rta_len);
  644. if (keylen < enckeylen)
  645. goto badkey;
  646. authkeylen = keylen - enckeylen;
  647. if (keylen > TALITOS_MAX_KEY_SIZE)
  648. goto badkey;
  649. memcpy(&ctx->key, key, keylen);
  650. ctx->keylen = keylen;
  651. ctx->enckeylen = enckeylen;
  652. ctx->authkeylen = authkeylen;
  653. return 0;
  654. badkey:
  655. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  656. return -EINVAL;
  657. }
  658. /*
  659. * talitos_edesc - s/w-extended descriptor
  660. * @src_nents: number of segments in input scatterlist
  661. * @dst_nents: number of segments in output scatterlist
  662. * @dma_len: length of dma mapped link_tbl space
  663. * @dma_link_tbl: bus physical address of link_tbl
  664. * @desc: h/w descriptor
  665. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  666. *
  667. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  668. * is greater than 1, an integrity check value is concatenated to the end
  669. * of link_tbl data
  670. */
  671. struct talitos_edesc {
  672. int src_nents;
  673. int dst_nents;
  674. int src_is_chained;
  675. int dst_is_chained;
  676. int dma_len;
  677. dma_addr_t dma_link_tbl;
  678. struct talitos_desc desc;
  679. struct talitos_ptr link_tbl[0];
  680. };
  681. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  682. unsigned int nents, enum dma_data_direction dir,
  683. int chained)
  684. {
  685. if (unlikely(chained))
  686. while (sg) {
  687. dma_map_sg(dev, sg, 1, dir);
  688. sg = scatterwalk_sg_next(sg);
  689. }
  690. else
  691. dma_map_sg(dev, sg, nents, dir);
  692. return nents;
  693. }
  694. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  695. enum dma_data_direction dir)
  696. {
  697. while (sg) {
  698. dma_unmap_sg(dev, sg, 1, dir);
  699. sg = scatterwalk_sg_next(sg);
  700. }
  701. }
  702. static void talitos_sg_unmap(struct device *dev,
  703. struct talitos_edesc *edesc,
  704. struct scatterlist *src,
  705. struct scatterlist *dst)
  706. {
  707. unsigned int src_nents = edesc->src_nents ? : 1;
  708. unsigned int dst_nents = edesc->dst_nents ? : 1;
  709. if (src != dst) {
  710. if (edesc->src_is_chained)
  711. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  712. else
  713. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  714. if (dst) {
  715. if (edesc->dst_is_chained)
  716. talitos_unmap_sg_chain(dev, dst,
  717. DMA_FROM_DEVICE);
  718. else
  719. dma_unmap_sg(dev, dst, dst_nents,
  720. DMA_FROM_DEVICE);
  721. }
  722. } else
  723. if (edesc->src_is_chained)
  724. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  725. else
  726. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  727. }
  728. static void ipsec_esp_unmap(struct device *dev,
  729. struct talitos_edesc *edesc,
  730. struct aead_request *areq)
  731. {
  732. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  733. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  734. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  735. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  736. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  737. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  738. if (edesc->dma_len)
  739. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  740. DMA_BIDIRECTIONAL);
  741. }
  742. /*
  743. * ipsec_esp descriptor callbacks
  744. */
  745. static void ipsec_esp_encrypt_done(struct device *dev,
  746. struct talitos_desc *desc, void *context,
  747. int err)
  748. {
  749. struct aead_request *areq = context;
  750. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  751. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  752. struct talitos_edesc *edesc;
  753. struct scatterlist *sg;
  754. void *icvdata;
  755. edesc = container_of(desc, struct talitos_edesc, desc);
  756. ipsec_esp_unmap(dev, edesc, areq);
  757. /* copy the generated ICV to dst */
  758. if (edesc->dma_len) {
  759. icvdata = &edesc->link_tbl[edesc->src_nents +
  760. edesc->dst_nents + 2];
  761. sg = sg_last(areq->dst, edesc->dst_nents);
  762. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  763. icvdata, ctx->authsize);
  764. }
  765. kfree(edesc);
  766. aead_request_complete(areq, err);
  767. }
  768. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  769. struct talitos_desc *desc,
  770. void *context, int err)
  771. {
  772. struct aead_request *req = context;
  773. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  774. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  775. struct talitos_edesc *edesc;
  776. struct scatterlist *sg;
  777. void *icvdata;
  778. edesc = container_of(desc, struct talitos_edesc, desc);
  779. ipsec_esp_unmap(dev, edesc, req);
  780. if (!err) {
  781. /* auth check */
  782. if (edesc->dma_len)
  783. icvdata = &edesc->link_tbl[edesc->src_nents +
  784. edesc->dst_nents + 2];
  785. else
  786. icvdata = &edesc->link_tbl[0];
  787. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  788. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  789. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  790. }
  791. kfree(edesc);
  792. aead_request_complete(req, err);
  793. }
  794. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  795. struct talitos_desc *desc,
  796. void *context, int err)
  797. {
  798. struct aead_request *req = context;
  799. struct talitos_edesc *edesc;
  800. edesc = container_of(desc, struct talitos_edesc, desc);
  801. ipsec_esp_unmap(dev, edesc, req);
  802. /* check ICV auth status */
  803. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  804. DESC_HDR_LO_ICCR1_PASS))
  805. err = -EBADMSG;
  806. kfree(edesc);
  807. aead_request_complete(req, err);
  808. }
  809. /*
  810. * convert scatterlist to SEC h/w link table format
  811. * stop at cryptlen bytes
  812. */
  813. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  814. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  815. {
  816. int n_sg = sg_count;
  817. while (n_sg--) {
  818. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  819. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  820. link_tbl_ptr->j_extent = 0;
  821. link_tbl_ptr++;
  822. cryptlen -= sg_dma_len(sg);
  823. sg = scatterwalk_sg_next(sg);
  824. }
  825. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  826. link_tbl_ptr--;
  827. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  828. /* Empty this entry, and move to previous one */
  829. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  830. link_tbl_ptr->len = 0;
  831. sg_count--;
  832. link_tbl_ptr--;
  833. }
  834. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  835. + cryptlen);
  836. /* tag end of link table */
  837. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  838. return sg_count;
  839. }
  840. /*
  841. * fill in and submit ipsec_esp descriptor
  842. */
  843. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  844. u8 *giv, u64 seq,
  845. void (*callback) (struct device *dev,
  846. struct talitos_desc *desc,
  847. void *context, int error))
  848. {
  849. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  850. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  851. struct device *dev = ctx->dev;
  852. struct talitos_desc *desc = &edesc->desc;
  853. unsigned int cryptlen = areq->cryptlen;
  854. unsigned int authsize = ctx->authsize;
  855. unsigned int ivsize = crypto_aead_ivsize(aead);
  856. int sg_count, ret;
  857. int sg_link_tbl_len;
  858. /* hmac key */
  859. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  860. 0, DMA_TO_DEVICE);
  861. /* hmac data */
  862. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  863. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  864. /* cipher iv */
  865. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  866. DMA_TO_DEVICE);
  867. /* cipher key */
  868. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  869. (char *)&ctx->key + ctx->authkeylen, 0,
  870. DMA_TO_DEVICE);
  871. /*
  872. * cipher in
  873. * map and adjust cipher len to aead request cryptlen.
  874. * extent is bytes of HMAC postpended to ciphertext,
  875. * typically 12 for ipsec
  876. */
  877. desc->ptr[4].len = cpu_to_be16(cryptlen);
  878. desc->ptr[4].j_extent = authsize;
  879. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  880. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  881. : DMA_TO_DEVICE,
  882. edesc->src_is_chained);
  883. if (sg_count == 1) {
  884. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  885. } else {
  886. sg_link_tbl_len = cryptlen;
  887. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  888. sg_link_tbl_len = cryptlen + authsize;
  889. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  890. &edesc->link_tbl[0]);
  891. if (sg_count > 1) {
  892. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  893. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  894. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  895. edesc->dma_len,
  896. DMA_BIDIRECTIONAL);
  897. } else {
  898. /* Only one segment now, so no link tbl needed */
  899. to_talitos_ptr(&desc->ptr[4],
  900. sg_dma_address(areq->src));
  901. }
  902. }
  903. /* cipher out */
  904. desc->ptr[5].len = cpu_to_be16(cryptlen);
  905. desc->ptr[5].j_extent = authsize;
  906. if (areq->src != areq->dst)
  907. sg_count = talitos_map_sg(dev, areq->dst,
  908. edesc->dst_nents ? : 1,
  909. DMA_FROM_DEVICE,
  910. edesc->dst_is_chained);
  911. if (sg_count == 1) {
  912. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  913. } else {
  914. struct talitos_ptr *link_tbl_ptr =
  915. &edesc->link_tbl[edesc->src_nents + 1];
  916. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  917. (edesc->src_nents + 1) *
  918. sizeof(struct talitos_ptr));
  919. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  920. link_tbl_ptr);
  921. /* Add an entry to the link table for ICV data */
  922. link_tbl_ptr += sg_count - 1;
  923. link_tbl_ptr->j_extent = 0;
  924. sg_count++;
  925. link_tbl_ptr++;
  926. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  927. link_tbl_ptr->len = cpu_to_be16(authsize);
  928. /* icv data follows link tables */
  929. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  930. (edesc->src_nents + edesc->dst_nents + 2) *
  931. sizeof(struct talitos_ptr));
  932. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  933. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  934. edesc->dma_len, DMA_BIDIRECTIONAL);
  935. }
  936. /* iv out */
  937. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  938. DMA_FROM_DEVICE);
  939. ret = talitos_submit(dev, desc, callback, areq);
  940. if (ret != -EINPROGRESS) {
  941. ipsec_esp_unmap(dev, edesc, areq);
  942. kfree(edesc);
  943. }
  944. return ret;
  945. }
  946. /*
  947. * derive number of elements in scatterlist
  948. */
  949. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  950. {
  951. struct scatterlist *sg = sg_list;
  952. int sg_nents = 0;
  953. *chained = 0;
  954. while (nbytes > 0) {
  955. sg_nents++;
  956. nbytes -= sg->length;
  957. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  958. *chained = 1;
  959. sg = scatterwalk_sg_next(sg);
  960. }
  961. return sg_nents;
  962. }
  963. /**
  964. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  965. * @sgl: The SG list
  966. * @nents: Number of SG entries
  967. * @buf: Where to copy to
  968. * @buflen: The number of bytes to copy
  969. * @skip: The number of bytes to skip before copying.
  970. * Note: skip + buflen should equal SG total size.
  971. *
  972. * Returns the number of copied bytes.
  973. *
  974. **/
  975. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  976. void *buf, size_t buflen, unsigned int skip)
  977. {
  978. unsigned int offset = 0;
  979. unsigned int boffset = 0;
  980. struct sg_mapping_iter miter;
  981. unsigned long flags;
  982. unsigned int sg_flags = SG_MITER_ATOMIC;
  983. size_t total_buffer = buflen + skip;
  984. sg_flags |= SG_MITER_FROM_SG;
  985. sg_miter_start(&miter, sgl, nents, sg_flags);
  986. local_irq_save(flags);
  987. while (sg_miter_next(&miter) && offset < total_buffer) {
  988. unsigned int len;
  989. unsigned int ignore;
  990. if ((offset + miter.length) > skip) {
  991. if (offset < skip) {
  992. /* Copy part of this segment */
  993. ignore = skip - offset;
  994. len = miter.length - ignore;
  995. memcpy(buf + boffset, miter.addr + ignore, len);
  996. } else {
  997. /* Copy all of this segment */
  998. len = miter.length;
  999. memcpy(buf + boffset, miter.addr, len);
  1000. }
  1001. boffset += len;
  1002. }
  1003. offset += miter.length;
  1004. }
  1005. sg_miter_stop(&miter);
  1006. local_irq_restore(flags);
  1007. return boffset;
  1008. }
  1009. /*
  1010. * allocate and map the extended descriptor
  1011. */
  1012. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1013. struct scatterlist *src,
  1014. struct scatterlist *dst,
  1015. int hash_result,
  1016. unsigned int cryptlen,
  1017. unsigned int authsize,
  1018. int icv_stashing,
  1019. u32 cryptoflags)
  1020. {
  1021. struct talitos_edesc *edesc;
  1022. int src_nents, dst_nents, alloc_len, dma_len;
  1023. int src_chained, dst_chained = 0;
  1024. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1025. GFP_ATOMIC;
  1026. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1027. dev_err(dev, "length exceeds h/w max limit\n");
  1028. return ERR_PTR(-EINVAL);
  1029. }
  1030. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1031. src_nents = (src_nents == 1) ? 0 : src_nents;
  1032. if (hash_result) {
  1033. dst_nents = 0;
  1034. } else {
  1035. if (dst == src) {
  1036. dst_nents = src_nents;
  1037. } else {
  1038. dst_nents = sg_count(dst, cryptlen + authsize,
  1039. &dst_chained);
  1040. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1041. }
  1042. }
  1043. /*
  1044. * allocate space for base edesc plus the link tables,
  1045. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1046. * and the ICV data itself
  1047. */
  1048. alloc_len = sizeof(struct talitos_edesc);
  1049. if (src_nents || dst_nents) {
  1050. dma_len = (src_nents + dst_nents + 2) *
  1051. sizeof(struct talitos_ptr) + authsize;
  1052. alloc_len += dma_len;
  1053. } else {
  1054. dma_len = 0;
  1055. alloc_len += icv_stashing ? authsize : 0;
  1056. }
  1057. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1058. if (!edesc) {
  1059. dev_err(dev, "could not allocate edescriptor\n");
  1060. return ERR_PTR(-ENOMEM);
  1061. }
  1062. edesc->src_nents = src_nents;
  1063. edesc->dst_nents = dst_nents;
  1064. edesc->src_is_chained = src_chained;
  1065. edesc->dst_is_chained = dst_chained;
  1066. edesc->dma_len = dma_len;
  1067. if (dma_len)
  1068. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1069. edesc->dma_len,
  1070. DMA_BIDIRECTIONAL);
  1071. return edesc;
  1072. }
  1073. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1074. int icv_stashing)
  1075. {
  1076. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1077. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1078. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1079. areq->cryptlen, ctx->authsize, icv_stashing,
  1080. areq->base.flags);
  1081. }
  1082. static int aead_encrypt(struct aead_request *req)
  1083. {
  1084. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1085. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1086. struct talitos_edesc *edesc;
  1087. /* allocate extended descriptor */
  1088. edesc = aead_edesc_alloc(req, 0);
  1089. if (IS_ERR(edesc))
  1090. return PTR_ERR(edesc);
  1091. /* set encrypt */
  1092. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1093. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1094. }
  1095. static int aead_decrypt(struct aead_request *req)
  1096. {
  1097. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1098. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1099. unsigned int authsize = ctx->authsize;
  1100. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1101. struct talitos_edesc *edesc;
  1102. struct scatterlist *sg;
  1103. void *icvdata;
  1104. req->cryptlen -= authsize;
  1105. /* allocate extended descriptor */
  1106. edesc = aead_edesc_alloc(req, 1);
  1107. if (IS_ERR(edesc))
  1108. return PTR_ERR(edesc);
  1109. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1110. ((!edesc->src_nents && !edesc->dst_nents) ||
  1111. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1112. /* decrypt and check the ICV */
  1113. edesc->desc.hdr = ctx->desc_hdr_template |
  1114. DESC_HDR_DIR_INBOUND |
  1115. DESC_HDR_MODE1_MDEU_CICV;
  1116. /* reset integrity check result bits */
  1117. edesc->desc.hdr_lo = 0;
  1118. return ipsec_esp(edesc, req, NULL, 0,
  1119. ipsec_esp_decrypt_hwauth_done);
  1120. }
  1121. /* Have to check the ICV with software */
  1122. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1123. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1124. if (edesc->dma_len)
  1125. icvdata = &edesc->link_tbl[edesc->src_nents +
  1126. edesc->dst_nents + 2];
  1127. else
  1128. icvdata = &edesc->link_tbl[0];
  1129. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1130. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1131. ctx->authsize);
  1132. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1133. }
  1134. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1135. {
  1136. struct aead_request *areq = &req->areq;
  1137. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1138. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1139. struct talitos_edesc *edesc;
  1140. /* allocate extended descriptor */
  1141. edesc = aead_edesc_alloc(areq, 0);
  1142. if (IS_ERR(edesc))
  1143. return PTR_ERR(edesc);
  1144. /* set encrypt */
  1145. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1146. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1147. /* avoid consecutive packets going out with same IV */
  1148. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1149. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1150. ipsec_esp_encrypt_done);
  1151. }
  1152. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1153. const u8 *key, unsigned int keylen)
  1154. {
  1155. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1156. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1157. if (keylen > TALITOS_MAX_KEY_SIZE)
  1158. goto badkey;
  1159. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1160. goto badkey;
  1161. memcpy(&ctx->key, key, keylen);
  1162. ctx->keylen = keylen;
  1163. return 0;
  1164. badkey:
  1165. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1166. return -EINVAL;
  1167. }
  1168. static void common_nonsnoop_unmap(struct device *dev,
  1169. struct talitos_edesc *edesc,
  1170. struct ablkcipher_request *areq)
  1171. {
  1172. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1173. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1174. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1175. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1176. if (edesc->dma_len)
  1177. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1178. DMA_BIDIRECTIONAL);
  1179. }
  1180. static void ablkcipher_done(struct device *dev,
  1181. struct talitos_desc *desc, void *context,
  1182. int err)
  1183. {
  1184. struct ablkcipher_request *areq = context;
  1185. struct talitos_edesc *edesc;
  1186. edesc = container_of(desc, struct talitos_edesc, desc);
  1187. common_nonsnoop_unmap(dev, edesc, areq);
  1188. kfree(edesc);
  1189. areq->base.complete(&areq->base, err);
  1190. }
  1191. static int common_nonsnoop(struct talitos_edesc *edesc,
  1192. struct ablkcipher_request *areq,
  1193. u8 *giv,
  1194. void (*callback) (struct device *dev,
  1195. struct talitos_desc *desc,
  1196. void *context, int error))
  1197. {
  1198. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1199. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1200. struct device *dev = ctx->dev;
  1201. struct talitos_desc *desc = &edesc->desc;
  1202. unsigned int cryptlen = areq->nbytes;
  1203. unsigned int ivsize;
  1204. int sg_count, ret;
  1205. /* first DWORD empty */
  1206. desc->ptr[0].len = 0;
  1207. to_talitos_ptr(&desc->ptr[0], 0);
  1208. desc->ptr[0].j_extent = 0;
  1209. /* cipher iv */
  1210. ivsize = crypto_ablkcipher_ivsize(cipher);
  1211. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1212. DMA_TO_DEVICE);
  1213. /* cipher key */
  1214. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1215. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1216. /*
  1217. * cipher in
  1218. */
  1219. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1220. desc->ptr[3].j_extent = 0;
  1221. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1222. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1223. : DMA_TO_DEVICE,
  1224. edesc->src_is_chained);
  1225. if (sg_count == 1) {
  1226. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1227. } else {
  1228. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1229. &edesc->link_tbl[0]);
  1230. if (sg_count > 1) {
  1231. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1232. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1233. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1234. edesc->dma_len,
  1235. DMA_BIDIRECTIONAL);
  1236. } else {
  1237. /* Only one segment now, so no link tbl needed */
  1238. to_talitos_ptr(&desc->ptr[3],
  1239. sg_dma_address(areq->src));
  1240. }
  1241. }
  1242. /* cipher out */
  1243. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1244. desc->ptr[4].j_extent = 0;
  1245. if (areq->src != areq->dst)
  1246. sg_count = talitos_map_sg(dev, areq->dst,
  1247. edesc->dst_nents ? : 1,
  1248. DMA_FROM_DEVICE,
  1249. edesc->dst_is_chained);
  1250. if (sg_count == 1) {
  1251. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1252. } else {
  1253. struct talitos_ptr *link_tbl_ptr =
  1254. &edesc->link_tbl[edesc->src_nents + 1];
  1255. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1256. (edesc->src_nents + 1) *
  1257. sizeof(struct talitos_ptr));
  1258. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1259. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1260. link_tbl_ptr);
  1261. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1262. edesc->dma_len, DMA_BIDIRECTIONAL);
  1263. }
  1264. /* iv out */
  1265. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1266. DMA_FROM_DEVICE);
  1267. /* last DWORD empty */
  1268. desc->ptr[6].len = 0;
  1269. to_talitos_ptr(&desc->ptr[6], 0);
  1270. desc->ptr[6].j_extent = 0;
  1271. ret = talitos_submit(dev, desc, callback, areq);
  1272. if (ret != -EINPROGRESS) {
  1273. common_nonsnoop_unmap(dev, edesc, areq);
  1274. kfree(edesc);
  1275. }
  1276. return ret;
  1277. }
  1278. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1279. areq)
  1280. {
  1281. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1282. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1283. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1284. areq->nbytes, 0, 0, areq->base.flags);
  1285. }
  1286. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1287. {
  1288. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1289. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1290. struct talitos_edesc *edesc;
  1291. /* allocate extended descriptor */
  1292. edesc = ablkcipher_edesc_alloc(areq);
  1293. if (IS_ERR(edesc))
  1294. return PTR_ERR(edesc);
  1295. /* set encrypt */
  1296. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1297. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1298. }
  1299. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1300. {
  1301. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1302. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1303. struct talitos_edesc *edesc;
  1304. /* allocate extended descriptor */
  1305. edesc = ablkcipher_edesc_alloc(areq);
  1306. if (IS_ERR(edesc))
  1307. return PTR_ERR(edesc);
  1308. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1309. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1310. }
  1311. static void common_nonsnoop_hash_unmap(struct device *dev,
  1312. struct talitos_edesc *edesc,
  1313. struct ahash_request *areq)
  1314. {
  1315. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1316. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1317. /* When using hashctx-in, must unmap it. */
  1318. if (edesc->desc.ptr[1].len)
  1319. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1320. DMA_TO_DEVICE);
  1321. if (edesc->desc.ptr[2].len)
  1322. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1323. DMA_TO_DEVICE);
  1324. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1325. if (edesc->dma_len)
  1326. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1327. DMA_BIDIRECTIONAL);
  1328. }
  1329. static void ahash_done(struct device *dev,
  1330. struct talitos_desc *desc, void *context,
  1331. int err)
  1332. {
  1333. struct ahash_request *areq = context;
  1334. struct talitos_edesc *edesc =
  1335. container_of(desc, struct talitos_edesc, desc);
  1336. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1337. if (!req_ctx->last && req_ctx->to_hash_later) {
  1338. /* Position any partial block for next update/final/finup */
  1339. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1340. }
  1341. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1342. kfree(edesc);
  1343. areq->base.complete(&areq->base, err);
  1344. }
  1345. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1346. struct ahash_request *areq, unsigned int length,
  1347. void (*callback) (struct device *dev,
  1348. struct talitos_desc *desc,
  1349. void *context, int error))
  1350. {
  1351. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1352. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1353. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1354. struct device *dev = ctx->dev;
  1355. struct talitos_desc *desc = &edesc->desc;
  1356. int sg_count, ret;
  1357. /* first DWORD empty */
  1358. desc->ptr[0] = zero_entry;
  1359. /* hash context in (if not first) */
  1360. if (!req_ctx->first) {
  1361. map_single_talitos_ptr(dev, &desc->ptr[1],
  1362. req_ctx->hw_context_size,
  1363. (char *)req_ctx->hw_context, 0,
  1364. DMA_TO_DEVICE);
  1365. } else {
  1366. desc->ptr[1] = zero_entry;
  1367. /* Indicate next op is not the first. */
  1368. req_ctx->first = 0;
  1369. }
  1370. /* HMAC key */
  1371. if (ctx->keylen)
  1372. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1373. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1374. else
  1375. desc->ptr[2] = zero_entry;
  1376. /*
  1377. * data in
  1378. */
  1379. desc->ptr[3].len = cpu_to_be16(length);
  1380. desc->ptr[3].j_extent = 0;
  1381. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1382. edesc->src_nents ? : 1,
  1383. DMA_TO_DEVICE,
  1384. edesc->src_is_chained);
  1385. if (sg_count == 1) {
  1386. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1387. } else {
  1388. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1389. &edesc->link_tbl[0]);
  1390. if (sg_count > 1) {
  1391. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1392. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1393. dma_sync_single_for_device(ctx->dev,
  1394. edesc->dma_link_tbl,
  1395. edesc->dma_len,
  1396. DMA_BIDIRECTIONAL);
  1397. } else {
  1398. /* Only one segment now, so no link tbl needed */
  1399. to_talitos_ptr(&desc->ptr[3],
  1400. sg_dma_address(req_ctx->psrc));
  1401. }
  1402. }
  1403. /* fifth DWORD empty */
  1404. desc->ptr[4] = zero_entry;
  1405. /* hash/HMAC out -or- hash context out */
  1406. if (req_ctx->last)
  1407. map_single_talitos_ptr(dev, &desc->ptr[5],
  1408. crypto_ahash_digestsize(tfm),
  1409. areq->result, 0, DMA_FROM_DEVICE);
  1410. else
  1411. map_single_talitos_ptr(dev, &desc->ptr[5],
  1412. req_ctx->hw_context_size,
  1413. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1414. /* last DWORD empty */
  1415. desc->ptr[6] = zero_entry;
  1416. ret = talitos_submit(dev, desc, callback, areq);
  1417. if (ret != -EINPROGRESS) {
  1418. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1419. kfree(edesc);
  1420. }
  1421. return ret;
  1422. }
  1423. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1424. unsigned int nbytes)
  1425. {
  1426. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1427. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1428. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1429. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1430. nbytes, 0, 0, areq->base.flags);
  1431. }
  1432. static int ahash_init(struct ahash_request *areq)
  1433. {
  1434. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1435. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1436. /* Initialize the context */
  1437. req_ctx->count = 0;
  1438. req_ctx->first = 1; /* first indicates h/w must init it's context */
  1439. req_ctx->hw_context_size =
  1440. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1441. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1442. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1443. return 0;
  1444. }
  1445. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1446. {
  1447. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1448. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1449. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1450. struct talitos_edesc *edesc;
  1451. unsigned int blocksize =
  1452. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1453. unsigned int nbytes_to_hash;
  1454. unsigned int to_hash_later;
  1455. unsigned int index;
  1456. int chained;
  1457. index = req_ctx->count & (blocksize - 1);
  1458. req_ctx->count += nbytes;
  1459. if (!req_ctx->last && (index + nbytes) < blocksize) {
  1460. /* Buffer the partial block */
  1461. sg_copy_to_buffer(areq->src,
  1462. sg_count(areq->src, nbytes, &chained),
  1463. req_ctx->buf + index, nbytes);
  1464. return 0;
  1465. }
  1466. if (index) {
  1467. /* partial block from previous update; chain it in. */
  1468. sg_init_table(req_ctx->bufsl, (nbytes) ? 2 : 1);
  1469. sg_set_buf(req_ctx->bufsl, req_ctx->buf, index);
  1470. if (nbytes)
  1471. scatterwalk_sg_chain(req_ctx->bufsl, 2,
  1472. areq->src);
  1473. req_ctx->psrc = req_ctx->bufsl;
  1474. } else {
  1475. req_ctx->psrc = areq->src;
  1476. }
  1477. nbytes_to_hash = index + nbytes;
  1478. if (!req_ctx->last) {
  1479. to_hash_later = (nbytes_to_hash & (blocksize - 1));
  1480. if (to_hash_later) {
  1481. int nents;
  1482. /* Must copy to_hash_later bytes from the end
  1483. * to bufnext (a partial block) for later.
  1484. */
  1485. nents = sg_count(areq->src, nbytes, &chained);
  1486. sg_copy_end_to_buffer(areq->src, nents,
  1487. req_ctx->bufnext,
  1488. to_hash_later,
  1489. nbytes - to_hash_later);
  1490. /* Adjust count for what will be hashed now */
  1491. nbytes_to_hash -= to_hash_later;
  1492. }
  1493. req_ctx->to_hash_later = to_hash_later;
  1494. }
  1495. /* allocate extended descriptor */
  1496. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1497. if (IS_ERR(edesc))
  1498. return PTR_ERR(edesc);
  1499. edesc->desc.hdr = ctx->desc_hdr_template;
  1500. /* On last one, request SEC to pad; otherwise continue */
  1501. if (req_ctx->last)
  1502. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1503. else
  1504. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1505. /* On first one, request SEC to INIT hash. */
  1506. if (req_ctx->first)
  1507. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1508. /* When the tfm context has a keylen, it's an HMAC.
  1509. * A first or last (ie. not middle) descriptor must request HMAC.
  1510. */
  1511. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1512. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1513. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1514. ahash_done);
  1515. }
  1516. static int ahash_update(struct ahash_request *areq)
  1517. {
  1518. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1519. req_ctx->last = 0;
  1520. return ahash_process_req(areq, areq->nbytes);
  1521. }
  1522. static int ahash_final(struct ahash_request *areq)
  1523. {
  1524. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1525. req_ctx->last = 1;
  1526. return ahash_process_req(areq, 0);
  1527. }
  1528. static int ahash_finup(struct ahash_request *areq)
  1529. {
  1530. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1531. req_ctx->last = 1;
  1532. return ahash_process_req(areq, areq->nbytes);
  1533. }
  1534. static int ahash_digest(struct ahash_request *areq)
  1535. {
  1536. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1537. ahash_init(areq);
  1538. req_ctx->last = 1;
  1539. return ahash_process_req(areq, areq->nbytes);
  1540. }
  1541. struct talitos_alg_template {
  1542. u32 type;
  1543. union {
  1544. struct crypto_alg crypto;
  1545. struct ahash_alg hash;
  1546. } alg;
  1547. __be32 desc_hdr_template;
  1548. };
  1549. static struct talitos_alg_template driver_algs[] = {
  1550. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1551. { .type = CRYPTO_ALG_TYPE_AEAD,
  1552. .alg.crypto = {
  1553. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1554. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1555. .cra_blocksize = AES_BLOCK_SIZE,
  1556. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1557. .cra_type = &crypto_aead_type,
  1558. .cra_aead = {
  1559. .setkey = aead_setkey,
  1560. .setauthsize = aead_setauthsize,
  1561. .encrypt = aead_encrypt,
  1562. .decrypt = aead_decrypt,
  1563. .givencrypt = aead_givencrypt,
  1564. .geniv = "<built-in>",
  1565. .ivsize = AES_BLOCK_SIZE,
  1566. .maxauthsize = SHA1_DIGEST_SIZE,
  1567. }
  1568. },
  1569. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1570. DESC_HDR_SEL0_AESU |
  1571. DESC_HDR_MODE0_AESU_CBC |
  1572. DESC_HDR_SEL1_MDEUA |
  1573. DESC_HDR_MODE1_MDEU_INIT |
  1574. DESC_HDR_MODE1_MDEU_PAD |
  1575. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1576. },
  1577. { .type = CRYPTO_ALG_TYPE_AEAD,
  1578. .alg.crypto = {
  1579. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1580. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1581. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1582. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1583. .cra_type = &crypto_aead_type,
  1584. .cra_aead = {
  1585. .setkey = aead_setkey,
  1586. .setauthsize = aead_setauthsize,
  1587. .encrypt = aead_encrypt,
  1588. .decrypt = aead_decrypt,
  1589. .givencrypt = aead_givencrypt,
  1590. .geniv = "<built-in>",
  1591. .ivsize = DES3_EDE_BLOCK_SIZE,
  1592. .maxauthsize = SHA1_DIGEST_SIZE,
  1593. }
  1594. },
  1595. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1596. DESC_HDR_SEL0_DEU |
  1597. DESC_HDR_MODE0_DEU_CBC |
  1598. DESC_HDR_MODE0_DEU_3DES |
  1599. DESC_HDR_SEL1_MDEUA |
  1600. DESC_HDR_MODE1_MDEU_INIT |
  1601. DESC_HDR_MODE1_MDEU_PAD |
  1602. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1603. },
  1604. { .type = CRYPTO_ALG_TYPE_AEAD,
  1605. .alg.crypto = {
  1606. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1607. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1608. .cra_blocksize = AES_BLOCK_SIZE,
  1609. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1610. .cra_type = &crypto_aead_type,
  1611. .cra_aead = {
  1612. .setkey = aead_setkey,
  1613. .setauthsize = aead_setauthsize,
  1614. .encrypt = aead_encrypt,
  1615. .decrypt = aead_decrypt,
  1616. .givencrypt = aead_givencrypt,
  1617. .geniv = "<built-in>",
  1618. .ivsize = AES_BLOCK_SIZE,
  1619. .maxauthsize = SHA256_DIGEST_SIZE,
  1620. }
  1621. },
  1622. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1623. DESC_HDR_SEL0_AESU |
  1624. DESC_HDR_MODE0_AESU_CBC |
  1625. DESC_HDR_SEL1_MDEUA |
  1626. DESC_HDR_MODE1_MDEU_INIT |
  1627. DESC_HDR_MODE1_MDEU_PAD |
  1628. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1629. },
  1630. { .type = CRYPTO_ALG_TYPE_AEAD,
  1631. .alg.crypto = {
  1632. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1633. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1634. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1635. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1636. .cra_type = &crypto_aead_type,
  1637. .cra_aead = {
  1638. .setkey = aead_setkey,
  1639. .setauthsize = aead_setauthsize,
  1640. .encrypt = aead_encrypt,
  1641. .decrypt = aead_decrypt,
  1642. .givencrypt = aead_givencrypt,
  1643. .geniv = "<built-in>",
  1644. .ivsize = DES3_EDE_BLOCK_SIZE,
  1645. .maxauthsize = SHA256_DIGEST_SIZE,
  1646. }
  1647. },
  1648. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1649. DESC_HDR_SEL0_DEU |
  1650. DESC_HDR_MODE0_DEU_CBC |
  1651. DESC_HDR_MODE0_DEU_3DES |
  1652. DESC_HDR_SEL1_MDEUA |
  1653. DESC_HDR_MODE1_MDEU_INIT |
  1654. DESC_HDR_MODE1_MDEU_PAD |
  1655. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1656. },
  1657. { .type = CRYPTO_ALG_TYPE_AEAD,
  1658. .alg.crypto = {
  1659. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1660. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1661. .cra_blocksize = AES_BLOCK_SIZE,
  1662. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1663. .cra_type = &crypto_aead_type,
  1664. .cra_aead = {
  1665. .setkey = aead_setkey,
  1666. .setauthsize = aead_setauthsize,
  1667. .encrypt = aead_encrypt,
  1668. .decrypt = aead_decrypt,
  1669. .givencrypt = aead_givencrypt,
  1670. .geniv = "<built-in>",
  1671. .ivsize = AES_BLOCK_SIZE,
  1672. .maxauthsize = MD5_DIGEST_SIZE,
  1673. }
  1674. },
  1675. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1676. DESC_HDR_SEL0_AESU |
  1677. DESC_HDR_MODE0_AESU_CBC |
  1678. DESC_HDR_SEL1_MDEUA |
  1679. DESC_HDR_MODE1_MDEU_INIT |
  1680. DESC_HDR_MODE1_MDEU_PAD |
  1681. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1682. },
  1683. { .type = CRYPTO_ALG_TYPE_AEAD,
  1684. .alg.crypto = {
  1685. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1686. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1687. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1688. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1689. .cra_type = &crypto_aead_type,
  1690. .cra_aead = {
  1691. .setkey = aead_setkey,
  1692. .setauthsize = aead_setauthsize,
  1693. .encrypt = aead_encrypt,
  1694. .decrypt = aead_decrypt,
  1695. .givencrypt = aead_givencrypt,
  1696. .geniv = "<built-in>",
  1697. .ivsize = DES3_EDE_BLOCK_SIZE,
  1698. .maxauthsize = MD5_DIGEST_SIZE,
  1699. }
  1700. },
  1701. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1702. DESC_HDR_SEL0_DEU |
  1703. DESC_HDR_MODE0_DEU_CBC |
  1704. DESC_HDR_MODE0_DEU_3DES |
  1705. DESC_HDR_SEL1_MDEUA |
  1706. DESC_HDR_MODE1_MDEU_INIT |
  1707. DESC_HDR_MODE1_MDEU_PAD |
  1708. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1709. },
  1710. /* ABLKCIPHER algorithms. */
  1711. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1712. .alg.crypto = {
  1713. .cra_name = "cbc(aes)",
  1714. .cra_driver_name = "cbc-aes-talitos",
  1715. .cra_blocksize = AES_BLOCK_SIZE,
  1716. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1717. CRYPTO_ALG_ASYNC,
  1718. .cra_type = &crypto_ablkcipher_type,
  1719. .cra_ablkcipher = {
  1720. .setkey = ablkcipher_setkey,
  1721. .encrypt = ablkcipher_encrypt,
  1722. .decrypt = ablkcipher_decrypt,
  1723. .geniv = "eseqiv",
  1724. .min_keysize = AES_MIN_KEY_SIZE,
  1725. .max_keysize = AES_MAX_KEY_SIZE,
  1726. .ivsize = AES_BLOCK_SIZE,
  1727. }
  1728. },
  1729. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1730. DESC_HDR_SEL0_AESU |
  1731. DESC_HDR_MODE0_AESU_CBC,
  1732. },
  1733. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1734. .alg.crypto = {
  1735. .cra_name = "cbc(des3_ede)",
  1736. .cra_driver_name = "cbc-3des-talitos",
  1737. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1738. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1739. CRYPTO_ALG_ASYNC,
  1740. .cra_type = &crypto_ablkcipher_type,
  1741. .cra_ablkcipher = {
  1742. .setkey = ablkcipher_setkey,
  1743. .encrypt = ablkcipher_encrypt,
  1744. .decrypt = ablkcipher_decrypt,
  1745. .geniv = "eseqiv",
  1746. .min_keysize = DES3_EDE_KEY_SIZE,
  1747. .max_keysize = DES3_EDE_KEY_SIZE,
  1748. .ivsize = DES3_EDE_BLOCK_SIZE,
  1749. }
  1750. },
  1751. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1752. DESC_HDR_SEL0_DEU |
  1753. DESC_HDR_MODE0_DEU_CBC |
  1754. DESC_HDR_MODE0_DEU_3DES,
  1755. },
  1756. /* AHASH algorithms. */
  1757. { .type = CRYPTO_ALG_TYPE_AHASH,
  1758. .alg.hash = {
  1759. .init = ahash_init,
  1760. .update = ahash_update,
  1761. .final = ahash_final,
  1762. .finup = ahash_finup,
  1763. .digest = ahash_digest,
  1764. .halg.digestsize = MD5_DIGEST_SIZE,
  1765. .halg.base = {
  1766. .cra_name = "md5",
  1767. .cra_driver_name = "md5-talitos",
  1768. .cra_blocksize = MD5_BLOCK_SIZE,
  1769. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1770. CRYPTO_ALG_ASYNC,
  1771. .cra_type = &crypto_ahash_type
  1772. }
  1773. },
  1774. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1775. DESC_HDR_SEL0_MDEUA |
  1776. DESC_HDR_MODE0_MDEU_MD5,
  1777. },
  1778. { .type = CRYPTO_ALG_TYPE_AHASH,
  1779. .alg.hash = {
  1780. .init = ahash_init,
  1781. .update = ahash_update,
  1782. .final = ahash_final,
  1783. .finup = ahash_finup,
  1784. .digest = ahash_digest,
  1785. .halg.digestsize = SHA1_DIGEST_SIZE,
  1786. .halg.base = {
  1787. .cra_name = "sha1",
  1788. .cra_driver_name = "sha1-talitos",
  1789. .cra_blocksize = SHA1_BLOCK_SIZE,
  1790. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1791. CRYPTO_ALG_ASYNC,
  1792. .cra_type = &crypto_ahash_type
  1793. }
  1794. },
  1795. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1796. DESC_HDR_SEL0_MDEUA |
  1797. DESC_HDR_MODE0_MDEU_SHA1,
  1798. },
  1799. { .type = CRYPTO_ALG_TYPE_AHASH,
  1800. .alg.hash = {
  1801. .init = ahash_init,
  1802. .update = ahash_update,
  1803. .final = ahash_final,
  1804. .finup = ahash_finup,
  1805. .digest = ahash_digest,
  1806. .halg.digestsize = SHA256_DIGEST_SIZE,
  1807. .halg.base = {
  1808. .cra_name = "sha256",
  1809. .cra_driver_name = "sha256-talitos",
  1810. .cra_blocksize = SHA256_BLOCK_SIZE,
  1811. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1812. CRYPTO_ALG_ASYNC,
  1813. .cra_type = &crypto_ahash_type
  1814. }
  1815. },
  1816. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1817. DESC_HDR_SEL0_MDEUA |
  1818. DESC_HDR_MODE0_MDEU_SHA256,
  1819. },
  1820. { .type = CRYPTO_ALG_TYPE_AHASH,
  1821. .alg.hash = {
  1822. .init = ahash_init,
  1823. .update = ahash_update,
  1824. .final = ahash_final,
  1825. .finup = ahash_finup,
  1826. .digest = ahash_digest,
  1827. .halg.digestsize = SHA384_DIGEST_SIZE,
  1828. .halg.base = {
  1829. .cra_name = "sha384",
  1830. .cra_driver_name = "sha384-talitos",
  1831. .cra_blocksize = SHA384_BLOCK_SIZE,
  1832. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1833. CRYPTO_ALG_ASYNC,
  1834. .cra_type = &crypto_ahash_type
  1835. }
  1836. },
  1837. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1838. DESC_HDR_SEL0_MDEUB |
  1839. DESC_HDR_MODE0_MDEUB_SHA384,
  1840. },
  1841. { .type = CRYPTO_ALG_TYPE_AHASH,
  1842. .alg.hash = {
  1843. .init = ahash_init,
  1844. .update = ahash_update,
  1845. .final = ahash_final,
  1846. .finup = ahash_finup,
  1847. .digest = ahash_digest,
  1848. .halg.digestsize = SHA512_DIGEST_SIZE,
  1849. .halg.base = {
  1850. .cra_name = "sha512",
  1851. .cra_driver_name = "sha512-talitos",
  1852. .cra_blocksize = SHA512_BLOCK_SIZE,
  1853. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1854. CRYPTO_ALG_ASYNC,
  1855. .cra_type = &crypto_ahash_type
  1856. }
  1857. },
  1858. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1859. DESC_HDR_SEL0_MDEUB |
  1860. DESC_HDR_MODE0_MDEUB_SHA512,
  1861. },
  1862. };
  1863. struct talitos_crypto_alg {
  1864. struct list_head entry;
  1865. struct device *dev;
  1866. struct talitos_alg_template algt;
  1867. };
  1868. static int talitos_cra_init(struct crypto_tfm *tfm)
  1869. {
  1870. struct crypto_alg *alg = tfm->__crt_alg;
  1871. struct talitos_crypto_alg *talitos_alg;
  1872. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1873. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  1874. talitos_alg = container_of(__crypto_ahash_alg(alg),
  1875. struct talitos_crypto_alg,
  1876. algt.alg.hash);
  1877. else
  1878. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  1879. algt.alg.crypto);
  1880. /* update context with ptr to dev */
  1881. ctx->dev = talitos_alg->dev;
  1882. /* copy descriptor header template value */
  1883. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  1884. return 0;
  1885. }
  1886. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  1887. {
  1888. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1889. talitos_cra_init(tfm);
  1890. /* random first IV */
  1891. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1892. return 0;
  1893. }
  1894. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  1895. {
  1896. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1897. talitos_cra_init(tfm);
  1898. ctx->keylen = 0;
  1899. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1900. sizeof(struct talitos_ahash_req_ctx));
  1901. return 0;
  1902. }
  1903. /*
  1904. * given the alg's descriptor header template, determine whether descriptor
  1905. * type and primary/secondary execution units required match the hw
  1906. * capabilities description provided in the device tree node.
  1907. */
  1908. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1909. {
  1910. struct talitos_private *priv = dev_get_drvdata(dev);
  1911. int ret;
  1912. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1913. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1914. if (SECONDARY_EU(desc_hdr_template))
  1915. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1916. & priv->exec_units);
  1917. return ret;
  1918. }
  1919. static int talitos_remove(struct of_device *ofdev)
  1920. {
  1921. struct device *dev = &ofdev->dev;
  1922. struct talitos_private *priv = dev_get_drvdata(dev);
  1923. struct talitos_crypto_alg *t_alg, *n;
  1924. int i;
  1925. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1926. switch (t_alg->algt.type) {
  1927. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1928. case CRYPTO_ALG_TYPE_AEAD:
  1929. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  1930. break;
  1931. case CRYPTO_ALG_TYPE_AHASH:
  1932. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  1933. break;
  1934. }
  1935. list_del(&t_alg->entry);
  1936. kfree(t_alg);
  1937. }
  1938. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1939. talitos_unregister_rng(dev);
  1940. for (i = 0; i < priv->num_channels; i++)
  1941. if (priv->chan[i].fifo)
  1942. kfree(priv->chan[i].fifo);
  1943. kfree(priv->chan);
  1944. if (priv->irq != NO_IRQ) {
  1945. free_irq(priv->irq, dev);
  1946. irq_dispose_mapping(priv->irq);
  1947. }
  1948. tasklet_kill(&priv->done_task);
  1949. iounmap(priv->reg);
  1950. dev_set_drvdata(dev, NULL);
  1951. kfree(priv);
  1952. return 0;
  1953. }
  1954. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1955. struct talitos_alg_template
  1956. *template)
  1957. {
  1958. struct talitos_crypto_alg *t_alg;
  1959. struct crypto_alg *alg;
  1960. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1961. if (!t_alg)
  1962. return ERR_PTR(-ENOMEM);
  1963. t_alg->algt = *template;
  1964. switch (t_alg->algt.type) {
  1965. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1966. alg = &t_alg->algt.alg.crypto;
  1967. alg->cra_init = talitos_cra_init;
  1968. break;
  1969. case CRYPTO_ALG_TYPE_AEAD:
  1970. alg = &t_alg->algt.alg.crypto;
  1971. alg->cra_init = talitos_cra_init_aead;
  1972. break;
  1973. case CRYPTO_ALG_TYPE_AHASH:
  1974. alg = &t_alg->algt.alg.hash.halg.base;
  1975. alg->cra_init = talitos_cra_init_ahash;
  1976. break;
  1977. }
  1978. alg->cra_module = THIS_MODULE;
  1979. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1980. alg->cra_alignmask = 0;
  1981. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1982. t_alg->dev = dev;
  1983. return t_alg;
  1984. }
  1985. static int talitos_probe(struct of_device *ofdev,
  1986. const struct of_device_id *match)
  1987. {
  1988. struct device *dev = &ofdev->dev;
  1989. struct device_node *np = ofdev->node;
  1990. struct talitos_private *priv;
  1991. const unsigned int *prop;
  1992. int i, err;
  1993. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1994. if (!priv)
  1995. return -ENOMEM;
  1996. dev_set_drvdata(dev, priv);
  1997. priv->ofdev = ofdev;
  1998. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1999. INIT_LIST_HEAD(&priv->alg_list);
  2000. priv->irq = irq_of_parse_and_map(np, 0);
  2001. if (priv->irq == NO_IRQ) {
  2002. dev_err(dev, "failed to map irq\n");
  2003. err = -EINVAL;
  2004. goto err_out;
  2005. }
  2006. /* get the irq line */
  2007. err = request_irq(priv->irq, talitos_interrupt, 0,
  2008. dev_driver_string(dev), dev);
  2009. if (err) {
  2010. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2011. irq_dispose_mapping(priv->irq);
  2012. priv->irq = NO_IRQ;
  2013. goto err_out;
  2014. }
  2015. priv->reg = of_iomap(np, 0);
  2016. if (!priv->reg) {
  2017. dev_err(dev, "failed to of_iomap\n");
  2018. err = -ENOMEM;
  2019. goto err_out;
  2020. }
  2021. /* get SEC version capabilities from device tree */
  2022. prop = of_get_property(np, "fsl,num-channels", NULL);
  2023. if (prop)
  2024. priv->num_channels = *prop;
  2025. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2026. if (prop)
  2027. priv->chfifo_len = *prop;
  2028. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2029. if (prop)
  2030. priv->exec_units = *prop;
  2031. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2032. if (prop)
  2033. priv->desc_types = *prop;
  2034. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2035. !priv->exec_units || !priv->desc_types) {
  2036. dev_err(dev, "invalid property data in device tree node\n");
  2037. err = -EINVAL;
  2038. goto err_out;
  2039. }
  2040. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2041. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2042. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2043. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  2044. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2045. priv->num_channels, GFP_KERNEL);
  2046. if (!priv->chan) {
  2047. dev_err(dev, "failed to allocate channel management space\n");
  2048. err = -ENOMEM;
  2049. goto err_out;
  2050. }
  2051. for (i = 0; i < priv->num_channels; i++) {
  2052. spin_lock_init(&priv->chan[i].head_lock);
  2053. spin_lock_init(&priv->chan[i].tail_lock);
  2054. }
  2055. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2056. for (i = 0; i < priv->num_channels; i++) {
  2057. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2058. priv->fifo_len, GFP_KERNEL);
  2059. if (!priv->chan[i].fifo) {
  2060. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2061. err = -ENOMEM;
  2062. goto err_out;
  2063. }
  2064. }
  2065. for (i = 0; i < priv->num_channels; i++)
  2066. atomic_set(&priv->chan[i].submit_count,
  2067. -(priv->chfifo_len - 1));
  2068. dma_set_mask(dev, DMA_BIT_MASK(36));
  2069. /* reset and initialize the h/w */
  2070. err = init_device(dev);
  2071. if (err) {
  2072. dev_err(dev, "failed to initialize device\n");
  2073. goto err_out;
  2074. }
  2075. /* register the RNG, if available */
  2076. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2077. err = talitos_register_rng(dev);
  2078. if (err) {
  2079. dev_err(dev, "failed to register hwrng: %d\n", err);
  2080. goto err_out;
  2081. } else
  2082. dev_info(dev, "hwrng\n");
  2083. }
  2084. /* register crypto algorithms the device supports */
  2085. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2086. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2087. struct talitos_crypto_alg *t_alg;
  2088. char *name = NULL;
  2089. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2090. if (IS_ERR(t_alg)) {
  2091. err = PTR_ERR(t_alg);
  2092. goto err_out;
  2093. }
  2094. switch (t_alg->algt.type) {
  2095. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2096. case CRYPTO_ALG_TYPE_AEAD:
  2097. err = crypto_register_alg(
  2098. &t_alg->algt.alg.crypto);
  2099. name = t_alg->algt.alg.crypto.cra_driver_name;
  2100. break;
  2101. case CRYPTO_ALG_TYPE_AHASH:
  2102. err = crypto_register_ahash(
  2103. &t_alg->algt.alg.hash);
  2104. name =
  2105. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2106. break;
  2107. }
  2108. if (err) {
  2109. dev_err(dev, "%s alg registration failed\n",
  2110. name);
  2111. kfree(t_alg);
  2112. } else {
  2113. list_add_tail(&t_alg->entry, &priv->alg_list);
  2114. dev_info(dev, "%s\n", name);
  2115. }
  2116. }
  2117. }
  2118. return 0;
  2119. err_out:
  2120. talitos_remove(ofdev);
  2121. return err;
  2122. }
  2123. static const struct of_device_id talitos_match[] = {
  2124. {
  2125. .compatible = "fsl,sec2.0",
  2126. },
  2127. {},
  2128. };
  2129. MODULE_DEVICE_TABLE(of, talitos_match);
  2130. static struct of_platform_driver talitos_driver = {
  2131. .name = "talitos",
  2132. .match_table = talitos_match,
  2133. .probe = talitos_probe,
  2134. .remove = talitos_remove,
  2135. };
  2136. static int __init talitos_init(void)
  2137. {
  2138. return of_register_platform_driver(&talitos_driver);
  2139. }
  2140. module_init(talitos_init);
  2141. static void __exit talitos_exit(void)
  2142. {
  2143. of_unregister_platform_driver(&talitos_driver);
  2144. }
  2145. module_exit(talitos_exit);
  2146. MODULE_LICENSE("GPL");
  2147. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2148. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");