setup_tx4938.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * TX4938/4937 setup routines
  3. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc.
  7. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/param.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <asm/reboot.h>
  19. #include <asm/txx9irq.h>
  20. #include <asm/txx9tmr.h>
  21. #include <asm/txx9pio.h>
  22. #include <asm/txx9/generic.h>
  23. #include <asm/txx9/tx4938.h>
  24. static void __init tx4938_wdr_init(void)
  25. {
  26. /* report watchdog reset status */
  27. if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST)
  28. pr_warning("Watchdog reset detected at 0x%lx\n",
  29. read_c0_errorepc());
  30. /* clear WatchDogReset (W1C) */
  31. tx4938_ccfg_set(TX4938_CCFG_WDRST);
  32. /* do reset on watchdog */
  33. tx4938_ccfg_set(TX4938_CCFG_WR);
  34. }
  35. void __init tx4938_wdt_init(void)
  36. {
  37. txx9_wdt_init(TX4938_TMR_REG(2) & 0xfffffffffULL);
  38. }
  39. static void tx4938_machine_restart(char *command)
  40. {
  41. local_irq_disable();
  42. pr_emerg("Rebooting (with %s watchdog reset)...\n",
  43. (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) ?
  44. "external" : "internal");
  45. /* clear watchdog status */
  46. tx4938_ccfg_set(TX4938_CCFG_WDRST); /* W1C */
  47. txx9_wdt_now(TX4938_TMR_REG(2) & 0xfffffffffULL);
  48. while (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDRST))
  49. ;
  50. mdelay(10);
  51. if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_WDREXEN) {
  52. pr_emerg("Rebooting (with internal watchdog reset)...\n");
  53. /* External WDRST failed. Do internal watchdog reset */
  54. tx4938_ccfg_clear(TX4938_CCFG_WDREXEN);
  55. }
  56. /* fallback */
  57. (*_machine_halt)();
  58. }
  59. static struct resource tx4938_sdram_resource[4];
  60. static struct resource tx4938_sram_resource;
  61. #define TX4938_SRAM_SIZE 0x800
  62. void __init tx4938_setup(void)
  63. {
  64. int i;
  65. __u32 divmode;
  66. int cpuclk = 0;
  67. u64 ccfg;
  68. txx9_reg_res_init(TX4938_REV_PCODE(), TX4938_REG_BASE,
  69. TX4938_REG_SIZE);
  70. set_c0_config(TX49_CONF_CWFON);
  71. /* SDRAMC,EBUSC are configured by PROM */
  72. for (i = 0; i < 8; i++) {
  73. if (!(TX4938_EBUSC_CR(i) & 0x8))
  74. continue; /* disabled */
  75. txx9_ce_res[i].start = (unsigned long)TX4938_EBUSC_BA(i);
  76. txx9_ce_res[i].end =
  77. txx9_ce_res[i].start + TX4938_EBUSC_SIZE(i) - 1;
  78. request_resource(&iomem_resource, &txx9_ce_res[i]);
  79. }
  80. /* clocks */
  81. ccfg = ____raw_readq(&tx4938_ccfgptr->ccfg);
  82. if (txx9_master_clock) {
  83. /* calculate gbus_clock and cpu_clock from master_clock */
  84. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  85. switch (divmode) {
  86. case TX4938_CCFG_DIVMODE_8:
  87. case TX4938_CCFG_DIVMODE_10:
  88. case TX4938_CCFG_DIVMODE_12:
  89. case TX4938_CCFG_DIVMODE_16:
  90. case TX4938_CCFG_DIVMODE_18:
  91. txx9_gbus_clock = txx9_master_clock * 4; break;
  92. default:
  93. txx9_gbus_clock = txx9_master_clock;
  94. }
  95. switch (divmode) {
  96. case TX4938_CCFG_DIVMODE_2:
  97. case TX4938_CCFG_DIVMODE_8:
  98. cpuclk = txx9_gbus_clock * 2; break;
  99. case TX4938_CCFG_DIVMODE_2_5:
  100. case TX4938_CCFG_DIVMODE_10:
  101. cpuclk = txx9_gbus_clock * 5 / 2; break;
  102. case TX4938_CCFG_DIVMODE_3:
  103. case TX4938_CCFG_DIVMODE_12:
  104. cpuclk = txx9_gbus_clock * 3; break;
  105. case TX4938_CCFG_DIVMODE_4:
  106. case TX4938_CCFG_DIVMODE_16:
  107. cpuclk = txx9_gbus_clock * 4; break;
  108. case TX4938_CCFG_DIVMODE_4_5:
  109. case TX4938_CCFG_DIVMODE_18:
  110. cpuclk = txx9_gbus_clock * 9 / 2; break;
  111. }
  112. txx9_cpu_clock = cpuclk;
  113. } else {
  114. if (txx9_cpu_clock == 0)
  115. txx9_cpu_clock = 300000000; /* 300MHz */
  116. /* calculate gbus_clock and master_clock from cpu_clock */
  117. cpuclk = txx9_cpu_clock;
  118. divmode = (__u32)ccfg & TX4938_CCFG_DIVMODE_MASK;
  119. switch (divmode) {
  120. case TX4938_CCFG_DIVMODE_2:
  121. case TX4938_CCFG_DIVMODE_8:
  122. txx9_gbus_clock = cpuclk / 2; break;
  123. case TX4938_CCFG_DIVMODE_2_5:
  124. case TX4938_CCFG_DIVMODE_10:
  125. txx9_gbus_clock = cpuclk * 2 / 5; break;
  126. case TX4938_CCFG_DIVMODE_3:
  127. case TX4938_CCFG_DIVMODE_12:
  128. txx9_gbus_clock = cpuclk / 3; break;
  129. case TX4938_CCFG_DIVMODE_4:
  130. case TX4938_CCFG_DIVMODE_16:
  131. txx9_gbus_clock = cpuclk / 4; break;
  132. case TX4938_CCFG_DIVMODE_4_5:
  133. case TX4938_CCFG_DIVMODE_18:
  134. txx9_gbus_clock = cpuclk * 2 / 9; break;
  135. }
  136. switch (divmode) {
  137. case TX4938_CCFG_DIVMODE_8:
  138. case TX4938_CCFG_DIVMODE_10:
  139. case TX4938_CCFG_DIVMODE_12:
  140. case TX4938_CCFG_DIVMODE_16:
  141. case TX4938_CCFG_DIVMODE_18:
  142. txx9_master_clock = txx9_gbus_clock / 4; break;
  143. default:
  144. txx9_master_clock = txx9_gbus_clock;
  145. }
  146. }
  147. /* change default value to udelay/mdelay take reasonable time */
  148. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  149. /* CCFG */
  150. tx4938_wdr_init();
  151. /* clear BusErrorOnWrite flag (W1C) */
  152. tx4938_ccfg_set(TX4938_CCFG_BEOW);
  153. /* enable Timeout BusError */
  154. if (txx9_ccfg_toeon)
  155. tx4938_ccfg_set(TX4938_CCFG_TOE);
  156. /* DMA selection */
  157. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_DMASEL_ALL);
  158. /* Use external clock for external arbiter */
  159. if (!(____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB))
  160. txx9_clear64(&tx4938_ccfgptr->pcfg, TX4938_PCFG_PCICLKEN_ALL);
  161. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  162. txx9_pcode_str,
  163. (cpuclk + 500000) / 1000000,
  164. (txx9_master_clock + 500000) / 1000000,
  165. (__u32)____raw_readq(&tx4938_ccfgptr->crir),
  166. (unsigned long long)____raw_readq(&tx4938_ccfgptr->ccfg),
  167. (unsigned long long)____raw_readq(&tx4938_ccfgptr->pcfg));
  168. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  169. for (i = 0; i < 4; i++) {
  170. __u64 cr = TX4938_SDRAMC_CR(i);
  171. unsigned long base, size;
  172. if (!((__u32)cr & 0x00000400))
  173. continue; /* disabled */
  174. base = (unsigned long)(cr >> 49) << 21;
  175. size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
  176. printk(" CR%d:%016llx", i, (unsigned long long)cr);
  177. tx4938_sdram_resource[i].name = "SDRAM";
  178. tx4938_sdram_resource[i].start = base;
  179. tx4938_sdram_resource[i].end = base + size - 1;
  180. tx4938_sdram_resource[i].flags = IORESOURCE_MEM;
  181. request_resource(&iomem_resource, &tx4938_sdram_resource[i]);
  182. }
  183. printk(" TR:%09llx\n",
  184. (unsigned long long)____raw_readq(&tx4938_sdramcptr->tr));
  185. /* SRAM */
  186. if (txx9_pcode == 0x4938 && ____raw_readq(&tx4938_sramcptr->cr) & 1) {
  187. unsigned int size = TX4938_SRAM_SIZE;
  188. tx4938_sram_resource.name = "SRAM";
  189. tx4938_sram_resource.start =
  190. (____raw_readq(&tx4938_sramcptr->cr) >> (39-11))
  191. & ~(size - 1);
  192. tx4938_sram_resource.end =
  193. tx4938_sram_resource.start + TX4938_SRAM_SIZE - 1;
  194. tx4938_sram_resource.flags = IORESOURCE_MEM;
  195. request_resource(&iomem_resource, &tx4938_sram_resource);
  196. }
  197. /* TMR */
  198. /* disable all timers */
  199. for (i = 0; i < TX4938_NR_TMR; i++)
  200. txx9_tmr_init(TX4938_TMR_REG(i) & 0xfffffffffULL);
  201. /* DMA */
  202. for (i = 0; i < 2; i++)
  203. ____raw_writeq(TX4938_DMA_MCR_MSTEN,
  204. (void __iomem *)(TX4938_DMA_REG(i) + 0x50));
  205. /* PIO */
  206. txx9_gpio_init(TX4938_PIO_REG & 0xfffffffffULL, 0, TX4938_NUM_PIO);
  207. __raw_writel(0, &tx4938_pioptr->maskcpu);
  208. __raw_writel(0, &tx4938_pioptr->maskext);
  209. if (txx9_pcode == 0x4938) {
  210. __u64 pcfg = ____raw_readq(&tx4938_ccfgptr->pcfg);
  211. /* set PCIC1 reset */
  212. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIC1RST);
  213. if (pcfg & (TX4938_PCFG_ETH0_SEL | TX4938_PCFG_ETH1_SEL)) {
  214. mdelay(1); /* at least 128 cpu clock */
  215. /* clear PCIC1 reset */
  216. txx9_clear64(&tx4938_ccfgptr->clkctr,
  217. TX4938_CLKCTR_PCIC1RST);
  218. } else {
  219. printk(KERN_INFO "%s: stop PCIC1\n", txx9_pcode_str);
  220. /* stop PCIC1 */
  221. txx9_set64(&tx4938_ccfgptr->clkctr,
  222. TX4938_CLKCTR_PCIC1CKD);
  223. }
  224. if (!(pcfg & TX4938_PCFG_ETH0_SEL)) {
  225. printk(KERN_INFO "%s: stop ETH0\n", txx9_pcode_str);
  226. txx9_set64(&tx4938_ccfgptr->clkctr,
  227. TX4938_CLKCTR_ETH0RST);
  228. txx9_set64(&tx4938_ccfgptr->clkctr,
  229. TX4938_CLKCTR_ETH0CKD);
  230. }
  231. if (!(pcfg & TX4938_PCFG_ETH1_SEL)) {
  232. printk(KERN_INFO "%s: stop ETH1\n", txx9_pcode_str);
  233. txx9_set64(&tx4938_ccfgptr->clkctr,
  234. TX4938_CLKCTR_ETH1RST);
  235. txx9_set64(&tx4938_ccfgptr->clkctr,
  236. TX4938_CLKCTR_ETH1CKD);
  237. }
  238. }
  239. _machine_restart = tx4938_machine_restart;
  240. }
  241. void __init tx4938_time_init(unsigned int tmrnr)
  242. {
  243. if (____raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_TINTDIS)
  244. txx9_clockevent_init(TX4938_TMR_REG(tmrnr) & 0xfffffffffULL,
  245. TXX9_IRQ_BASE + TX4938_IR_TMR(tmrnr),
  246. TXX9_IMCLK);
  247. }
  248. void __init tx4938_sio_init(unsigned int sclk, unsigned int cts_mask)
  249. {
  250. int i;
  251. unsigned int ch_mask = 0;
  252. if (__raw_readq(&tx4938_ccfgptr->pcfg) & TX4938_PCFG_ETH0_SEL)
  253. ch_mask |= 1 << 1; /* disable SIO1 by PCFG setting */
  254. for (i = 0; i < 2; i++) {
  255. if ((1 << i) & ch_mask)
  256. continue;
  257. txx9_sio_init(TX4938_SIO_REG(i) & 0xfffffffffULL,
  258. TXX9_IRQ_BASE + TX4938_IR_SIO(i),
  259. i, sclk, (1 << i) & cts_mask);
  260. }
  261. }
  262. void __init tx4938_spi_init(int busid)
  263. {
  264. txx9_spi_init(busid, TX4938_SPI_REG & 0xfffffffffULL,
  265. TXX9_IRQ_BASE + TX4938_IR_SPI);
  266. }
  267. void __init tx4938_ethaddr_init(unsigned char *addr0, unsigned char *addr1)
  268. {
  269. u64 pcfg = __raw_readq(&tx4938_ccfgptr->pcfg);
  270. if (addr0 && (pcfg & TX4938_PCFG_ETH0_SEL))
  271. txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH0, addr0);
  272. if (addr1 && (pcfg & TX4938_PCFG_ETH1_SEL))
  273. txx9_ethaddr_init(TXX9_IRQ_BASE + TX4938_IR_ETH1, addr1);
  274. }
  275. void __init tx4938_mtd_init(int ch)
  276. {
  277. struct physmap_flash_data pdata = {
  278. .width = TX4938_EBUSC_WIDTH(ch) / 8,
  279. };
  280. unsigned long start = txx9_ce_res[ch].start;
  281. unsigned long size = txx9_ce_res[ch].end - start + 1;
  282. if (!(TX4938_EBUSC_CR(ch) & 0x8))
  283. return; /* disabled */
  284. txx9_physmap_flash_init(ch, start, size, &pdata);
  285. }