setup_tx4927.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * TX4927 setup routines
  3. * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
  4. * and RBTX49xx patch from CELF patch archive.
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc.
  7. * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/delay.h>
  16. #include <linux/param.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <asm/reboot.h>
  19. #include <asm/txx9irq.h>
  20. #include <asm/txx9tmr.h>
  21. #include <asm/txx9pio.h>
  22. #include <asm/txx9/generic.h>
  23. #include <asm/txx9/tx4927.h>
  24. static void __init tx4927_wdr_init(void)
  25. {
  26. /* report watchdog reset status */
  27. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST)
  28. pr_warning("Watchdog reset detected at 0x%lx\n",
  29. read_c0_errorepc());
  30. /* clear WatchDogReset (W1C) */
  31. tx4927_ccfg_set(TX4927_CCFG_WDRST);
  32. /* do reset on watchdog */
  33. tx4927_ccfg_set(TX4927_CCFG_WR);
  34. }
  35. void __init tx4927_wdt_init(void)
  36. {
  37. txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
  38. }
  39. static void tx4927_machine_restart(char *command)
  40. {
  41. local_irq_disable();
  42. pr_emerg("Rebooting (with %s watchdog reset)...\n",
  43. (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) ?
  44. "external" : "internal");
  45. /* clear watchdog status */
  46. tx4927_ccfg_set(TX4927_CCFG_WDRST); /* W1C */
  47. txx9_wdt_now(TX4927_TMR_REG(2) & 0xfffffffffULL);
  48. while (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDRST))
  49. ;
  50. mdelay(10);
  51. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_WDREXEN) {
  52. pr_emerg("Rebooting (with internal watchdog reset)...\n");
  53. /* External WDRST failed. Do internal watchdog reset */
  54. tx4927_ccfg_clear(TX4927_CCFG_WDREXEN);
  55. }
  56. /* fallback */
  57. (*_machine_halt)();
  58. }
  59. static struct resource tx4927_sdram_resource[4];
  60. void __init tx4927_setup(void)
  61. {
  62. int i;
  63. __u32 divmode;
  64. int cpuclk = 0;
  65. u64 ccfg;
  66. txx9_reg_res_init(TX4927_REV_PCODE(), TX4927_REG_BASE,
  67. TX4927_REG_SIZE);
  68. set_c0_config(TX49_CONF_CWFON);
  69. /* SDRAMC,EBUSC are configured by PROM */
  70. for (i = 0; i < 8; i++) {
  71. if (!(TX4927_EBUSC_CR(i) & 0x8))
  72. continue; /* disabled */
  73. txx9_ce_res[i].start = (unsigned long)TX4927_EBUSC_BA(i);
  74. txx9_ce_res[i].end =
  75. txx9_ce_res[i].start + TX4927_EBUSC_SIZE(i) - 1;
  76. request_resource(&iomem_resource, &txx9_ce_res[i]);
  77. }
  78. /* clocks */
  79. ccfg = ____raw_readq(&tx4927_ccfgptr->ccfg);
  80. if (txx9_master_clock) {
  81. /* calculate gbus_clock and cpu_clock from master_clock */
  82. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  83. switch (divmode) {
  84. case TX4927_CCFG_DIVMODE_8:
  85. case TX4927_CCFG_DIVMODE_10:
  86. case TX4927_CCFG_DIVMODE_12:
  87. case TX4927_CCFG_DIVMODE_16:
  88. txx9_gbus_clock = txx9_master_clock * 4; break;
  89. default:
  90. txx9_gbus_clock = txx9_master_clock;
  91. }
  92. switch (divmode) {
  93. case TX4927_CCFG_DIVMODE_2:
  94. case TX4927_CCFG_DIVMODE_8:
  95. cpuclk = txx9_gbus_clock * 2; break;
  96. case TX4927_CCFG_DIVMODE_2_5:
  97. case TX4927_CCFG_DIVMODE_10:
  98. cpuclk = txx9_gbus_clock * 5 / 2; break;
  99. case TX4927_CCFG_DIVMODE_3:
  100. case TX4927_CCFG_DIVMODE_12:
  101. cpuclk = txx9_gbus_clock * 3; break;
  102. case TX4927_CCFG_DIVMODE_4:
  103. case TX4927_CCFG_DIVMODE_16:
  104. cpuclk = txx9_gbus_clock * 4; break;
  105. }
  106. txx9_cpu_clock = cpuclk;
  107. } else {
  108. if (txx9_cpu_clock == 0)
  109. txx9_cpu_clock = 200000000; /* 200MHz */
  110. /* calculate gbus_clock and master_clock from cpu_clock */
  111. cpuclk = txx9_cpu_clock;
  112. divmode = (__u32)ccfg & TX4927_CCFG_DIVMODE_MASK;
  113. switch (divmode) {
  114. case TX4927_CCFG_DIVMODE_2:
  115. case TX4927_CCFG_DIVMODE_8:
  116. txx9_gbus_clock = cpuclk / 2; break;
  117. case TX4927_CCFG_DIVMODE_2_5:
  118. case TX4927_CCFG_DIVMODE_10:
  119. txx9_gbus_clock = cpuclk * 2 / 5; break;
  120. case TX4927_CCFG_DIVMODE_3:
  121. case TX4927_CCFG_DIVMODE_12:
  122. txx9_gbus_clock = cpuclk / 3; break;
  123. case TX4927_CCFG_DIVMODE_4:
  124. case TX4927_CCFG_DIVMODE_16:
  125. txx9_gbus_clock = cpuclk / 4; break;
  126. }
  127. switch (divmode) {
  128. case TX4927_CCFG_DIVMODE_8:
  129. case TX4927_CCFG_DIVMODE_10:
  130. case TX4927_CCFG_DIVMODE_12:
  131. case TX4927_CCFG_DIVMODE_16:
  132. txx9_master_clock = txx9_gbus_clock / 4; break;
  133. default:
  134. txx9_master_clock = txx9_gbus_clock;
  135. }
  136. }
  137. /* change default value to udelay/mdelay take reasonable time */
  138. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  139. /* CCFG */
  140. tx4927_wdr_init();
  141. /* clear BusErrorOnWrite flag (W1C) */
  142. tx4927_ccfg_set(TX4927_CCFG_BEOW);
  143. /* enable Timeout BusError */
  144. if (txx9_ccfg_toeon)
  145. tx4927_ccfg_set(TX4927_CCFG_TOE);
  146. /* DMA selection */
  147. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_DMASEL_ALL);
  148. /* Use external clock for external arbiter */
  149. if (!(____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB))
  150. txx9_clear64(&tx4927_ccfgptr->pcfg, TX4927_PCFG_PCICLKEN_ALL);
  151. printk(KERN_INFO "%s -- %dMHz(M%dMHz) CRIR:%08x CCFG:%llx PCFG:%llx\n",
  152. txx9_pcode_str,
  153. (cpuclk + 500000) / 1000000,
  154. (txx9_master_clock + 500000) / 1000000,
  155. (__u32)____raw_readq(&tx4927_ccfgptr->crir),
  156. (unsigned long long)____raw_readq(&tx4927_ccfgptr->ccfg),
  157. (unsigned long long)____raw_readq(&tx4927_ccfgptr->pcfg));
  158. printk(KERN_INFO "%s SDRAMC --", txx9_pcode_str);
  159. for (i = 0; i < 4; i++) {
  160. __u64 cr = TX4927_SDRAMC_CR(i);
  161. unsigned long base, size;
  162. if (!((__u32)cr & 0x00000400))
  163. continue; /* disabled */
  164. base = (unsigned long)(cr >> 49) << 21;
  165. size = (((unsigned long)(cr >> 33) & 0x7fff) + 1) << 21;
  166. printk(" CR%d:%016llx", i, (unsigned long long)cr);
  167. tx4927_sdram_resource[i].name = "SDRAM";
  168. tx4927_sdram_resource[i].start = base;
  169. tx4927_sdram_resource[i].end = base + size - 1;
  170. tx4927_sdram_resource[i].flags = IORESOURCE_MEM;
  171. request_resource(&iomem_resource, &tx4927_sdram_resource[i]);
  172. }
  173. printk(" TR:%09llx\n",
  174. (unsigned long long)____raw_readq(&tx4927_sdramcptr->tr));
  175. /* TMR */
  176. /* disable all timers */
  177. for (i = 0; i < TX4927_NR_TMR; i++)
  178. txx9_tmr_init(TX4927_TMR_REG(i) & 0xfffffffffULL);
  179. /* PIO */
  180. txx9_gpio_init(TX4927_PIO_REG & 0xfffffffffULL, 0, TX4927_NUM_PIO);
  181. __raw_writel(0, &tx4927_pioptr->maskcpu);
  182. __raw_writel(0, &tx4927_pioptr->maskext);
  183. _machine_restart = tx4927_machine_restart;
  184. }
  185. void __init tx4927_time_init(unsigned int tmrnr)
  186. {
  187. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
  188. txx9_clockevent_init(TX4927_TMR_REG(tmrnr) & 0xfffffffffULL,
  189. TXX9_IRQ_BASE + TX4927_IR_TMR(tmrnr),
  190. TXX9_IMCLK);
  191. }
  192. void __init tx4927_sio_init(unsigned int sclk, unsigned int cts_mask)
  193. {
  194. int i;
  195. for (i = 0; i < 2; i++)
  196. txx9_sio_init(TX4927_SIO_REG(i) & 0xfffffffffULL,
  197. TXX9_IRQ_BASE + TX4927_IR_SIO(i),
  198. i, sclk, (1 << i) & cts_mask);
  199. }
  200. void __init tx4927_mtd_init(int ch)
  201. {
  202. struct physmap_flash_data pdata = {
  203. .width = TX4927_EBUSC_WIDTH(ch) / 8,
  204. };
  205. unsigned long start = txx9_ce_res[ch].start;
  206. unsigned long size = txx9_ce_res[ch].end - start + 1;
  207. if (!(TX4927_EBUSC_CR(ch) & 0x8))
  208. return; /* disabled */
  209. txx9_physmap_flash_init(ch, start, size, &pdata);
  210. }