ehci-hcd.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /*
  2. * Enhanced Host Controller Interface (EHCI) driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * Copyright (c) 2000-2004 by David Brownell
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/dmapool.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/errno.h>
  31. #include <linux/init.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/list.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/usb.h>
  36. #include <linux/usb/hcd.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/slab.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/io.h>
  43. #include <asm/irq.h>
  44. #include <asm/unaligned.h>
  45. #if defined(CONFIG_PPC_PS3)
  46. #include <asm/firmware.h>
  47. #endif
  48. /*-------------------------------------------------------------------------*/
  49. /*
  50. * EHCI hc_driver implementation ... experimental, incomplete.
  51. * Based on the final 1.0 register interface specification.
  52. *
  53. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  54. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  55. * Next comes "CardBay", using USB 2.0 signals.
  56. *
  57. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  58. * Special thanks to Intel and VIA for providing host controllers to
  59. * test this driver on, and Cypress (including In-System Design) for
  60. * providing early devices for those host controllers to talk to!
  61. */
  62. #define DRIVER_AUTHOR "David Brownell"
  63. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  64. static const char hcd_name [] = "ehci_hcd";
  65. #undef VERBOSE_DEBUG
  66. #undef EHCI_URB_TRACE
  67. #ifdef DEBUG
  68. #define EHCI_STATS
  69. #endif
  70. /* magic numbers that can affect system performance */
  71. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  72. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  73. #define EHCI_TUNE_RL_TT 0
  74. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  75. #define EHCI_TUNE_MULT_TT 1
  76. /*
  77. * Some drivers think it's safe to schedule isochronous transfers more than
  78. * 256 ms into the future (partly as a result of an old bug in the scheduling
  79. * code). In an attempt to avoid trouble, we will use a minimum scheduling
  80. * length of 512 frames instead of 256.
  81. */
  82. #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
  83. /* Initial IRQ latency: faster than hw default */
  84. static int log2_irq_thresh = 0; // 0 to 6
  85. module_param (log2_irq_thresh, int, S_IRUGO);
  86. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  87. /* initial park setting: slower than hw default */
  88. static unsigned park = 0;
  89. module_param (park, uint, S_IRUGO);
  90. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  91. /* for flakey hardware, ignore overcurrent indicators */
  92. static bool ignore_oc = 0;
  93. module_param (ignore_oc, bool, S_IRUGO);
  94. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  95. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  96. /*-------------------------------------------------------------------------*/
  97. #include "ehci.h"
  98. #include "pci-quirks.h"
  99. /*
  100. * The MosChip MCS9990 controller updates its microframe counter
  101. * a little before the frame counter, and occasionally we will read
  102. * the invalid intermediate value. Avoid problems by checking the
  103. * microframe number (the low-order 3 bits); if they are 0 then
  104. * re-read the register to get the correct value.
  105. */
  106. static unsigned ehci_moschip_read_frame_index(struct ehci_hcd *ehci)
  107. {
  108. unsigned uf;
  109. uf = ehci_readl(ehci, &ehci->regs->frame_index);
  110. if (unlikely((uf & 7) == 0))
  111. uf = ehci_readl(ehci, &ehci->regs->frame_index);
  112. return uf;
  113. }
  114. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  115. {
  116. if (ehci->frame_index_bug)
  117. return ehci_moschip_read_frame_index(ehci);
  118. return ehci_readl(ehci, &ehci->regs->frame_index);
  119. }
  120. #include "ehci-dbg.c"
  121. /*-------------------------------------------------------------------------*/
  122. /*
  123. * handshake - spin reading hc until handshake completes or fails
  124. * @ptr: address of hc register to be read
  125. * @mask: bits to look at in result of read
  126. * @done: value of those bits when handshake succeeds
  127. * @usec: timeout in microseconds
  128. *
  129. * Returns negative errno, or zero on success
  130. *
  131. * Success happens when the "mask" bits have the specified value (hardware
  132. * handshake done). There are two failure modes: "usec" have passed (major
  133. * hardware flakeout), or the register reads as all-ones (hardware removed).
  134. *
  135. * That last failure should_only happen in cases like physical cardbus eject
  136. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  137. * bridge shutdown: shutting down the bridge before the devices using it.
  138. */
  139. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  140. u32 mask, u32 done, int usec)
  141. {
  142. u32 result;
  143. do {
  144. result = ehci_readl(ehci, ptr);
  145. if (result == ~(u32)0) /* card removed */
  146. return -ENODEV;
  147. result &= mask;
  148. if (result == done)
  149. return 0;
  150. udelay (1);
  151. usec--;
  152. } while (usec > 0);
  153. return -ETIMEDOUT;
  154. }
  155. /* check TDI/ARC silicon is in host mode */
  156. static int tdi_in_host_mode (struct ehci_hcd *ehci)
  157. {
  158. u32 tmp;
  159. tmp = ehci_readl(ehci, &ehci->regs->usbmode);
  160. return (tmp & 3) == USBMODE_CM_HC;
  161. }
  162. /*
  163. * Force HC to halt state from unknown (EHCI spec section 2.3).
  164. * Must be called with interrupts enabled and the lock not held.
  165. */
  166. static int ehci_halt (struct ehci_hcd *ehci)
  167. {
  168. u32 temp;
  169. spin_lock_irq(&ehci->lock);
  170. /* disable any irqs left enabled by previous code */
  171. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  172. if (ehci_is_TDI(ehci) && !tdi_in_host_mode(ehci)) {
  173. spin_unlock_irq(&ehci->lock);
  174. return 0;
  175. }
  176. /*
  177. * This routine gets called during probe before ehci->command
  178. * has been initialized, so we can't rely on its value.
  179. */
  180. ehci->command &= ~CMD_RUN;
  181. temp = ehci_readl(ehci, &ehci->regs->command);
  182. temp &= ~(CMD_RUN | CMD_IAAD);
  183. ehci_writel(ehci, temp, &ehci->regs->command);
  184. spin_unlock_irq(&ehci->lock);
  185. synchronize_irq(ehci_to_hcd(ehci)->irq);
  186. return handshake(ehci, &ehci->regs->status,
  187. STS_HALT, STS_HALT, 16 * 125);
  188. }
  189. /* put TDI/ARC silicon into EHCI mode */
  190. static void tdi_reset (struct ehci_hcd *ehci)
  191. {
  192. u32 tmp;
  193. tmp = ehci_readl(ehci, &ehci->regs->usbmode);
  194. tmp |= USBMODE_CM_HC;
  195. /* The default byte access to MMR space is LE after
  196. * controller reset. Set the required endian mode
  197. * for transfer buffers to match the host microprocessor
  198. */
  199. if (ehci_big_endian_mmio(ehci))
  200. tmp |= USBMODE_BE;
  201. ehci_writel(ehci, tmp, &ehci->regs->usbmode);
  202. }
  203. /*
  204. * Reset a non-running (STS_HALT == 1) controller.
  205. * Must be called with interrupts enabled and the lock not held.
  206. */
  207. static int ehci_reset (struct ehci_hcd *ehci)
  208. {
  209. int retval;
  210. u32 command = ehci_readl(ehci, &ehci->regs->command);
  211. /* If the EHCI debug controller is active, special care must be
  212. * taken before and after a host controller reset */
  213. if (ehci->debug && !dbgp_reset_prep(ehci_to_hcd(ehci)))
  214. ehci->debug = NULL;
  215. command |= CMD_RESET;
  216. dbg_cmd (ehci, "reset", command);
  217. ehci_writel(ehci, command, &ehci->regs->command);
  218. ehci->rh_state = EHCI_RH_HALTED;
  219. ehci->next_statechange = jiffies;
  220. retval = handshake (ehci, &ehci->regs->command,
  221. CMD_RESET, 0, 250 * 1000);
  222. if (ehci->has_hostpc) {
  223. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  224. &ehci->regs->usbmode_ex);
  225. ehci_writel(ehci, TXFIFO_DEFAULT, &ehci->regs->txfill_tuning);
  226. }
  227. if (retval)
  228. return retval;
  229. if (ehci_is_TDI(ehci))
  230. tdi_reset (ehci);
  231. if (ehci->debug)
  232. dbgp_external_startup(ehci_to_hcd(ehci));
  233. ehci->port_c_suspend = ehci->suspended_ports =
  234. ehci->resuming_ports = 0;
  235. return retval;
  236. }
  237. /*
  238. * Idle the controller (turn off the schedules).
  239. * Must be called with interrupts enabled and the lock not held.
  240. */
  241. static void ehci_quiesce (struct ehci_hcd *ehci)
  242. {
  243. u32 temp;
  244. if (ehci->rh_state != EHCI_RH_RUNNING)
  245. return;
  246. /* wait for any schedule enables/disables to take effect */
  247. temp = (ehci->command << 10) & (STS_ASS | STS_PSS);
  248. handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, temp, 16 * 125);
  249. /* then disable anything that's still active */
  250. spin_lock_irq(&ehci->lock);
  251. ehci->command &= ~(CMD_ASE | CMD_PSE);
  252. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  253. spin_unlock_irq(&ehci->lock);
  254. /* hardware can take 16 microframes to turn off ... */
  255. handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, 0, 16 * 125);
  256. }
  257. /*-------------------------------------------------------------------------*/
  258. static void end_unlink_async(struct ehci_hcd *ehci);
  259. static void unlink_empty_async(struct ehci_hcd *ehci);
  260. static void ehci_work(struct ehci_hcd *ehci);
  261. static void start_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
  262. static void end_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
  263. #include "ehci-timer.c"
  264. #include "ehci-hub.c"
  265. #include "ehci-mem.c"
  266. #include "ehci-q.c"
  267. #include "ehci-sched.c"
  268. #include "ehci-sysfs.c"
  269. /*-------------------------------------------------------------------------*/
  270. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  271. * The firmware seems to think that powering off is a wakeup event!
  272. * This routine turns off remote wakeup and everything else, on all ports.
  273. */
  274. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  275. {
  276. int port = HCS_N_PORTS(ehci->hcs_params);
  277. while (port--)
  278. ehci_writel(ehci, PORT_RWC_BITS,
  279. &ehci->regs->port_status[port]);
  280. }
  281. /*
  282. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  283. * Must be called with interrupts enabled and the lock not held.
  284. */
  285. static void ehci_silence_controller(struct ehci_hcd *ehci)
  286. {
  287. ehci_halt(ehci);
  288. spin_lock_irq(&ehci->lock);
  289. ehci->rh_state = EHCI_RH_HALTED;
  290. ehci_turn_off_all_ports(ehci);
  291. /* make BIOS/etc use companion controller during reboot */
  292. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  293. /* unblock posted writes */
  294. ehci_readl(ehci, &ehci->regs->configured_flag);
  295. spin_unlock_irq(&ehci->lock);
  296. }
  297. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  298. * This forcibly disables dma and IRQs, helping kexec and other cases
  299. * where the next system software may expect clean state.
  300. */
  301. static void ehci_shutdown(struct usb_hcd *hcd)
  302. {
  303. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  304. spin_lock_irq(&ehci->lock);
  305. ehci->shutdown = true;
  306. ehci->rh_state = EHCI_RH_STOPPING;
  307. ehci->enabled_hrtimer_events = 0;
  308. spin_unlock_irq(&ehci->lock);
  309. ehci_silence_controller(ehci);
  310. hrtimer_cancel(&ehci->hrtimer);
  311. }
  312. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  313. {
  314. unsigned port;
  315. if (!HCS_PPC (ehci->hcs_params))
  316. return;
  317. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  318. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  319. (void) ehci_hub_control(ehci_to_hcd(ehci),
  320. is_on ? SetPortFeature : ClearPortFeature,
  321. USB_PORT_FEAT_POWER,
  322. port--, NULL, 0);
  323. /* Flush those writes */
  324. ehci_readl(ehci, &ehci->regs->command);
  325. msleep(20);
  326. }
  327. /*-------------------------------------------------------------------------*/
  328. /*
  329. * ehci_work is called from some interrupts, timers, and so on.
  330. * it calls driver completion functions, after dropping ehci->lock.
  331. */
  332. static void ehci_work (struct ehci_hcd *ehci)
  333. {
  334. /* another CPU may drop ehci->lock during a schedule scan while
  335. * it reports urb completions. this flag guards against bogus
  336. * attempts at re-entrant schedule scanning.
  337. */
  338. if (ehci->scanning) {
  339. ehci->need_rescan = true;
  340. return;
  341. }
  342. ehci->scanning = true;
  343. rescan:
  344. ehci->need_rescan = false;
  345. if (ehci->async_count)
  346. scan_async(ehci);
  347. if (ehci->intr_count > 0)
  348. scan_intr(ehci);
  349. if (ehci->isoc_count > 0)
  350. scan_isoc(ehci);
  351. if (ehci->need_rescan)
  352. goto rescan;
  353. ehci->scanning = false;
  354. /* the IO watchdog guards against hardware or driver bugs that
  355. * misplace IRQs, and should let us run completely without IRQs.
  356. * such lossage has been observed on both VT6202 and VT8235.
  357. */
  358. turn_on_io_watchdog(ehci);
  359. }
  360. /*
  361. * Called when the ehci_hcd module is removed.
  362. */
  363. static void ehci_stop (struct usb_hcd *hcd)
  364. {
  365. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  366. ehci_dbg (ehci, "stop\n");
  367. /* no more interrupts ... */
  368. spin_lock_irq(&ehci->lock);
  369. ehci->enabled_hrtimer_events = 0;
  370. spin_unlock_irq(&ehci->lock);
  371. ehci_quiesce(ehci);
  372. ehci_silence_controller(ehci);
  373. ehci_reset (ehci);
  374. hrtimer_cancel(&ehci->hrtimer);
  375. remove_sysfs_files(ehci);
  376. remove_debug_files (ehci);
  377. /* root hub is shut down separately (first, when possible) */
  378. spin_lock_irq (&ehci->lock);
  379. end_free_itds(ehci);
  380. spin_unlock_irq (&ehci->lock);
  381. ehci_mem_cleanup (ehci);
  382. if (ehci->amd_pll_fix == 1)
  383. usb_amd_dev_put();
  384. #ifdef EHCI_STATS
  385. ehci_dbg(ehci, "irq normal %ld err %ld iaa %ld (lost %ld)\n",
  386. ehci->stats.normal, ehci->stats.error, ehci->stats.iaa,
  387. ehci->stats.lost_iaa);
  388. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  389. ehci->stats.complete, ehci->stats.unlink);
  390. #endif
  391. dbg_status (ehci, "ehci_stop completed",
  392. ehci_readl(ehci, &ehci->regs->status));
  393. }
  394. /* one-time init, only for memory state */
  395. static int ehci_init(struct usb_hcd *hcd)
  396. {
  397. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  398. u32 temp;
  399. int retval;
  400. u32 hcc_params;
  401. struct ehci_qh_hw *hw;
  402. spin_lock_init(&ehci->lock);
  403. /*
  404. * keep io watchdog by default, those good HCDs could turn off it later
  405. */
  406. ehci->need_io_watchdog = 1;
  407. hrtimer_init(&ehci->hrtimer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  408. ehci->hrtimer.function = ehci_hrtimer_func;
  409. ehci->next_hrtimer_event = EHCI_HRTIMER_NO_EVENT;
  410. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  411. /*
  412. * by default set standard 80% (== 100 usec/uframe) max periodic
  413. * bandwidth as required by USB 2.0
  414. */
  415. ehci->uframe_periodic_max = 100;
  416. /*
  417. * hw default: 1K periodic list heads, one per frame.
  418. * periodic_size can shrink by USBCMD update if hcc_params allows.
  419. */
  420. ehci->periodic_size = DEFAULT_I_TDPS;
  421. INIT_LIST_HEAD(&ehci->intr_qh_list);
  422. INIT_LIST_HEAD(&ehci->cached_itd_list);
  423. INIT_LIST_HEAD(&ehci->cached_sitd_list);
  424. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  425. /* periodic schedule size can be smaller than default */
  426. switch (EHCI_TUNE_FLS) {
  427. case 0: ehci->periodic_size = 1024; break;
  428. case 1: ehci->periodic_size = 512; break;
  429. case 2: ehci->periodic_size = 256; break;
  430. default: BUG();
  431. }
  432. }
  433. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  434. return retval;
  435. /* controllers may cache some of the periodic schedule ... */
  436. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  437. ehci->i_thresh = 0;
  438. else // N microframes cached
  439. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  440. /*
  441. * dedicate a qh for the async ring head, since we couldn't unlink
  442. * a 'real' qh without stopping the async schedule [4.8]. use it
  443. * as the 'reclamation list head' too.
  444. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  445. * from automatically advancing to the next td after short reads.
  446. */
  447. ehci->async->qh_next.qh = NULL;
  448. hw = ehci->async->hw;
  449. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  450. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  451. #if defined(CONFIG_PPC_PS3)
  452. hw->hw_info1 |= cpu_to_hc32(ehci, QH_INACTIVATE);
  453. #endif
  454. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  455. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  456. ehci->async->qh_state = QH_STATE_LINKED;
  457. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  458. /* clear interrupt enables, set irq latency */
  459. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  460. log2_irq_thresh = 0;
  461. temp = 1 << (16 + log2_irq_thresh);
  462. if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
  463. ehci->has_ppcd = 1;
  464. ehci_dbg(ehci, "enable per-port change event\n");
  465. temp |= CMD_PPCEE;
  466. }
  467. if (HCC_CANPARK(hcc_params)) {
  468. /* HW default park == 3, on hardware that supports it (like
  469. * NVidia and ALI silicon), maximizes throughput on the async
  470. * schedule by avoiding QH fetches between transfers.
  471. *
  472. * With fast usb storage devices and NForce2, "park" seems to
  473. * make problems: throughput reduction (!), data errors...
  474. */
  475. if (park) {
  476. park = min(park, (unsigned) 3);
  477. temp |= CMD_PARK;
  478. temp |= park << 8;
  479. }
  480. ehci_dbg(ehci, "park %d\n", park);
  481. }
  482. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  483. /* periodic schedule size can be smaller than default */
  484. temp &= ~(3 << 2);
  485. temp |= (EHCI_TUNE_FLS << 2);
  486. }
  487. ehci->command = temp;
  488. /* Accept arbitrarily long scatter-gather lists */
  489. if (!(hcd->driver->flags & HCD_LOCAL_MEM))
  490. hcd->self.sg_tablesize = ~0;
  491. return 0;
  492. }
  493. /* start HC running; it's halted, ehci_init() has been run (once) */
  494. static int ehci_run (struct usb_hcd *hcd)
  495. {
  496. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  497. u32 temp;
  498. u32 hcc_params;
  499. hcd->uses_new_polling = 1;
  500. /* EHCI spec section 4.1 */
  501. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  502. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  503. /*
  504. * hcc_params controls whether ehci->regs->segment must (!!!)
  505. * be used; it constrains QH/ITD/SITD and QTD locations.
  506. * pci_pool consistent memory always uses segment zero.
  507. * streaming mappings for I/O buffers, like pci_map_single(),
  508. * can return segments above 4GB, if the device allows.
  509. *
  510. * NOTE: the dma mask is visible through dma_supported(), so
  511. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  512. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  513. * host side drivers though.
  514. */
  515. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  516. if (HCC_64BIT_ADDR(hcc_params)) {
  517. ehci_writel(ehci, 0, &ehci->regs->segment);
  518. #if 0
  519. // this is deeply broken on almost all architectures
  520. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  521. ehci_info(ehci, "enabled 64bit DMA\n");
  522. #endif
  523. }
  524. // Philips, Intel, and maybe others need CMD_RUN before the
  525. // root hub will detect new devices (why?); NEC doesn't
  526. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  527. ehci->command |= CMD_RUN;
  528. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  529. dbg_cmd (ehci, "init", ehci->command);
  530. /*
  531. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  532. * are explicitly handed to companion controller(s), so no TT is
  533. * involved with the root hub. (Except where one is integrated,
  534. * and there's no companion controller unless maybe for USB OTG.)
  535. *
  536. * Turning on the CF flag will transfer ownership of all ports
  537. * from the companions to the EHCI controller. If any of the
  538. * companions are in the middle of a port reset at the time, it
  539. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  540. * guarantees that no resets are in progress. After we set CF,
  541. * a short delay lets the hardware catch up; new resets shouldn't
  542. * be started before the port switching actions could complete.
  543. */
  544. down_write(&ehci_cf_port_reset_rwsem);
  545. ehci->rh_state = EHCI_RH_RUNNING;
  546. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  547. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  548. msleep(5);
  549. up_write(&ehci_cf_port_reset_rwsem);
  550. ehci->last_periodic_enable = ktime_get_real();
  551. temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  552. ehci_info (ehci,
  553. "USB %x.%x started, EHCI %x.%02x%s\n",
  554. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  555. temp >> 8, temp & 0xff,
  556. ignore_oc ? ", overcurrent ignored" : "");
  557. ehci_writel(ehci, INTR_MASK,
  558. &ehci->regs->intr_enable); /* Turn On Interrupts */
  559. /* GRR this is run-once init(), being done every time the HC starts.
  560. * So long as they're part of class devices, we can't do it init()
  561. * since the class device isn't created that early.
  562. */
  563. create_debug_files(ehci);
  564. create_sysfs_files(ehci);
  565. return 0;
  566. }
  567. static int ehci_setup(struct usb_hcd *hcd)
  568. {
  569. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  570. int retval;
  571. ehci->regs = (void __iomem *)ehci->caps +
  572. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  573. dbg_hcs_params(ehci, "reset");
  574. dbg_hcc_params(ehci, "reset");
  575. /* cache this readonly data; minimize chip reads */
  576. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  577. ehci->sbrn = HCD_USB2;
  578. /* data structure init */
  579. retval = ehci_init(hcd);
  580. if (retval)
  581. return retval;
  582. retval = ehci_halt(ehci);
  583. if (retval)
  584. return retval;
  585. if (ehci_is_TDI(ehci))
  586. tdi_reset(ehci);
  587. ehci_reset(ehci);
  588. return 0;
  589. }
  590. /*-------------------------------------------------------------------------*/
  591. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  592. {
  593. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  594. u32 status, masked_status, pcd_status = 0, cmd;
  595. int bh;
  596. spin_lock (&ehci->lock);
  597. status = ehci_readl(ehci, &ehci->regs->status);
  598. /* e.g. cardbus physical eject */
  599. if (status == ~(u32) 0) {
  600. ehci_dbg (ehci, "device removed\n");
  601. goto dead;
  602. }
  603. /*
  604. * We don't use STS_FLR, but some controllers don't like it to
  605. * remain on, so mask it out along with the other status bits.
  606. */
  607. masked_status = status & (INTR_MASK | STS_FLR);
  608. /* Shared IRQ? */
  609. if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
  610. spin_unlock(&ehci->lock);
  611. return IRQ_NONE;
  612. }
  613. /* clear (just) interrupts */
  614. ehci_writel(ehci, masked_status, &ehci->regs->status);
  615. cmd = ehci_readl(ehci, &ehci->regs->command);
  616. bh = 0;
  617. #ifdef VERBOSE_DEBUG
  618. /* unrequested/ignored: Frame List Rollover */
  619. dbg_status (ehci, "irq", status);
  620. #endif
  621. /* INT, ERR, and IAA interrupt rates can be throttled */
  622. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  623. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  624. if (likely ((status & STS_ERR) == 0))
  625. COUNT (ehci->stats.normal);
  626. else
  627. COUNT (ehci->stats.error);
  628. bh = 1;
  629. }
  630. /* complete the unlinking of some qh [4.15.2.3] */
  631. if (status & STS_IAA) {
  632. /* Turn off the IAA watchdog */
  633. ehci->enabled_hrtimer_events &= ~BIT(EHCI_HRTIMER_IAA_WATCHDOG);
  634. /*
  635. * Mild optimization: Allow another IAAD to reset the
  636. * hrtimer, if one occurs before the next expiration.
  637. * In theory we could always cancel the hrtimer, but
  638. * tests show that about half the time it will be reset
  639. * for some other event anyway.
  640. */
  641. if (ehci->next_hrtimer_event == EHCI_HRTIMER_IAA_WATCHDOG)
  642. ++ehci->next_hrtimer_event;
  643. /* guard against (alleged) silicon errata */
  644. if (cmd & CMD_IAAD)
  645. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  646. if (ehci->async_iaa) {
  647. COUNT(ehci->stats.iaa);
  648. end_unlink_async(ehci);
  649. } else
  650. ehci_dbg(ehci, "IAA with nothing unlinked?\n");
  651. }
  652. /* remote wakeup [4.3.1] */
  653. if (status & STS_PCD) {
  654. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  655. u32 ppcd = 0;
  656. /* kick root hub later */
  657. pcd_status = status;
  658. /* resume root hub? */
  659. if (ehci->rh_state == EHCI_RH_SUSPENDED)
  660. usb_hcd_resume_root_hub(hcd);
  661. /* get per-port change detect bits */
  662. if (ehci->has_ppcd)
  663. ppcd = status >> 16;
  664. while (i--) {
  665. int pstatus;
  666. /* leverage per-port change bits feature */
  667. if (ehci->has_ppcd && !(ppcd & (1 << i)))
  668. continue;
  669. pstatus = ehci_readl(ehci,
  670. &ehci->regs->port_status[i]);
  671. if (pstatus & PORT_OWNER)
  672. continue;
  673. if (!(test_bit(i, &ehci->suspended_ports) &&
  674. ((pstatus & PORT_RESUME) ||
  675. !(pstatus & PORT_SUSPEND)) &&
  676. (pstatus & PORT_PE) &&
  677. ehci->reset_done[i] == 0))
  678. continue;
  679. /* start 20 msec resume signaling from this port,
  680. * and make khubd collect PORT_STAT_C_SUSPEND to
  681. * stop that signaling. Use 5 ms extra for safety,
  682. * like usb_port_resume() does.
  683. */
  684. ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
  685. set_bit(i, &ehci->resuming_ports);
  686. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  687. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  688. }
  689. }
  690. /* PCI errors [4.15.2.4] */
  691. if (unlikely ((status & STS_FATAL) != 0)) {
  692. ehci_err(ehci, "fatal error\n");
  693. dbg_cmd(ehci, "fatal", cmd);
  694. dbg_status(ehci, "fatal", status);
  695. dead:
  696. usb_hc_died(hcd);
  697. /* Don't let the controller do anything more */
  698. ehci->shutdown = true;
  699. ehci->rh_state = EHCI_RH_STOPPING;
  700. ehci->command &= ~(CMD_RUN | CMD_ASE | CMD_PSE);
  701. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  702. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  703. ehci_handle_controller_death(ehci);
  704. /* Handle completions when the controller stops */
  705. bh = 0;
  706. }
  707. if (bh)
  708. ehci_work (ehci);
  709. spin_unlock (&ehci->lock);
  710. if (pcd_status)
  711. usb_hcd_poll_rh_status(hcd);
  712. return IRQ_HANDLED;
  713. }
  714. /*-------------------------------------------------------------------------*/
  715. /*
  716. * non-error returns are a promise to giveback() the urb later
  717. * we drop ownership so next owner (or urb unlink) can get it
  718. *
  719. * urb + dev is in hcd.self.controller.urb_list
  720. * we're queueing TDs onto software and hardware lists
  721. *
  722. * hcd-specific init for hcpriv hasn't been done yet
  723. *
  724. * NOTE: control, bulk, and interrupt share the same code to append TDs
  725. * to a (possibly active) QH, and the same QH scanning code.
  726. */
  727. static int ehci_urb_enqueue (
  728. struct usb_hcd *hcd,
  729. struct urb *urb,
  730. gfp_t mem_flags
  731. ) {
  732. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  733. struct list_head qtd_list;
  734. INIT_LIST_HEAD (&qtd_list);
  735. switch (usb_pipetype (urb->pipe)) {
  736. case PIPE_CONTROL:
  737. /* qh_completions() code doesn't handle all the fault cases
  738. * in multi-TD control transfers. Even 1KB is rare anyway.
  739. */
  740. if (urb->transfer_buffer_length > (16 * 1024))
  741. return -EMSGSIZE;
  742. /* FALLTHROUGH */
  743. /* case PIPE_BULK: */
  744. default:
  745. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  746. return -ENOMEM;
  747. return submit_async(ehci, urb, &qtd_list, mem_flags);
  748. case PIPE_INTERRUPT:
  749. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  750. return -ENOMEM;
  751. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  752. case PIPE_ISOCHRONOUS:
  753. if (urb->dev->speed == USB_SPEED_HIGH)
  754. return itd_submit (ehci, urb, mem_flags);
  755. else
  756. return sitd_submit (ehci, urb, mem_flags);
  757. }
  758. }
  759. /* remove from hardware lists
  760. * completions normally happen asynchronously
  761. */
  762. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  763. {
  764. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  765. struct ehci_qh *qh;
  766. unsigned long flags;
  767. int rc;
  768. spin_lock_irqsave (&ehci->lock, flags);
  769. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  770. if (rc)
  771. goto done;
  772. switch (usb_pipetype (urb->pipe)) {
  773. // case PIPE_CONTROL:
  774. // case PIPE_BULK:
  775. default:
  776. qh = (struct ehci_qh *) urb->hcpriv;
  777. if (!qh)
  778. break;
  779. switch (qh->qh_state) {
  780. case QH_STATE_LINKED:
  781. case QH_STATE_COMPLETING:
  782. start_unlink_async(ehci, qh);
  783. break;
  784. case QH_STATE_UNLINK:
  785. case QH_STATE_UNLINK_WAIT:
  786. /* already started */
  787. break;
  788. case QH_STATE_IDLE:
  789. /* QH might be waiting for a Clear-TT-Buffer */
  790. qh_completions(ehci, qh);
  791. break;
  792. }
  793. break;
  794. case PIPE_INTERRUPT:
  795. qh = (struct ehci_qh *) urb->hcpriv;
  796. if (!qh)
  797. break;
  798. switch (qh->qh_state) {
  799. case QH_STATE_LINKED:
  800. case QH_STATE_COMPLETING:
  801. start_unlink_intr(ehci, qh);
  802. break;
  803. case QH_STATE_IDLE:
  804. qh_completions (ehci, qh);
  805. break;
  806. default:
  807. ehci_dbg (ehci, "bogus qh %p state %d\n",
  808. qh, qh->qh_state);
  809. goto done;
  810. }
  811. break;
  812. case PIPE_ISOCHRONOUS:
  813. // itd or sitd ...
  814. // wait till next completion, do it then.
  815. // completion irqs can wait up to 1024 msec,
  816. break;
  817. }
  818. done:
  819. spin_unlock_irqrestore (&ehci->lock, flags);
  820. return rc;
  821. }
  822. /*-------------------------------------------------------------------------*/
  823. // bulk qh holds the data toggle
  824. static void
  825. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  826. {
  827. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  828. unsigned long flags;
  829. struct ehci_qh *qh, *tmp;
  830. /* ASSERT: any requests/urbs are being unlinked */
  831. /* ASSERT: nobody can be submitting urbs for this any more */
  832. rescan:
  833. spin_lock_irqsave (&ehci->lock, flags);
  834. qh = ep->hcpriv;
  835. if (!qh)
  836. goto done;
  837. /* endpoints can be iso streams. for now, we don't
  838. * accelerate iso completions ... so spin a while.
  839. */
  840. if (qh->hw == NULL) {
  841. struct ehci_iso_stream *stream = ep->hcpriv;
  842. if (!list_empty(&stream->td_list))
  843. goto idle_timeout;
  844. /* BUG_ON(!list_empty(&stream->free_list)); */
  845. kfree(stream);
  846. goto done;
  847. }
  848. if (ehci->rh_state < EHCI_RH_RUNNING)
  849. qh->qh_state = QH_STATE_IDLE;
  850. switch (qh->qh_state) {
  851. case QH_STATE_LINKED:
  852. case QH_STATE_COMPLETING:
  853. for (tmp = ehci->async->qh_next.qh;
  854. tmp && tmp != qh;
  855. tmp = tmp->qh_next.qh)
  856. continue;
  857. /* periodic qh self-unlinks on empty, and a COMPLETING qh
  858. * may already be unlinked.
  859. */
  860. if (tmp)
  861. start_unlink_async(ehci, qh);
  862. /* FALL THROUGH */
  863. case QH_STATE_UNLINK: /* wait for hw to finish? */
  864. case QH_STATE_UNLINK_WAIT:
  865. idle_timeout:
  866. spin_unlock_irqrestore (&ehci->lock, flags);
  867. schedule_timeout_uninterruptible(1);
  868. goto rescan;
  869. case QH_STATE_IDLE: /* fully unlinked */
  870. if (qh->clearing_tt)
  871. goto idle_timeout;
  872. if (list_empty (&qh->qtd_list)) {
  873. qh_destroy(ehci, qh);
  874. break;
  875. }
  876. /* else FALL THROUGH */
  877. default:
  878. /* caller was supposed to have unlinked any requests;
  879. * that's not our job. just leak this memory.
  880. */
  881. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  882. qh, ep->desc.bEndpointAddress, qh->qh_state,
  883. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  884. break;
  885. }
  886. done:
  887. ep->hcpriv = NULL;
  888. spin_unlock_irqrestore (&ehci->lock, flags);
  889. }
  890. static void
  891. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  892. {
  893. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  894. struct ehci_qh *qh;
  895. int eptype = usb_endpoint_type(&ep->desc);
  896. int epnum = usb_endpoint_num(&ep->desc);
  897. int is_out = usb_endpoint_dir_out(&ep->desc);
  898. unsigned long flags;
  899. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  900. return;
  901. spin_lock_irqsave(&ehci->lock, flags);
  902. qh = ep->hcpriv;
  903. /* For Bulk and Interrupt endpoints we maintain the toggle state
  904. * in the hardware; the toggle bits in udev aren't used at all.
  905. * When an endpoint is reset by usb_clear_halt() we must reset
  906. * the toggle bit in the QH.
  907. */
  908. if (qh) {
  909. usb_settoggle(qh->dev, epnum, is_out, 0);
  910. if (!list_empty(&qh->qtd_list)) {
  911. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  912. } else if (qh->qh_state == QH_STATE_LINKED ||
  913. qh->qh_state == QH_STATE_COMPLETING) {
  914. /* The toggle value in the QH can't be updated
  915. * while the QH is active. Unlink it now;
  916. * re-linking will call qh_refresh().
  917. */
  918. if (eptype == USB_ENDPOINT_XFER_BULK)
  919. start_unlink_async(ehci, qh);
  920. else
  921. start_unlink_intr(ehci, qh);
  922. }
  923. }
  924. spin_unlock_irqrestore(&ehci->lock, flags);
  925. }
  926. static int ehci_get_frame (struct usb_hcd *hcd)
  927. {
  928. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  929. return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
  930. }
  931. /*-------------------------------------------------------------------------*/
  932. #ifdef CONFIG_PM
  933. /* suspend/resume, section 4.3 */
  934. /* These routines handle the generic parts of controller suspend/resume */
  935. static int __maybe_unused ehci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  936. {
  937. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  938. if (time_before(jiffies, ehci->next_statechange))
  939. msleep(10);
  940. /*
  941. * Root hub was already suspended. Disable IRQ emission and
  942. * mark HW unaccessible. The PM and USB cores make sure that
  943. * the root hub is either suspended or stopped.
  944. */
  945. ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
  946. spin_lock_irq(&ehci->lock);
  947. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  948. (void) ehci_readl(ehci, &ehci->regs->intr_enable);
  949. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  950. spin_unlock_irq(&ehci->lock);
  951. return 0;
  952. }
  953. /* Returns 0 if power was preserved, 1 if power was lost */
  954. static int __maybe_unused ehci_resume(struct usb_hcd *hcd, bool hibernated)
  955. {
  956. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  957. if (time_before(jiffies, ehci->next_statechange))
  958. msleep(100);
  959. /* Mark hardware accessible again as we are back to full power by now */
  960. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  961. if (ehci->shutdown)
  962. return 0; /* Controller is dead */
  963. /*
  964. * If CF is still set and we aren't resuming from hibernation
  965. * then we maintained suspend power.
  966. * Just undo the effect of ehci_suspend().
  967. */
  968. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
  969. !hibernated) {
  970. int mask = INTR_MASK;
  971. ehci_prepare_ports_for_controller_resume(ehci);
  972. spin_lock_irq(&ehci->lock);
  973. if (ehci->shutdown)
  974. goto skip;
  975. if (!hcd->self.root_hub->do_remote_wakeup)
  976. mask &= ~STS_PCD;
  977. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  978. ehci_readl(ehci, &ehci->regs->intr_enable);
  979. skip:
  980. spin_unlock_irq(&ehci->lock);
  981. return 0;
  982. }
  983. /*
  984. * Else reset, to cope with power loss or resume from hibernation
  985. * having let the firmware kick in during reboot.
  986. */
  987. usb_root_hub_lost_power(hcd->self.root_hub);
  988. (void) ehci_halt(ehci);
  989. (void) ehci_reset(ehci);
  990. spin_lock_irq(&ehci->lock);
  991. if (ehci->shutdown)
  992. goto skip;
  993. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  994. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  995. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  996. ehci->rh_state = EHCI_RH_SUSPENDED;
  997. spin_unlock_irq(&ehci->lock);
  998. /* here we "know" root ports should always stay powered */
  999. ehci_port_power(ehci, 1);
  1000. return 1;
  1001. }
  1002. #endif
  1003. /*-------------------------------------------------------------------------*/
  1004. /*
  1005. * The EHCI in ChipIdea HDRC cannot be a separate module or device,
  1006. * because its registers (and irq) are shared between host/gadget/otg
  1007. * functions and in order to facilitate role switching we cannot
  1008. * give the ehci driver exclusive access to those.
  1009. */
  1010. #ifndef CHIPIDEA_EHCI
  1011. MODULE_DESCRIPTION(DRIVER_DESC);
  1012. MODULE_AUTHOR (DRIVER_AUTHOR);
  1013. MODULE_LICENSE ("GPL");
  1014. #ifdef CONFIG_PCI
  1015. #include "ehci-pci.c"
  1016. #define PCI_DRIVER ehci_pci_driver
  1017. #endif
  1018. #ifdef CONFIG_USB_EHCI_FSL
  1019. #include "ehci-fsl.c"
  1020. #define PLATFORM_DRIVER ehci_fsl_driver
  1021. #endif
  1022. #ifdef CONFIG_USB_EHCI_MXC
  1023. #include "ehci-mxc.c"
  1024. #define PLATFORM_DRIVER ehci_mxc_driver
  1025. #endif
  1026. #ifdef CONFIG_USB_EHCI_SH
  1027. #include "ehci-sh.c"
  1028. #define PLATFORM_DRIVER ehci_hcd_sh_driver
  1029. #endif
  1030. #ifdef CONFIG_USB_EHCI_HCD_OMAP
  1031. #include "ehci-omap.c"
  1032. #define PLATFORM_DRIVER ehci_hcd_omap_driver
  1033. #endif
  1034. #ifdef CONFIG_PPC_PS3
  1035. #include "ehci-ps3.c"
  1036. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  1037. #endif
  1038. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  1039. #include "ehci-ppc-of.c"
  1040. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  1041. #endif
  1042. #ifdef CONFIG_XPS_USB_HCD_XILINX
  1043. #include "ehci-xilinx-of.c"
  1044. #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
  1045. #endif
  1046. #ifdef CONFIG_PLAT_ORION
  1047. #include "ehci-orion.c"
  1048. #define PLATFORM_DRIVER ehci_orion_driver
  1049. #endif
  1050. #ifdef CONFIG_USB_W90X900_EHCI
  1051. #include "ehci-w90x900.c"
  1052. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  1053. #endif
  1054. #ifdef CONFIG_ARCH_AT91
  1055. #include "ehci-atmel.c"
  1056. #define PLATFORM_DRIVER ehci_atmel_driver
  1057. #endif
  1058. #ifdef CONFIG_USB_OCTEON_EHCI
  1059. #include "ehci-octeon.c"
  1060. #define PLATFORM_DRIVER ehci_octeon_driver
  1061. #endif
  1062. #ifdef CONFIG_ARCH_VT8500
  1063. #include "ehci-vt8500.c"
  1064. #define PLATFORM_DRIVER vt8500_ehci_driver
  1065. #endif
  1066. #ifdef CONFIG_PLAT_SPEAR
  1067. #include "ehci-spear.c"
  1068. #define PLATFORM_DRIVER spear_ehci_hcd_driver
  1069. #endif
  1070. #ifdef CONFIG_USB_EHCI_MSM
  1071. #include "ehci-msm.c"
  1072. #define PLATFORM_DRIVER ehci_msm_driver
  1073. #endif
  1074. #ifdef CONFIG_TILE_USB
  1075. #include "ehci-tilegx.c"
  1076. #define PLATFORM_DRIVER ehci_hcd_tilegx_driver
  1077. #endif
  1078. #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
  1079. #include "ehci-pmcmsp.c"
  1080. #define PLATFORM_DRIVER ehci_hcd_msp_driver
  1081. #endif
  1082. #ifdef CONFIG_USB_EHCI_TEGRA
  1083. #include "ehci-tegra.c"
  1084. #define PLATFORM_DRIVER tegra_ehci_driver
  1085. #endif
  1086. #ifdef CONFIG_USB_EHCI_S5P
  1087. #include "ehci-s5p.c"
  1088. #define PLATFORM_DRIVER s5p_ehci_driver
  1089. #endif
  1090. #ifdef CONFIG_SPARC_LEON
  1091. #include "ehci-grlib.c"
  1092. #define PLATFORM_DRIVER ehci_grlib_driver
  1093. #endif
  1094. #ifdef CONFIG_USB_EHCI_MV
  1095. #include "ehci-mv.c"
  1096. #define PLATFORM_DRIVER ehci_mv_driver
  1097. #endif
  1098. #ifdef CONFIG_MIPS_SEAD3
  1099. #include "ehci-sead3.c"
  1100. #define PLATFORM_DRIVER ehci_hcd_sead3_driver
  1101. #endif
  1102. #ifdef CONFIG_USB_EHCI_HCD_PLATFORM
  1103. #include "ehci-platform.c"
  1104. #define PLATFORM_DRIVER ehci_platform_driver
  1105. #endif
  1106. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  1107. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
  1108. !defined(XILINX_OF_PLATFORM_DRIVER)
  1109. #error "missing bus glue for ehci-hcd"
  1110. #endif
  1111. static int __init ehci_hcd_init(void)
  1112. {
  1113. int retval = 0;
  1114. if (usb_disabled())
  1115. return -ENODEV;
  1116. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  1117. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1118. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  1119. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  1120. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  1121. " before uhci_hcd and ohci_hcd, not after\n");
  1122. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1123. hcd_name,
  1124. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  1125. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  1126. #ifdef DEBUG
  1127. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  1128. if (!ehci_debug_root) {
  1129. retval = -ENOENT;
  1130. goto err_debug;
  1131. }
  1132. #endif
  1133. #ifdef PLATFORM_DRIVER
  1134. retval = platform_driver_register(&PLATFORM_DRIVER);
  1135. if (retval < 0)
  1136. goto clean0;
  1137. #endif
  1138. #ifdef PCI_DRIVER
  1139. retval = pci_register_driver(&PCI_DRIVER);
  1140. if (retval < 0)
  1141. goto clean1;
  1142. #endif
  1143. #ifdef PS3_SYSTEM_BUS_DRIVER
  1144. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1145. if (retval < 0)
  1146. goto clean2;
  1147. #endif
  1148. #ifdef OF_PLATFORM_DRIVER
  1149. retval = platform_driver_register(&OF_PLATFORM_DRIVER);
  1150. if (retval < 0)
  1151. goto clean3;
  1152. #endif
  1153. #ifdef XILINX_OF_PLATFORM_DRIVER
  1154. retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
  1155. if (retval < 0)
  1156. goto clean4;
  1157. #endif
  1158. return retval;
  1159. #ifdef XILINX_OF_PLATFORM_DRIVER
  1160. /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
  1161. clean4:
  1162. #endif
  1163. #ifdef OF_PLATFORM_DRIVER
  1164. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1165. clean3:
  1166. #endif
  1167. #ifdef PS3_SYSTEM_BUS_DRIVER
  1168. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1169. clean2:
  1170. #endif
  1171. #ifdef PCI_DRIVER
  1172. pci_unregister_driver(&PCI_DRIVER);
  1173. clean1:
  1174. #endif
  1175. #ifdef PLATFORM_DRIVER
  1176. platform_driver_unregister(&PLATFORM_DRIVER);
  1177. clean0:
  1178. #endif
  1179. #ifdef DEBUG
  1180. debugfs_remove(ehci_debug_root);
  1181. ehci_debug_root = NULL;
  1182. err_debug:
  1183. #endif
  1184. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1185. return retval;
  1186. }
  1187. module_init(ehci_hcd_init);
  1188. static void __exit ehci_hcd_cleanup(void)
  1189. {
  1190. #ifdef XILINX_OF_PLATFORM_DRIVER
  1191. platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
  1192. #endif
  1193. #ifdef OF_PLATFORM_DRIVER
  1194. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1195. #endif
  1196. #ifdef PLATFORM_DRIVER
  1197. platform_driver_unregister(&PLATFORM_DRIVER);
  1198. #endif
  1199. #ifdef PCI_DRIVER
  1200. pci_unregister_driver(&PCI_DRIVER);
  1201. #endif
  1202. #ifdef PS3_SYSTEM_BUS_DRIVER
  1203. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1204. #endif
  1205. #ifdef DEBUG
  1206. debugfs_remove(ehci_debug_root);
  1207. #endif
  1208. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1209. }
  1210. module_exit(ehci_hcd_cleanup);
  1211. #endif /* CHIPIDEA_EHCI */