irq.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * arch/mips/emma2rh/markeins/irq.c
  3. * This file defines the irq handler for EMMA2RH.
  4. *
  5. * Copyright (C) NEC Electronics Corporation 2004-2006
  6. *
  7. * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
  8. *
  9. * Copyright 2001 MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irq.h>
  28. #include <linux/types.h>
  29. #include <linux/ptrace.h>
  30. #include <linux/delay.h>
  31. #include <asm/irq_cpu.h>
  32. #include <asm/system.h>
  33. #include <asm/mipsregs.h>
  34. #include <asm/addrspace.h>
  35. #include <asm/bootinfo.h>
  36. #include <asm/emma/emma2rh.h>
  37. /* number of total irqs supported by EMMA2RH */
  38. #define NUM_EMMA2RH_IRQ 96
  39. /*
  40. * IRQ mapping
  41. *
  42. * 0-7: 8 CPU interrupts
  43. * 0 - software interrupt 0
  44. * 1 - software interrupt 1
  45. * 2 - most Vrc5477 interrupts are routed to this pin
  46. * 3 - (optional) some other interrupts routed to this pin for debugg
  47. * 4 - not used
  48. * 5 - not used
  49. * 6 - not used
  50. * 7 - cpu timer (used by default)
  51. *
  52. */
  53. static void emma2rh_irq_enable(unsigned int irq)
  54. {
  55. u32 reg_value;
  56. u32 reg_bitmask;
  57. u32 reg_index;
  58. irq -= EMMA2RH_IRQ_BASE;
  59. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  60. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  61. reg_value = emma2rh_in32(reg_index);
  62. reg_bitmask = 0x1 << (irq % 32);
  63. emma2rh_out32(reg_index, reg_value | reg_bitmask);
  64. }
  65. static void emma2rh_irq_disable(unsigned int irq)
  66. {
  67. u32 reg_value;
  68. u32 reg_bitmask;
  69. u32 reg_index;
  70. irq -= EMMA2RH_IRQ_BASE;
  71. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  72. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  73. reg_value = emma2rh_in32(reg_index);
  74. reg_bitmask = 0x1 << (irq % 32);
  75. emma2rh_out32(reg_index, reg_value & ~reg_bitmask);
  76. }
  77. struct irq_chip emma2rh_irq_controller = {
  78. .name = "emma2rh_irq",
  79. .ack = emma2rh_irq_disable,
  80. .mask = emma2rh_irq_disable,
  81. .mask_ack = emma2rh_irq_disable,
  82. .unmask = emma2rh_irq_enable,
  83. };
  84. void emma2rh_irq_init(void)
  85. {
  86. u32 i;
  87. for (i = 0; i < NUM_EMMA2RH_IRQ; i++)
  88. set_irq_chip_and_handler(EMMA2RH_IRQ_BASE + i,
  89. &emma2rh_irq_controller,
  90. handle_level_irq);
  91. }
  92. static void emma2rh_sw_irq_enable(unsigned int irq)
  93. {
  94. u32 reg;
  95. irq -= EMMA2RH_SW_IRQ_BASE;
  96. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  97. reg |= 1 << irq;
  98. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  99. }
  100. static void emma2rh_sw_irq_disable(unsigned int irq)
  101. {
  102. u32 reg;
  103. irq -= EMMA2RH_SW_IRQ_BASE;
  104. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  105. reg &= ~(1 << irq);
  106. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  107. }
  108. struct irq_chip emma2rh_sw_irq_controller = {
  109. .name = "emma2rh_sw_irq",
  110. .ack = emma2rh_sw_irq_disable,
  111. .mask = emma2rh_sw_irq_disable,
  112. .mask_ack = emma2rh_sw_irq_disable,
  113. .unmask = emma2rh_sw_irq_enable,
  114. };
  115. void emma2rh_sw_irq_init(void)
  116. {
  117. u32 i;
  118. for (i = 0; i < NUM_EMMA2RH_IRQ_SW; i++)
  119. set_irq_chip_and_handler(EMMA2RH_SW_IRQ_BASE + i,
  120. &emma2rh_sw_irq_controller,
  121. handle_level_irq);
  122. }
  123. static void emma2rh_gpio_irq_enable(unsigned int irq)
  124. {
  125. u32 reg;
  126. irq -= EMMA2RH_GPIO_IRQ_BASE;
  127. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  128. reg |= 1 << irq;
  129. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  130. }
  131. static void emma2rh_gpio_irq_disable(unsigned int irq)
  132. {
  133. u32 reg;
  134. irq -= EMMA2RH_GPIO_IRQ_BASE;
  135. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  136. reg &= ~(1 << irq);
  137. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  138. }
  139. static void emma2rh_gpio_irq_ack(unsigned int irq)
  140. {
  141. u32 reg;
  142. irq -= EMMA2RH_GPIO_IRQ_BASE;
  143. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
  144. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  145. reg &= ~(1 << irq);
  146. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  147. }
  148. static void emma2rh_gpio_irq_end(unsigned int irq)
  149. {
  150. u32 reg;
  151. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  152. irq -= EMMA2RH_GPIO_IRQ_BASE;
  153. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  154. reg |= 1 << irq;
  155. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  156. }
  157. }
  158. struct irq_chip emma2rh_gpio_irq_controller = {
  159. .name = "emma2rh_gpio_irq",
  160. .ack = emma2rh_gpio_irq_ack,
  161. .mask = emma2rh_gpio_irq_disable,
  162. .mask_ack = emma2rh_gpio_irq_ack,
  163. .unmask = emma2rh_gpio_irq_enable,
  164. .end = emma2rh_gpio_irq_end,
  165. };
  166. void emma2rh_gpio_irq_init(void)
  167. {
  168. u32 i;
  169. for (i = 0; i < NUM_EMMA2RH_IRQ_GPIO; i++)
  170. set_irq_chip(EMMA2RH_GPIO_IRQ_BASE + i,
  171. &emma2rh_gpio_irq_controller);
  172. }
  173. static struct irqaction irq_cascade = {
  174. .handler = no_action,
  175. .flags = 0,
  176. .mask = CPU_MASK_NONE,
  177. .name = "cascade",
  178. .dev_id = NULL,
  179. .next = NULL,
  180. };
  181. /*
  182. * the first level int-handler will jump here if it is a emma2rh irq
  183. */
  184. void emma2rh_irq_dispatch(void)
  185. {
  186. u32 intStatus;
  187. u32 bitmask;
  188. u32 i;
  189. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0) &
  190. emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
  191. #ifdef EMMA2RH_SW_CASCADE
  192. if (intStatus &
  193. (1 << ((EMMA2RH_SW_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
  194. u32 swIntStatus;
  195. swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
  196. & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  197. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  198. if (swIntStatus & bitmask) {
  199. do_IRQ(EMMA2RH_SW_IRQ_BASE + i);
  200. return;
  201. }
  202. }
  203. }
  204. #endif
  205. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  206. if (intStatus & bitmask) {
  207. do_IRQ(EMMA2RH_IRQ_BASE + i);
  208. return;
  209. }
  210. }
  211. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1) &
  212. emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
  213. #ifdef EMMA2RH_GPIO_CASCADE
  214. if (intStatus &
  215. (1 << ((EMMA2RH_GPIO_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
  216. u32 gpioIntStatus;
  217. gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
  218. & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  219. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  220. if (gpioIntStatus & bitmask) {
  221. do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i);
  222. return;
  223. }
  224. }
  225. }
  226. #endif
  227. for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
  228. if (intStatus & bitmask) {
  229. do_IRQ(EMMA2RH_IRQ_BASE + i);
  230. return;
  231. }
  232. }
  233. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2) &
  234. emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
  235. for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
  236. if (intStatus & bitmask) {
  237. do_IRQ(EMMA2RH_IRQ_BASE + i);
  238. return;
  239. }
  240. }
  241. }
  242. void __init arch_init_irq(void)
  243. {
  244. u32 reg;
  245. /* by default, interrupts are disabled. */
  246. emma2rh_out32(EMMA2RH_BHIF_INT_EN_0, 0);
  247. emma2rh_out32(EMMA2RH_BHIF_INT_EN_1, 0);
  248. emma2rh_out32(EMMA2RH_BHIF_INT_EN_2, 0);
  249. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_0, 0);
  250. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_1, 0);
  251. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_2, 0);
  252. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, 0);
  253. clear_c0_status(0xff00);
  254. set_c0_status(0x0400);
  255. #define GPIO_PCI (0xf<<15)
  256. /* setup GPIO interrupt for PCI interface */
  257. /* direction input */
  258. reg = emma2rh_in32(EMMA2RH_GPIO_DIR);
  259. emma2rh_out32(EMMA2RH_GPIO_DIR, reg & ~GPIO_PCI);
  260. /* disable interrupt */
  261. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  262. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg & ~GPIO_PCI);
  263. /* level triggerd */
  264. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MODE);
  265. emma2rh_out32(EMMA2RH_GPIO_INT_MODE, reg | GPIO_PCI);
  266. reg = emma2rh_in32(EMMA2RH_GPIO_INT_CND_A);
  267. emma2rh_out32(EMMA2RH_GPIO_INT_CND_A, reg & (~GPIO_PCI));
  268. /* interrupt clear */
  269. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~GPIO_PCI);
  270. /* init all controllers */
  271. emma2rh_irq_init();
  272. emma2rh_sw_irq_init();
  273. emma2rh_gpio_irq_init();
  274. mips_cpu_irq_init();
  275. /* setup cascade interrupts */
  276. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_SW_CASCADE, &irq_cascade);
  277. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_GPIO_CASCADE, &irq_cascade);
  278. setup_irq(CPU_IRQ_BASE + CPU_EMMA2RH_CASCADE, &irq_cascade);
  279. }
  280. asmlinkage void plat_irq_dispatch(void)
  281. {
  282. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  283. if (pending & STATUSF_IP7)
  284. do_IRQ(CPU_IRQ_BASE + 7);
  285. else if (pending & STATUSF_IP2)
  286. emma2rh_irq_dispatch();
  287. else if (pending & STATUSF_IP1)
  288. do_IRQ(CPU_IRQ_BASE + 1);
  289. else if (pending & STATUSF_IP0)
  290. do_IRQ(CPU_IRQ_BASE + 0);
  291. else
  292. spurious_interrupt();
  293. }