dw_dmac.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/mm.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "dw_dmac_regs.h"
  25. #include "dmaengine.h"
  26. /*
  27. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  28. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  29. * of which use ARM any more). See the "Databook" from Synopsys for
  30. * information beyond what licensees probably provide.
  31. *
  32. * The driver has currently been tested only with the Atmel AT32AP7000,
  33. * which does not support descriptor writeback.
  34. */
  35. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  36. {
  37. return slave ? slave->dst_master : 0;
  38. }
  39. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  40. {
  41. return slave ? slave->src_master : 1;
  42. }
  43. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  44. struct dw_dma_slave *__slave = (_chan->private); \
  45. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  46. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  47. bool _is_slave = is_slave_direction(_dwc->direction); \
  48. int _dms = dwc_get_dms(__slave); \
  49. int _sms = dwc_get_sms(__slave); \
  50. u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
  51. DW_DMA_MSIZE_16; \
  52. u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
  53. DW_DMA_MSIZE_16; \
  54. \
  55. (DWC_CTLL_DST_MSIZE(_dmsize) \
  56. | DWC_CTLL_SRC_MSIZE(_smsize) \
  57. | DWC_CTLL_LLP_D_EN \
  58. | DWC_CTLL_LLP_S_EN \
  59. | DWC_CTLL_DMS(_dms) \
  60. | DWC_CTLL_SMS(_sms)); \
  61. })
  62. /*
  63. * Number of descriptors to allocate for each channel. This should be
  64. * made configurable somehow; preferably, the clients (at least the
  65. * ones using slave transfers) should be able to give us a hint.
  66. */
  67. #define NR_DESCS_PER_CHANNEL 64
  68. /*----------------------------------------------------------------------*/
  69. /*
  70. * Because we're not relying on writeback from the controller (it may not
  71. * even be configured into the core!) we don't need to use dma_pool. These
  72. * descriptors -- and associated data -- are cacheable. We do need to make
  73. * sure their dcache entries are written back before handing them off to
  74. * the controller, though.
  75. */
  76. static struct device *chan2dev(struct dma_chan *chan)
  77. {
  78. return &chan->dev->device;
  79. }
  80. static struct device *chan2parent(struct dma_chan *chan)
  81. {
  82. return chan->dev->device.parent;
  83. }
  84. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  85. {
  86. return to_dw_desc(dwc->active_list.next);
  87. }
  88. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  89. {
  90. struct dw_desc *desc, *_desc;
  91. struct dw_desc *ret = NULL;
  92. unsigned int i = 0;
  93. unsigned long flags;
  94. spin_lock_irqsave(&dwc->lock, flags);
  95. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  96. i++;
  97. if (async_tx_test_ack(&desc->txd)) {
  98. list_del(&desc->desc_node);
  99. ret = desc;
  100. break;
  101. }
  102. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  103. }
  104. spin_unlock_irqrestore(&dwc->lock, flags);
  105. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  106. return ret;
  107. }
  108. static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
  109. {
  110. struct dw_desc *child;
  111. list_for_each_entry(child, &desc->tx_list, desc_node)
  112. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  113. child->txd.phys, sizeof(child->lli),
  114. DMA_TO_DEVICE);
  115. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  116. desc->txd.phys, sizeof(desc->lli),
  117. DMA_TO_DEVICE);
  118. }
  119. /*
  120. * Move a descriptor, including any children, to the free list.
  121. * `desc' must not be on any lists.
  122. */
  123. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  124. {
  125. unsigned long flags;
  126. if (desc) {
  127. struct dw_desc *child;
  128. dwc_sync_desc_for_cpu(dwc, desc);
  129. spin_lock_irqsave(&dwc->lock, flags);
  130. list_for_each_entry(child, &desc->tx_list, desc_node)
  131. dev_vdbg(chan2dev(&dwc->chan),
  132. "moving child desc %p to freelist\n",
  133. child);
  134. list_splice_init(&desc->tx_list, &dwc->free_list);
  135. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  136. list_add(&desc->desc_node, &dwc->free_list);
  137. spin_unlock_irqrestore(&dwc->lock, flags);
  138. }
  139. }
  140. static void dwc_initialize(struct dw_dma_chan *dwc)
  141. {
  142. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  143. struct dw_dma_slave *dws = dwc->chan.private;
  144. u32 cfghi = DWC_CFGH_FIFO_MODE;
  145. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  146. if (dwc->initialized == true)
  147. return;
  148. if (dws) {
  149. /*
  150. * We need controller-specific data to set up slave
  151. * transfers.
  152. */
  153. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  154. cfghi = dws->cfg_hi;
  155. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  156. } else {
  157. if (dwc->direction == DMA_MEM_TO_DEV)
  158. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  159. else if (dwc->direction == DMA_DEV_TO_MEM)
  160. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  161. }
  162. channel_writel(dwc, CFG_LO, cfglo);
  163. channel_writel(dwc, CFG_HI, cfghi);
  164. /* Enable interrupts */
  165. channel_set_bit(dw, MASK.XFER, dwc->mask);
  166. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  167. dwc->initialized = true;
  168. }
  169. /*----------------------------------------------------------------------*/
  170. static inline unsigned int dwc_fast_fls(unsigned long long v)
  171. {
  172. /*
  173. * We can be a lot more clever here, but this should take care
  174. * of the most common optimization.
  175. */
  176. if (!(v & 7))
  177. return 3;
  178. else if (!(v & 3))
  179. return 2;
  180. else if (!(v & 1))
  181. return 1;
  182. return 0;
  183. }
  184. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  185. {
  186. dev_err(chan2dev(&dwc->chan),
  187. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  188. channel_readl(dwc, SAR),
  189. channel_readl(dwc, DAR),
  190. channel_readl(dwc, LLP),
  191. channel_readl(dwc, CTL_HI),
  192. channel_readl(dwc, CTL_LO));
  193. }
  194. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  195. {
  196. channel_clear_bit(dw, CH_EN, dwc->mask);
  197. while (dma_readl(dw, CH_EN) & dwc->mask)
  198. cpu_relax();
  199. }
  200. /*----------------------------------------------------------------------*/
  201. /* Perform single block transfer */
  202. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  203. struct dw_desc *desc)
  204. {
  205. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  206. u32 ctllo;
  207. /* Software emulation of LLP mode relies on interrupts to continue
  208. * multi block transfer. */
  209. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  210. channel_writel(dwc, SAR, desc->lli.sar);
  211. channel_writel(dwc, DAR, desc->lli.dar);
  212. channel_writel(dwc, CTL_LO, ctllo);
  213. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  214. channel_set_bit(dw, CH_EN, dwc->mask);
  215. /* Move pointer to next descriptor */
  216. dwc->tx_node_active = dwc->tx_node_active->next;
  217. }
  218. /* Called with dwc->lock held and bh disabled */
  219. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  220. {
  221. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  222. unsigned long was_soft_llp;
  223. /* ASSERT: channel is idle */
  224. if (dma_readl(dw, CH_EN) & dwc->mask) {
  225. dev_err(chan2dev(&dwc->chan),
  226. "BUG: Attempted to start non-idle channel\n");
  227. dwc_dump_chan_regs(dwc);
  228. /* The tasklet will hopefully advance the queue... */
  229. return;
  230. }
  231. if (dwc->nollp) {
  232. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  233. &dwc->flags);
  234. if (was_soft_llp) {
  235. dev_err(chan2dev(&dwc->chan),
  236. "BUG: Attempted to start new LLP transfer "
  237. "inside ongoing one\n");
  238. return;
  239. }
  240. dwc_initialize(dwc);
  241. dwc->tx_list = &first->tx_list;
  242. dwc->tx_node_active = &first->tx_list;
  243. dwc_do_single_block(dwc, first);
  244. return;
  245. }
  246. dwc_initialize(dwc);
  247. channel_writel(dwc, LLP, first->txd.phys);
  248. channel_writel(dwc, CTL_LO,
  249. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  250. channel_writel(dwc, CTL_HI, 0);
  251. channel_set_bit(dw, CH_EN, dwc->mask);
  252. }
  253. /*----------------------------------------------------------------------*/
  254. static void
  255. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  256. bool callback_required)
  257. {
  258. dma_async_tx_callback callback = NULL;
  259. void *param = NULL;
  260. struct dma_async_tx_descriptor *txd = &desc->txd;
  261. struct dw_desc *child;
  262. unsigned long flags;
  263. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  264. spin_lock_irqsave(&dwc->lock, flags);
  265. dma_cookie_complete(txd);
  266. if (callback_required) {
  267. callback = txd->callback;
  268. param = txd->callback_param;
  269. }
  270. dwc_sync_desc_for_cpu(dwc, desc);
  271. /* async_tx_ack */
  272. list_for_each_entry(child, &desc->tx_list, desc_node)
  273. async_tx_ack(&child->txd);
  274. async_tx_ack(&desc->txd);
  275. list_splice_init(&desc->tx_list, &dwc->free_list);
  276. list_move(&desc->desc_node, &dwc->free_list);
  277. if (!is_slave_direction(dwc->direction)) {
  278. struct device *parent = chan2parent(&dwc->chan);
  279. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  280. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  281. dma_unmap_single(parent, desc->lli.dar,
  282. desc->len, DMA_FROM_DEVICE);
  283. else
  284. dma_unmap_page(parent, desc->lli.dar,
  285. desc->len, DMA_FROM_DEVICE);
  286. }
  287. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  288. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  289. dma_unmap_single(parent, desc->lli.sar,
  290. desc->len, DMA_TO_DEVICE);
  291. else
  292. dma_unmap_page(parent, desc->lli.sar,
  293. desc->len, DMA_TO_DEVICE);
  294. }
  295. }
  296. spin_unlock_irqrestore(&dwc->lock, flags);
  297. if (callback)
  298. callback(param);
  299. }
  300. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  301. {
  302. struct dw_desc *desc, *_desc;
  303. LIST_HEAD(list);
  304. unsigned long flags;
  305. spin_lock_irqsave(&dwc->lock, flags);
  306. if (dma_readl(dw, CH_EN) & dwc->mask) {
  307. dev_err(chan2dev(&dwc->chan),
  308. "BUG: XFER bit set, but channel not idle!\n");
  309. /* Try to continue after resetting the channel... */
  310. dwc_chan_disable(dw, dwc);
  311. }
  312. /*
  313. * Submit queued descriptors ASAP, i.e. before we go through
  314. * the completed ones.
  315. */
  316. list_splice_init(&dwc->active_list, &list);
  317. if (!list_empty(&dwc->queue)) {
  318. list_move(dwc->queue.next, &dwc->active_list);
  319. dwc_dostart(dwc, dwc_first_active(dwc));
  320. }
  321. spin_unlock_irqrestore(&dwc->lock, flags);
  322. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  323. dwc_descriptor_complete(dwc, desc, true);
  324. }
  325. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  326. {
  327. dma_addr_t llp;
  328. struct dw_desc *desc, *_desc;
  329. struct dw_desc *child;
  330. u32 status_xfer;
  331. unsigned long flags;
  332. spin_lock_irqsave(&dwc->lock, flags);
  333. llp = channel_readl(dwc, LLP);
  334. status_xfer = dma_readl(dw, RAW.XFER);
  335. if (status_xfer & dwc->mask) {
  336. /* Everything we've submitted is done */
  337. dma_writel(dw, CLEAR.XFER, dwc->mask);
  338. spin_unlock_irqrestore(&dwc->lock, flags);
  339. dwc_complete_all(dw, dwc);
  340. return;
  341. }
  342. if (list_empty(&dwc->active_list)) {
  343. spin_unlock_irqrestore(&dwc->lock, flags);
  344. return;
  345. }
  346. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  347. (unsigned long long)llp);
  348. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  349. /* check first descriptors addr */
  350. if (desc->txd.phys == llp) {
  351. spin_unlock_irqrestore(&dwc->lock, flags);
  352. return;
  353. }
  354. /* check first descriptors llp */
  355. if (desc->lli.llp == llp) {
  356. /* This one is currently in progress */
  357. spin_unlock_irqrestore(&dwc->lock, flags);
  358. return;
  359. }
  360. list_for_each_entry(child, &desc->tx_list, desc_node)
  361. if (child->lli.llp == llp) {
  362. /* Currently in progress */
  363. spin_unlock_irqrestore(&dwc->lock, flags);
  364. return;
  365. }
  366. /*
  367. * No descriptors so far seem to be in progress, i.e.
  368. * this one must be done.
  369. */
  370. spin_unlock_irqrestore(&dwc->lock, flags);
  371. dwc_descriptor_complete(dwc, desc, true);
  372. spin_lock_irqsave(&dwc->lock, flags);
  373. }
  374. dev_err(chan2dev(&dwc->chan),
  375. "BUG: All descriptors done, but channel not idle!\n");
  376. /* Try to continue after resetting the channel... */
  377. dwc_chan_disable(dw, dwc);
  378. if (!list_empty(&dwc->queue)) {
  379. list_move(dwc->queue.next, &dwc->active_list);
  380. dwc_dostart(dwc, dwc_first_active(dwc));
  381. }
  382. spin_unlock_irqrestore(&dwc->lock, flags);
  383. }
  384. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  385. {
  386. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  387. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  388. }
  389. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  390. {
  391. struct dw_desc *bad_desc;
  392. struct dw_desc *child;
  393. unsigned long flags;
  394. dwc_scan_descriptors(dw, dwc);
  395. spin_lock_irqsave(&dwc->lock, flags);
  396. /*
  397. * The descriptor currently at the head of the active list is
  398. * borked. Since we don't have any way to report errors, we'll
  399. * just have to scream loudly and try to carry on.
  400. */
  401. bad_desc = dwc_first_active(dwc);
  402. list_del_init(&bad_desc->desc_node);
  403. list_move(dwc->queue.next, dwc->active_list.prev);
  404. /* Clear the error flag and try to restart the controller */
  405. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  406. if (!list_empty(&dwc->active_list))
  407. dwc_dostart(dwc, dwc_first_active(dwc));
  408. /*
  409. * WARN may seem harsh, but since this only happens
  410. * when someone submits a bad physical address in a
  411. * descriptor, we should consider ourselves lucky that the
  412. * controller flagged an error instead of scribbling over
  413. * random memory locations.
  414. */
  415. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  416. " cookie: %d\n", bad_desc->txd.cookie);
  417. dwc_dump_lli(dwc, &bad_desc->lli);
  418. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  419. dwc_dump_lli(dwc, &child->lli);
  420. spin_unlock_irqrestore(&dwc->lock, flags);
  421. /* Pretend the descriptor completed successfully */
  422. dwc_descriptor_complete(dwc, bad_desc, true);
  423. }
  424. /* --------------------- Cyclic DMA API extensions -------------------- */
  425. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  426. {
  427. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  428. return channel_readl(dwc, SAR);
  429. }
  430. EXPORT_SYMBOL(dw_dma_get_src_addr);
  431. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  432. {
  433. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  434. return channel_readl(dwc, DAR);
  435. }
  436. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  437. /* called with dwc->lock held and all DMAC interrupts disabled */
  438. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  439. u32 status_err, u32 status_xfer)
  440. {
  441. unsigned long flags;
  442. if (dwc->mask) {
  443. void (*callback)(void *param);
  444. void *callback_param;
  445. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  446. channel_readl(dwc, LLP));
  447. callback = dwc->cdesc->period_callback;
  448. callback_param = dwc->cdesc->period_callback_param;
  449. if (callback)
  450. callback(callback_param);
  451. }
  452. /*
  453. * Error and transfer complete are highly unlikely, and will most
  454. * likely be due to a configuration error by the user.
  455. */
  456. if (unlikely(status_err & dwc->mask) ||
  457. unlikely(status_xfer & dwc->mask)) {
  458. int i;
  459. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  460. "interrupt, stopping DMA transfer\n",
  461. status_xfer ? "xfer" : "error");
  462. spin_lock_irqsave(&dwc->lock, flags);
  463. dwc_dump_chan_regs(dwc);
  464. dwc_chan_disable(dw, dwc);
  465. /* make sure DMA does not restart by loading a new list */
  466. channel_writel(dwc, LLP, 0);
  467. channel_writel(dwc, CTL_LO, 0);
  468. channel_writel(dwc, CTL_HI, 0);
  469. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  470. dma_writel(dw, CLEAR.XFER, dwc->mask);
  471. for (i = 0; i < dwc->cdesc->periods; i++)
  472. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  473. spin_unlock_irqrestore(&dwc->lock, flags);
  474. }
  475. }
  476. /* ------------------------------------------------------------------------- */
  477. static void dw_dma_tasklet(unsigned long data)
  478. {
  479. struct dw_dma *dw = (struct dw_dma *)data;
  480. struct dw_dma_chan *dwc;
  481. u32 status_xfer;
  482. u32 status_err;
  483. int i;
  484. status_xfer = dma_readl(dw, RAW.XFER);
  485. status_err = dma_readl(dw, RAW.ERROR);
  486. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  487. for (i = 0; i < dw->dma.chancnt; i++) {
  488. dwc = &dw->chan[i];
  489. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  490. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  491. else if (status_err & (1 << i))
  492. dwc_handle_error(dw, dwc);
  493. else if (status_xfer & (1 << i)) {
  494. unsigned long flags;
  495. spin_lock_irqsave(&dwc->lock, flags);
  496. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  497. if (dwc->tx_node_active != dwc->tx_list) {
  498. struct dw_desc *desc =
  499. to_dw_desc(dwc->tx_node_active);
  500. dma_writel(dw, CLEAR.XFER, dwc->mask);
  501. dwc_do_single_block(dwc, desc);
  502. spin_unlock_irqrestore(&dwc->lock, flags);
  503. continue;
  504. }
  505. /* we are done here */
  506. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  507. }
  508. spin_unlock_irqrestore(&dwc->lock, flags);
  509. dwc_scan_descriptors(dw, dwc);
  510. }
  511. }
  512. /*
  513. * Re-enable interrupts.
  514. */
  515. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  516. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  517. }
  518. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  519. {
  520. struct dw_dma *dw = dev_id;
  521. u32 status;
  522. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  523. dma_readl(dw, STATUS_INT));
  524. /*
  525. * Just disable the interrupts. We'll turn them back on in the
  526. * softirq handler.
  527. */
  528. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  529. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  530. status = dma_readl(dw, STATUS_INT);
  531. if (status) {
  532. dev_err(dw->dma.dev,
  533. "BUG: Unexpected interrupts pending: 0x%x\n",
  534. status);
  535. /* Try to recover */
  536. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  537. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  538. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  539. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  540. }
  541. tasklet_schedule(&dw->tasklet);
  542. return IRQ_HANDLED;
  543. }
  544. /*----------------------------------------------------------------------*/
  545. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  546. {
  547. struct dw_desc *desc = txd_to_dw_desc(tx);
  548. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  549. dma_cookie_t cookie;
  550. unsigned long flags;
  551. spin_lock_irqsave(&dwc->lock, flags);
  552. cookie = dma_cookie_assign(tx);
  553. /*
  554. * REVISIT: We should attempt to chain as many descriptors as
  555. * possible, perhaps even appending to those already submitted
  556. * for DMA. But this is hard to do in a race-free manner.
  557. */
  558. if (list_empty(&dwc->active_list)) {
  559. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  560. desc->txd.cookie);
  561. list_add_tail(&desc->desc_node, &dwc->active_list);
  562. dwc_dostart(dwc, dwc_first_active(dwc));
  563. } else {
  564. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  565. desc->txd.cookie);
  566. list_add_tail(&desc->desc_node, &dwc->queue);
  567. }
  568. spin_unlock_irqrestore(&dwc->lock, flags);
  569. return cookie;
  570. }
  571. static struct dma_async_tx_descriptor *
  572. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  573. size_t len, unsigned long flags)
  574. {
  575. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  576. struct dw_dma_slave *dws = chan->private;
  577. struct dw_desc *desc;
  578. struct dw_desc *first;
  579. struct dw_desc *prev;
  580. size_t xfer_count;
  581. size_t offset;
  582. unsigned int src_width;
  583. unsigned int dst_width;
  584. unsigned int data_width;
  585. u32 ctllo;
  586. dev_vdbg(chan2dev(chan),
  587. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  588. (unsigned long long)dest, (unsigned long long)src,
  589. len, flags);
  590. if (unlikely(!len)) {
  591. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  592. return NULL;
  593. }
  594. dwc->direction = DMA_MEM_TO_MEM;
  595. data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
  596. dwc->dw->data_width[dwc_get_dms(dws)]);
  597. src_width = dst_width = min_t(unsigned int, data_width,
  598. dwc_fast_fls(src | dest | len));
  599. ctllo = DWC_DEFAULT_CTLLO(chan)
  600. | DWC_CTLL_DST_WIDTH(dst_width)
  601. | DWC_CTLL_SRC_WIDTH(src_width)
  602. | DWC_CTLL_DST_INC
  603. | DWC_CTLL_SRC_INC
  604. | DWC_CTLL_FC_M2M;
  605. prev = first = NULL;
  606. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  607. xfer_count = min_t(size_t, (len - offset) >> src_width,
  608. dwc->block_size);
  609. desc = dwc_desc_get(dwc);
  610. if (!desc)
  611. goto err_desc_get;
  612. desc->lli.sar = src + offset;
  613. desc->lli.dar = dest + offset;
  614. desc->lli.ctllo = ctllo;
  615. desc->lli.ctlhi = xfer_count;
  616. if (!first) {
  617. first = desc;
  618. } else {
  619. prev->lli.llp = desc->txd.phys;
  620. dma_sync_single_for_device(chan2parent(chan),
  621. prev->txd.phys, sizeof(prev->lli),
  622. DMA_TO_DEVICE);
  623. list_add_tail(&desc->desc_node,
  624. &first->tx_list);
  625. }
  626. prev = desc;
  627. }
  628. if (flags & DMA_PREP_INTERRUPT)
  629. /* Trigger interrupt after last block */
  630. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  631. prev->lli.llp = 0;
  632. dma_sync_single_for_device(chan2parent(chan),
  633. prev->txd.phys, sizeof(prev->lli),
  634. DMA_TO_DEVICE);
  635. first->txd.flags = flags;
  636. first->len = len;
  637. return &first->txd;
  638. err_desc_get:
  639. dwc_desc_put(dwc, first);
  640. return NULL;
  641. }
  642. static struct dma_async_tx_descriptor *
  643. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  644. unsigned int sg_len, enum dma_transfer_direction direction,
  645. unsigned long flags, void *context)
  646. {
  647. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  648. struct dw_dma_slave *dws = chan->private;
  649. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  650. struct dw_desc *prev;
  651. struct dw_desc *first;
  652. u32 ctllo;
  653. dma_addr_t reg;
  654. unsigned int reg_width;
  655. unsigned int mem_width;
  656. unsigned int data_width;
  657. unsigned int i;
  658. struct scatterlist *sg;
  659. size_t total_len = 0;
  660. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  661. if (unlikely(!is_slave_direction(direction) || !sg_len))
  662. return NULL;
  663. dwc->direction = direction;
  664. prev = first = NULL;
  665. switch (direction) {
  666. case DMA_MEM_TO_DEV:
  667. reg_width = __fls(sconfig->dst_addr_width);
  668. reg = sconfig->dst_addr;
  669. ctllo = (DWC_DEFAULT_CTLLO(chan)
  670. | DWC_CTLL_DST_WIDTH(reg_width)
  671. | DWC_CTLL_DST_FIX
  672. | DWC_CTLL_SRC_INC);
  673. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  674. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  675. data_width = dwc->dw->data_width[dwc_get_sms(dws)];
  676. for_each_sg(sgl, sg, sg_len, i) {
  677. struct dw_desc *desc;
  678. u32 len, dlen, mem;
  679. mem = sg_dma_address(sg);
  680. len = sg_dma_len(sg);
  681. mem_width = min_t(unsigned int,
  682. data_width, dwc_fast_fls(mem | len));
  683. slave_sg_todev_fill_desc:
  684. desc = dwc_desc_get(dwc);
  685. if (!desc) {
  686. dev_err(chan2dev(chan),
  687. "not enough descriptors available\n");
  688. goto err_desc_get;
  689. }
  690. desc->lli.sar = mem;
  691. desc->lli.dar = reg;
  692. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  693. if ((len >> mem_width) > dwc->block_size) {
  694. dlen = dwc->block_size << mem_width;
  695. mem += dlen;
  696. len -= dlen;
  697. } else {
  698. dlen = len;
  699. len = 0;
  700. }
  701. desc->lli.ctlhi = dlen >> mem_width;
  702. if (!first) {
  703. first = desc;
  704. } else {
  705. prev->lli.llp = desc->txd.phys;
  706. dma_sync_single_for_device(chan2parent(chan),
  707. prev->txd.phys,
  708. sizeof(prev->lli),
  709. DMA_TO_DEVICE);
  710. list_add_tail(&desc->desc_node,
  711. &first->tx_list);
  712. }
  713. prev = desc;
  714. total_len += dlen;
  715. if (len)
  716. goto slave_sg_todev_fill_desc;
  717. }
  718. break;
  719. case DMA_DEV_TO_MEM:
  720. reg_width = __fls(sconfig->src_addr_width);
  721. reg = sconfig->src_addr;
  722. ctllo = (DWC_DEFAULT_CTLLO(chan)
  723. | DWC_CTLL_SRC_WIDTH(reg_width)
  724. | DWC_CTLL_DST_INC
  725. | DWC_CTLL_SRC_FIX);
  726. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  727. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  728. data_width = dwc->dw->data_width[dwc_get_dms(dws)];
  729. for_each_sg(sgl, sg, sg_len, i) {
  730. struct dw_desc *desc;
  731. u32 len, dlen, mem;
  732. mem = sg_dma_address(sg);
  733. len = sg_dma_len(sg);
  734. mem_width = min_t(unsigned int,
  735. data_width, dwc_fast_fls(mem | len));
  736. slave_sg_fromdev_fill_desc:
  737. desc = dwc_desc_get(dwc);
  738. if (!desc) {
  739. dev_err(chan2dev(chan),
  740. "not enough descriptors available\n");
  741. goto err_desc_get;
  742. }
  743. desc->lli.sar = reg;
  744. desc->lli.dar = mem;
  745. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  746. if ((len >> reg_width) > dwc->block_size) {
  747. dlen = dwc->block_size << reg_width;
  748. mem += dlen;
  749. len -= dlen;
  750. } else {
  751. dlen = len;
  752. len = 0;
  753. }
  754. desc->lli.ctlhi = dlen >> reg_width;
  755. if (!first) {
  756. first = desc;
  757. } else {
  758. prev->lli.llp = desc->txd.phys;
  759. dma_sync_single_for_device(chan2parent(chan),
  760. prev->txd.phys,
  761. sizeof(prev->lli),
  762. DMA_TO_DEVICE);
  763. list_add_tail(&desc->desc_node,
  764. &first->tx_list);
  765. }
  766. prev = desc;
  767. total_len += dlen;
  768. if (len)
  769. goto slave_sg_fromdev_fill_desc;
  770. }
  771. break;
  772. default:
  773. return NULL;
  774. }
  775. if (flags & DMA_PREP_INTERRUPT)
  776. /* Trigger interrupt after last block */
  777. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  778. prev->lli.llp = 0;
  779. dma_sync_single_for_device(chan2parent(chan),
  780. prev->txd.phys, sizeof(prev->lli),
  781. DMA_TO_DEVICE);
  782. first->len = total_len;
  783. return &first->txd;
  784. err_desc_get:
  785. dwc_desc_put(dwc, first);
  786. return NULL;
  787. }
  788. /*
  789. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  790. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  791. *
  792. * NOTE: burst size 2 is not supported by controller.
  793. *
  794. * This can be done by finding least significant bit set: n & (n - 1)
  795. */
  796. static inline void convert_burst(u32 *maxburst)
  797. {
  798. if (*maxburst > 1)
  799. *maxburst = fls(*maxburst) - 2;
  800. else
  801. *maxburst = 0;
  802. }
  803. static int
  804. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  805. {
  806. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  807. /* Check if chan will be configured for slave transfers */
  808. if (!is_slave_direction(sconfig->direction))
  809. return -EINVAL;
  810. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  811. dwc->direction = sconfig->direction;
  812. convert_burst(&dwc->dma_sconfig.src_maxburst);
  813. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  814. return 0;
  815. }
  816. static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
  817. {
  818. u32 cfglo = channel_readl(dwc, CFG_LO);
  819. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  820. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  821. cpu_relax();
  822. dwc->paused = true;
  823. }
  824. static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
  825. {
  826. u32 cfglo = channel_readl(dwc, CFG_LO);
  827. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  828. dwc->paused = false;
  829. }
  830. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  831. unsigned long arg)
  832. {
  833. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  834. struct dw_dma *dw = to_dw_dma(chan->device);
  835. struct dw_desc *desc, *_desc;
  836. unsigned long flags;
  837. LIST_HEAD(list);
  838. if (cmd == DMA_PAUSE) {
  839. spin_lock_irqsave(&dwc->lock, flags);
  840. dwc_chan_pause(dwc);
  841. spin_unlock_irqrestore(&dwc->lock, flags);
  842. } else if (cmd == DMA_RESUME) {
  843. if (!dwc->paused)
  844. return 0;
  845. spin_lock_irqsave(&dwc->lock, flags);
  846. dwc_chan_resume(dwc);
  847. spin_unlock_irqrestore(&dwc->lock, flags);
  848. } else if (cmd == DMA_TERMINATE_ALL) {
  849. spin_lock_irqsave(&dwc->lock, flags);
  850. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  851. dwc_chan_disable(dw, dwc);
  852. dwc->paused = false;
  853. /* active_list entries will end up before queued entries */
  854. list_splice_init(&dwc->queue, &list);
  855. list_splice_init(&dwc->active_list, &list);
  856. spin_unlock_irqrestore(&dwc->lock, flags);
  857. /* Flush all pending and queued descriptors */
  858. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  859. dwc_descriptor_complete(dwc, desc, false);
  860. } else if (cmd == DMA_SLAVE_CONFIG) {
  861. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  862. } else {
  863. return -ENXIO;
  864. }
  865. return 0;
  866. }
  867. static enum dma_status
  868. dwc_tx_status(struct dma_chan *chan,
  869. dma_cookie_t cookie,
  870. struct dma_tx_state *txstate)
  871. {
  872. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  873. enum dma_status ret;
  874. ret = dma_cookie_status(chan, cookie, txstate);
  875. if (ret != DMA_SUCCESS) {
  876. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  877. ret = dma_cookie_status(chan, cookie, txstate);
  878. }
  879. if (ret != DMA_SUCCESS)
  880. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  881. if (dwc->paused)
  882. return DMA_PAUSED;
  883. return ret;
  884. }
  885. static void dwc_issue_pending(struct dma_chan *chan)
  886. {
  887. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  888. if (!list_empty(&dwc->queue))
  889. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  890. }
  891. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  892. {
  893. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  894. struct dw_dma *dw = to_dw_dma(chan->device);
  895. struct dw_desc *desc;
  896. int i;
  897. unsigned long flags;
  898. int ret;
  899. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  900. /* ASSERT: channel is idle */
  901. if (dma_readl(dw, CH_EN) & dwc->mask) {
  902. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  903. return -EIO;
  904. }
  905. dma_cookie_init(chan);
  906. /*
  907. * NOTE: some controllers may have additional features that we
  908. * need to initialize here, like "scatter-gather" (which
  909. * doesn't mean what you think it means), and status writeback.
  910. */
  911. spin_lock_irqsave(&dwc->lock, flags);
  912. i = dwc->descs_allocated;
  913. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  914. spin_unlock_irqrestore(&dwc->lock, flags);
  915. desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
  916. if (!desc)
  917. goto err_desc_alloc;
  918. INIT_LIST_HEAD(&desc->tx_list);
  919. dma_async_tx_descriptor_init(&desc->txd, chan);
  920. desc->txd.tx_submit = dwc_tx_submit;
  921. desc->txd.flags = DMA_CTRL_ACK;
  922. desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
  923. sizeof(desc->lli), DMA_TO_DEVICE);
  924. ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
  925. if (ret)
  926. goto err_desc_alloc;
  927. dwc_desc_put(dwc, desc);
  928. spin_lock_irqsave(&dwc->lock, flags);
  929. i = ++dwc->descs_allocated;
  930. }
  931. spin_unlock_irqrestore(&dwc->lock, flags);
  932. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  933. return i;
  934. err_desc_alloc:
  935. kfree(desc);
  936. dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
  937. return i;
  938. }
  939. static void dwc_free_chan_resources(struct dma_chan *chan)
  940. {
  941. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  942. struct dw_dma *dw = to_dw_dma(chan->device);
  943. struct dw_desc *desc, *_desc;
  944. unsigned long flags;
  945. LIST_HEAD(list);
  946. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  947. dwc->descs_allocated);
  948. /* ASSERT: channel is idle */
  949. BUG_ON(!list_empty(&dwc->active_list));
  950. BUG_ON(!list_empty(&dwc->queue));
  951. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  952. spin_lock_irqsave(&dwc->lock, flags);
  953. list_splice_init(&dwc->free_list, &list);
  954. dwc->descs_allocated = 0;
  955. dwc->initialized = false;
  956. /* Disable interrupts */
  957. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  958. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  959. spin_unlock_irqrestore(&dwc->lock, flags);
  960. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  961. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  962. dma_unmap_single(chan2parent(chan), desc->txd.phys,
  963. sizeof(desc->lli), DMA_TO_DEVICE);
  964. kfree(desc);
  965. }
  966. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  967. }
  968. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  969. {
  970. struct dw_dma *dw = to_dw_dma(chan->device);
  971. static struct dw_dma *last_dw;
  972. static char *last_bus_id;
  973. int i = -1;
  974. /*
  975. * dmaengine framework calls this routine for all channels of all dma
  976. * controller, until true is returned. If 'param' bus_id is not
  977. * registered with a dma controller (dw), then there is no need of
  978. * running below function for all channels of dw.
  979. *
  980. * This block of code does this by saving the parameters of last
  981. * failure. If dw and param are same, i.e. trying on same dw with
  982. * different channel, return false.
  983. */
  984. if ((last_dw == dw) && (last_bus_id == param))
  985. return false;
  986. /*
  987. * Return true:
  988. * - If dw_dma's platform data is not filled with slave info, then all
  989. * dma controllers are fine for transfer.
  990. * - Or if param is NULL
  991. */
  992. if (!dw->sd || !param)
  993. return true;
  994. while (++i < dw->sd_count) {
  995. if (!strcmp(dw->sd[i].bus_id, param)) {
  996. chan->private = &dw->sd[i];
  997. last_dw = NULL;
  998. last_bus_id = NULL;
  999. return true;
  1000. }
  1001. }
  1002. last_dw = dw;
  1003. last_bus_id = param;
  1004. return false;
  1005. }
  1006. EXPORT_SYMBOL(dw_dma_generic_filter);
  1007. /* --------------------- Cyclic DMA API extensions -------------------- */
  1008. /**
  1009. * dw_dma_cyclic_start - start the cyclic DMA transfer
  1010. * @chan: the DMA channel to start
  1011. *
  1012. * Must be called with soft interrupts disabled. Returns zero on success or
  1013. * -errno on failure.
  1014. */
  1015. int dw_dma_cyclic_start(struct dma_chan *chan)
  1016. {
  1017. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1018. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1019. unsigned long flags;
  1020. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1021. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1022. return -ENODEV;
  1023. }
  1024. spin_lock_irqsave(&dwc->lock, flags);
  1025. /* assert channel is idle */
  1026. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1027. dev_err(chan2dev(&dwc->chan),
  1028. "BUG: Attempted to start non-idle channel\n");
  1029. dwc_dump_chan_regs(dwc);
  1030. spin_unlock_irqrestore(&dwc->lock, flags);
  1031. return -EBUSY;
  1032. }
  1033. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1034. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1035. /* setup DMAC channel registers */
  1036. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1037. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1038. channel_writel(dwc, CTL_HI, 0);
  1039. channel_set_bit(dw, CH_EN, dwc->mask);
  1040. spin_unlock_irqrestore(&dwc->lock, flags);
  1041. return 0;
  1042. }
  1043. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1044. /**
  1045. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1046. * @chan: the DMA channel to stop
  1047. *
  1048. * Must be called with soft interrupts disabled.
  1049. */
  1050. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1051. {
  1052. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1053. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1054. unsigned long flags;
  1055. spin_lock_irqsave(&dwc->lock, flags);
  1056. dwc_chan_disable(dw, dwc);
  1057. spin_unlock_irqrestore(&dwc->lock, flags);
  1058. }
  1059. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1060. /**
  1061. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1062. * @chan: the DMA channel to prepare
  1063. * @buf_addr: physical DMA address where the buffer starts
  1064. * @buf_len: total number of bytes for the entire buffer
  1065. * @period_len: number of bytes for each period
  1066. * @direction: transfer direction, to or from device
  1067. *
  1068. * Must be called before trying to start the transfer. Returns a valid struct
  1069. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1070. */
  1071. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1072. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1073. enum dma_transfer_direction direction)
  1074. {
  1075. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1076. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1077. struct dw_cyclic_desc *cdesc;
  1078. struct dw_cyclic_desc *retval = NULL;
  1079. struct dw_desc *desc;
  1080. struct dw_desc *last = NULL;
  1081. unsigned long was_cyclic;
  1082. unsigned int reg_width;
  1083. unsigned int periods;
  1084. unsigned int i;
  1085. unsigned long flags;
  1086. spin_lock_irqsave(&dwc->lock, flags);
  1087. if (dwc->nollp) {
  1088. spin_unlock_irqrestore(&dwc->lock, flags);
  1089. dev_dbg(chan2dev(&dwc->chan),
  1090. "channel doesn't support LLP transfers\n");
  1091. return ERR_PTR(-EINVAL);
  1092. }
  1093. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1094. spin_unlock_irqrestore(&dwc->lock, flags);
  1095. dev_dbg(chan2dev(&dwc->chan),
  1096. "queue and/or active list are not empty\n");
  1097. return ERR_PTR(-EBUSY);
  1098. }
  1099. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1100. spin_unlock_irqrestore(&dwc->lock, flags);
  1101. if (was_cyclic) {
  1102. dev_dbg(chan2dev(&dwc->chan),
  1103. "channel already prepared for cyclic DMA\n");
  1104. return ERR_PTR(-EBUSY);
  1105. }
  1106. retval = ERR_PTR(-EINVAL);
  1107. if (unlikely(!is_slave_direction(direction)))
  1108. goto out_err;
  1109. dwc->direction = direction;
  1110. if (direction == DMA_MEM_TO_DEV)
  1111. reg_width = __ffs(sconfig->dst_addr_width);
  1112. else
  1113. reg_width = __ffs(sconfig->src_addr_width);
  1114. periods = buf_len / period_len;
  1115. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1116. if (period_len > (dwc->block_size << reg_width))
  1117. goto out_err;
  1118. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1119. goto out_err;
  1120. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1121. goto out_err;
  1122. retval = ERR_PTR(-ENOMEM);
  1123. if (periods > NR_DESCS_PER_CHANNEL)
  1124. goto out_err;
  1125. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1126. if (!cdesc)
  1127. goto out_err;
  1128. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1129. if (!cdesc->desc)
  1130. goto out_err_alloc;
  1131. for (i = 0; i < periods; i++) {
  1132. desc = dwc_desc_get(dwc);
  1133. if (!desc)
  1134. goto out_err_desc_get;
  1135. switch (direction) {
  1136. case DMA_MEM_TO_DEV:
  1137. desc->lli.dar = sconfig->dst_addr;
  1138. desc->lli.sar = buf_addr + (period_len * i);
  1139. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1140. | DWC_CTLL_DST_WIDTH(reg_width)
  1141. | DWC_CTLL_SRC_WIDTH(reg_width)
  1142. | DWC_CTLL_DST_FIX
  1143. | DWC_CTLL_SRC_INC
  1144. | DWC_CTLL_INT_EN);
  1145. desc->lli.ctllo |= sconfig->device_fc ?
  1146. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1147. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1148. break;
  1149. case DMA_DEV_TO_MEM:
  1150. desc->lli.dar = buf_addr + (period_len * i);
  1151. desc->lli.sar = sconfig->src_addr;
  1152. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1153. | DWC_CTLL_SRC_WIDTH(reg_width)
  1154. | DWC_CTLL_DST_WIDTH(reg_width)
  1155. | DWC_CTLL_DST_INC
  1156. | DWC_CTLL_SRC_FIX
  1157. | DWC_CTLL_INT_EN);
  1158. desc->lli.ctllo |= sconfig->device_fc ?
  1159. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1160. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1161. break;
  1162. default:
  1163. break;
  1164. }
  1165. desc->lli.ctlhi = (period_len >> reg_width);
  1166. cdesc->desc[i] = desc;
  1167. if (last) {
  1168. last->lli.llp = desc->txd.phys;
  1169. dma_sync_single_for_device(chan2parent(chan),
  1170. last->txd.phys, sizeof(last->lli),
  1171. DMA_TO_DEVICE);
  1172. }
  1173. last = desc;
  1174. }
  1175. /* lets make a cyclic list */
  1176. last->lli.llp = cdesc->desc[0]->txd.phys;
  1177. dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
  1178. sizeof(last->lli), DMA_TO_DEVICE);
  1179. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1180. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1181. buf_len, period_len, periods);
  1182. cdesc->periods = periods;
  1183. dwc->cdesc = cdesc;
  1184. return cdesc;
  1185. out_err_desc_get:
  1186. while (i--)
  1187. dwc_desc_put(dwc, cdesc->desc[i]);
  1188. out_err_alloc:
  1189. kfree(cdesc);
  1190. out_err:
  1191. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1192. return (struct dw_cyclic_desc *)retval;
  1193. }
  1194. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1195. /**
  1196. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1197. * @chan: the DMA channel to free
  1198. */
  1199. void dw_dma_cyclic_free(struct dma_chan *chan)
  1200. {
  1201. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1202. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1203. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1204. int i;
  1205. unsigned long flags;
  1206. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1207. if (!cdesc)
  1208. return;
  1209. spin_lock_irqsave(&dwc->lock, flags);
  1210. dwc_chan_disable(dw, dwc);
  1211. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1212. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1213. spin_unlock_irqrestore(&dwc->lock, flags);
  1214. for (i = 0; i < cdesc->periods; i++)
  1215. dwc_desc_put(dwc, cdesc->desc[i]);
  1216. kfree(cdesc->desc);
  1217. kfree(cdesc);
  1218. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1219. }
  1220. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1221. /*----------------------------------------------------------------------*/
  1222. static void dw_dma_off(struct dw_dma *dw)
  1223. {
  1224. int i;
  1225. dma_writel(dw, CFG, 0);
  1226. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1227. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1228. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1229. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1230. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1231. cpu_relax();
  1232. for (i = 0; i < dw->dma.chancnt; i++)
  1233. dw->chan[i].initialized = false;
  1234. }
  1235. #ifdef CONFIG_OF
  1236. static struct dw_dma_platform_data *
  1237. dw_dma_parse_dt(struct platform_device *pdev)
  1238. {
  1239. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1240. struct dw_dma_platform_data *pdata;
  1241. struct dw_dma_slave *sd;
  1242. u32 tmp, arr[4];
  1243. if (!np) {
  1244. dev_err(&pdev->dev, "Missing DT data\n");
  1245. return NULL;
  1246. }
  1247. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1248. if (!pdata)
  1249. return NULL;
  1250. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1251. return NULL;
  1252. if (of_property_read_bool(np, "is_private"))
  1253. pdata->is_private = true;
  1254. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1255. pdata->chan_allocation_order = (unsigned char)tmp;
  1256. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1257. pdata->chan_priority = tmp;
  1258. if (!of_property_read_u32(np, "block_size", &tmp))
  1259. pdata->block_size = tmp;
  1260. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1261. if (tmp > 4)
  1262. return NULL;
  1263. pdata->nr_masters = tmp;
  1264. }
  1265. if (!of_property_read_u32_array(np, "data_width", arr,
  1266. pdata->nr_masters))
  1267. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1268. pdata->data_width[tmp] = arr[tmp];
  1269. /* parse slave data */
  1270. sn = of_find_node_by_name(np, "slave_info");
  1271. if (!sn)
  1272. return pdata;
  1273. /* calculate number of slaves */
  1274. tmp = of_get_child_count(sn);
  1275. if (!tmp)
  1276. return NULL;
  1277. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1278. if (!sd)
  1279. return NULL;
  1280. pdata->sd = sd;
  1281. pdata->sd_count = tmp;
  1282. for_each_child_of_node(sn, cn) {
  1283. sd->dma_dev = &pdev->dev;
  1284. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1285. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1286. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1287. if (!of_property_read_u32(cn, "src_master", &tmp))
  1288. sd->src_master = tmp;
  1289. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1290. sd->dst_master = tmp;
  1291. sd++;
  1292. }
  1293. return pdata;
  1294. }
  1295. #else
  1296. static inline struct dw_dma_platform_data *
  1297. dw_dma_parse_dt(struct platform_device *pdev)
  1298. {
  1299. return NULL;
  1300. }
  1301. #endif
  1302. static int dw_probe(struct platform_device *pdev)
  1303. {
  1304. struct dw_dma_platform_data *pdata;
  1305. struct resource *io;
  1306. struct dw_dma *dw;
  1307. size_t size;
  1308. void __iomem *regs;
  1309. bool autocfg;
  1310. unsigned int dw_params;
  1311. unsigned int nr_channels;
  1312. unsigned int max_blk_size = 0;
  1313. int irq;
  1314. int err;
  1315. int i;
  1316. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1317. if (!io)
  1318. return -EINVAL;
  1319. irq = platform_get_irq(pdev, 0);
  1320. if (irq < 0)
  1321. return irq;
  1322. regs = devm_request_and_ioremap(&pdev->dev, io);
  1323. if (!regs)
  1324. return -EBUSY;
  1325. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1326. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1327. pdata = dev_get_platdata(&pdev->dev);
  1328. if (!pdata)
  1329. pdata = dw_dma_parse_dt(pdev);
  1330. if (!pdata && autocfg) {
  1331. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1332. if (!pdata)
  1333. return -ENOMEM;
  1334. /* Fill platform data with the default values */
  1335. pdata->is_private = true;
  1336. pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
  1337. pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
  1338. } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1339. return -EINVAL;
  1340. if (autocfg)
  1341. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1342. else
  1343. nr_channels = pdata->nr_channels;
  1344. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1345. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1346. if (!dw)
  1347. return -ENOMEM;
  1348. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1349. if (IS_ERR(dw->clk))
  1350. return PTR_ERR(dw->clk);
  1351. clk_prepare_enable(dw->clk);
  1352. dw->regs = regs;
  1353. dw->sd = pdata->sd;
  1354. dw->sd_count = pdata->sd_count;
  1355. /* get hardware configuration parameters */
  1356. if (autocfg) {
  1357. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1358. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1359. for (i = 0; i < dw->nr_masters; i++) {
  1360. dw->data_width[i] =
  1361. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1362. }
  1363. } else {
  1364. dw->nr_masters = pdata->nr_masters;
  1365. memcpy(dw->data_width, pdata->data_width, 4);
  1366. }
  1367. /* Calculate all channel mask before DMA setup */
  1368. dw->all_chan_mask = (1 << nr_channels) - 1;
  1369. /* force dma off, just in case */
  1370. dw_dma_off(dw);
  1371. /* disable BLOCK interrupts as well */
  1372. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1373. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1374. "dw_dmac", dw);
  1375. if (err)
  1376. return err;
  1377. platform_set_drvdata(pdev, dw);
  1378. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1379. INIT_LIST_HEAD(&dw->dma.channels);
  1380. for (i = 0; i < nr_channels; i++) {
  1381. struct dw_dma_chan *dwc = &dw->chan[i];
  1382. int r = nr_channels - i - 1;
  1383. dwc->chan.device = &dw->dma;
  1384. dma_cookie_init(&dwc->chan);
  1385. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1386. list_add_tail(&dwc->chan.device_node,
  1387. &dw->dma.channels);
  1388. else
  1389. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1390. /* 7 is highest priority & 0 is lowest. */
  1391. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1392. dwc->priority = r;
  1393. else
  1394. dwc->priority = i;
  1395. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1396. spin_lock_init(&dwc->lock);
  1397. dwc->mask = 1 << i;
  1398. INIT_LIST_HEAD(&dwc->active_list);
  1399. INIT_LIST_HEAD(&dwc->queue);
  1400. INIT_LIST_HEAD(&dwc->free_list);
  1401. channel_clear_bit(dw, CH_EN, dwc->mask);
  1402. dwc->dw = dw;
  1403. dwc->direction = DMA_TRANS_NONE;
  1404. /* hardware configuration */
  1405. if (autocfg) {
  1406. unsigned int dwc_params;
  1407. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1408. DWC_PARAMS);
  1409. /* Decode maximum block size for given channel. The
  1410. * stored 4 bit value represents blocks from 0x00 for 3
  1411. * up to 0x0a for 4095. */
  1412. dwc->block_size =
  1413. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1414. dwc->nollp =
  1415. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1416. } else {
  1417. dwc->block_size = pdata->block_size;
  1418. /* Check if channel supports multi block transfer */
  1419. channel_writel(dwc, LLP, 0xfffffffc);
  1420. dwc->nollp =
  1421. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1422. channel_writel(dwc, LLP, 0);
  1423. }
  1424. }
  1425. /* Clear all interrupts on all channels. */
  1426. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1427. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1428. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1429. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1430. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1431. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1432. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1433. if (pdata->is_private)
  1434. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1435. dw->dma.dev = &pdev->dev;
  1436. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1437. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1438. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1439. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1440. dw->dma.device_control = dwc_control;
  1441. dw->dma.device_tx_status = dwc_tx_status;
  1442. dw->dma.device_issue_pending = dwc_issue_pending;
  1443. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1444. dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
  1445. nr_channels);
  1446. dma_async_device_register(&dw->dma);
  1447. return 0;
  1448. }
  1449. static int __devexit dw_remove(struct platform_device *pdev)
  1450. {
  1451. struct dw_dma *dw = platform_get_drvdata(pdev);
  1452. struct dw_dma_chan *dwc, *_dwc;
  1453. dw_dma_off(dw);
  1454. dma_async_device_unregister(&dw->dma);
  1455. tasklet_kill(&dw->tasklet);
  1456. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1457. chan.device_node) {
  1458. list_del(&dwc->chan.device_node);
  1459. channel_clear_bit(dw, CH_EN, dwc->mask);
  1460. }
  1461. return 0;
  1462. }
  1463. static void dw_shutdown(struct platform_device *pdev)
  1464. {
  1465. struct dw_dma *dw = platform_get_drvdata(pdev);
  1466. dw_dma_off(dw);
  1467. clk_disable_unprepare(dw->clk);
  1468. }
  1469. static int dw_suspend_noirq(struct device *dev)
  1470. {
  1471. struct platform_device *pdev = to_platform_device(dev);
  1472. struct dw_dma *dw = platform_get_drvdata(pdev);
  1473. dw_dma_off(dw);
  1474. clk_disable_unprepare(dw->clk);
  1475. return 0;
  1476. }
  1477. static int dw_resume_noirq(struct device *dev)
  1478. {
  1479. struct platform_device *pdev = to_platform_device(dev);
  1480. struct dw_dma *dw = platform_get_drvdata(pdev);
  1481. clk_prepare_enable(dw->clk);
  1482. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1483. return 0;
  1484. }
  1485. static const struct dev_pm_ops dw_dev_pm_ops = {
  1486. .suspend_noirq = dw_suspend_noirq,
  1487. .resume_noirq = dw_resume_noirq,
  1488. .freeze_noirq = dw_suspend_noirq,
  1489. .thaw_noirq = dw_resume_noirq,
  1490. .restore_noirq = dw_resume_noirq,
  1491. .poweroff_noirq = dw_suspend_noirq,
  1492. };
  1493. #ifdef CONFIG_OF
  1494. static const struct of_device_id dw_dma_id_table[] = {
  1495. { .compatible = "snps,dma-spear1340" },
  1496. {}
  1497. };
  1498. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1499. #endif
  1500. static struct platform_driver dw_driver = {
  1501. .probe = dw_probe,
  1502. .remove = dw_remove,
  1503. .shutdown = dw_shutdown,
  1504. .driver = {
  1505. .name = "dw_dmac",
  1506. .pm = &dw_dev_pm_ops,
  1507. .of_match_table = of_match_ptr(dw_dma_id_table),
  1508. },
  1509. };
  1510. static int __init dw_init(void)
  1511. {
  1512. return platform_driver_register(&dw_driver);
  1513. }
  1514. subsys_initcall(dw_init);
  1515. static void __exit dw_exit(void)
  1516. {
  1517. platform_driver_unregister(&dw_driver);
  1518. }
  1519. module_exit(dw_exit);
  1520. MODULE_LICENSE("GPL v2");
  1521. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1522. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1523. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");