nand_regs.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * NAND Flash Controller Device Driver
  3. * Copyright (c) 2009, Intel Corporation and its suppliers.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. #define DEVICE_RESET 0x0
  20. #define DEVICE_RESET__BANK0 0x0001
  21. #define DEVICE_RESET__BANK1 0x0002
  22. #define DEVICE_RESET__BANK2 0x0004
  23. #define DEVICE_RESET__BANK3 0x0008
  24. #define TRANSFER_SPARE_REG 0x10
  25. #define TRANSFER_SPARE_REG__FLAG 0x0001
  26. #define LOAD_WAIT_CNT 0x20
  27. #define LOAD_WAIT_CNT__VALUE 0xffff
  28. #define PROGRAM_WAIT_CNT 0x30
  29. #define PROGRAM_WAIT_CNT__VALUE 0xffff
  30. #define ERASE_WAIT_CNT 0x40
  31. #define ERASE_WAIT_CNT__VALUE 0xffff
  32. #define INT_MON_CYCCNT 0x50
  33. #define INT_MON_CYCCNT__VALUE 0xffff
  34. #define RB_PIN_ENABLED 0x60
  35. #define RB_PIN_ENABLED__BANK0 0x0001
  36. #define RB_PIN_ENABLED__BANK1 0x0002
  37. #define RB_PIN_ENABLED__BANK2 0x0004
  38. #define RB_PIN_ENABLED__BANK3 0x0008
  39. #define MULTIPLANE_OPERATION 0x70
  40. #define MULTIPLANE_OPERATION__FLAG 0x0001
  41. #define MULTIPLANE_READ_ENABLE 0x80
  42. #define MULTIPLANE_READ_ENABLE__FLAG 0x0001
  43. #define COPYBACK_DISABLE 0x90
  44. #define COPYBACK_DISABLE__FLAG 0x0001
  45. #define CACHE_WRITE_ENABLE 0xa0
  46. #define CACHE_WRITE_ENABLE__FLAG 0x0001
  47. #define CACHE_READ_ENABLE 0xb0
  48. #define CACHE_READ_ENABLE__FLAG 0x0001
  49. #define PREFETCH_MODE 0xc0
  50. #define PREFETCH_MODE__PREFETCH_EN 0x0001
  51. #define PREFETCH_MODE__PREFETCH_BURST_LENGTH 0xfff0
  52. #define CHIP_ENABLE_DONT_CARE 0xd0
  53. #define CHIP_EN_DONT_CARE__FLAG 0x01
  54. #define ECC_ENABLE 0xe0
  55. #define ECC_ENABLE__FLAG 0x0001
  56. #define GLOBAL_INT_ENABLE 0xf0
  57. #define GLOBAL_INT_EN_FLAG 0x01
  58. #define WE_2_RE 0x100
  59. #define WE_2_RE__VALUE 0x003f
  60. #define ADDR_2_DATA 0x110
  61. #define ADDR_2_DATA__VALUE 0x003f
  62. #define RE_2_WE 0x120
  63. #define RE_2_WE__VALUE 0x003f
  64. #define ACC_CLKS 0x130
  65. #define ACC_CLKS__VALUE 0x000f
  66. #define NUMBER_OF_PLANES 0x140
  67. #define NUMBER_OF_PLANES__VALUE 0x0007
  68. #define PAGES_PER_BLOCK 0x150
  69. #define PAGES_PER_BLOCK__VALUE 0xffff
  70. #define DEVICE_WIDTH 0x160
  71. #define DEVICE_WIDTH__VALUE 0x0003
  72. #define DEVICE_MAIN_AREA_SIZE 0x170
  73. #define DEVICE_MAIN_AREA_SIZE__VALUE 0xffff
  74. #define DEVICE_SPARE_AREA_SIZE 0x180
  75. #define DEVICE_SPARE_AREA_SIZE__VALUE 0xffff
  76. #define TWO_ROW_ADDR_CYCLES 0x190
  77. #define TWO_ROW_ADDR_CYCLES__FLAG 0x0001
  78. #define MULTIPLANE_ADDR_RESTRICT 0x1a0
  79. #define MULTIPLANE_ADDR_RESTRICT__FLAG 0x0001
  80. #define ECC_CORRECTION 0x1b0
  81. #define ECC_CORRECTION__VALUE 0x001f
  82. #define READ_MODE 0x1c0
  83. #define READ_MODE__VALUE 0x000f
  84. #define WRITE_MODE 0x1d0
  85. #define WRITE_MODE__VALUE 0x000f
  86. #define COPYBACK_MODE 0x1e0
  87. #define COPYBACK_MODE__VALUE 0x000f
  88. #define RDWR_EN_LO_CNT 0x1f0
  89. #define RDWR_EN_LO_CNT__VALUE 0x001f
  90. #define RDWR_EN_HI_CNT 0x200
  91. #define RDWR_EN_HI_CNT__VALUE 0x001f
  92. #define MAX_RD_DELAY 0x210
  93. #define MAX_RD_DELAY__VALUE 0x000f
  94. #define CS_SETUP_CNT 0x220
  95. #define CS_SETUP_CNT__VALUE 0x001f
  96. #define SPARE_AREA_SKIP_BYTES 0x230
  97. #define SPARE_AREA_SKIP_BYTES__VALUE 0x003f
  98. #define SPARE_AREA_MARKER 0x240
  99. #define SPARE_AREA_MARKER__VALUE 0xffff
  100. #define DEVICES_CONNECTED 0x250
  101. #define DEVICES_CONNECTED__VALUE 0x0007
  102. #define DIE_MASK 0x260
  103. #define DIE_MASK__VALUE 0x00ff
  104. #define FIRST_BLOCK_OF_NEXT_PLANE 0x270
  105. #define FIRST_BLOCK_OF_NEXT_PLANE__VALUE 0xffff
  106. #define WRITE_PROTECT 0x280
  107. #define WRITE_PROTECT__FLAG 0x0001
  108. #define RE_2_RE 0x290
  109. #define RE_2_RE__VALUE 0x003f
  110. #define MANUFACTURER_ID 0x300
  111. #define MANUFACTURER_ID__VALUE 0x00ff
  112. #define DEVICE_ID 0x310
  113. #define DEVICE_ID__VALUE 0x00ff
  114. #define DEVICE_PARAM_0 0x320
  115. #define DEVICE_PARAM_0__VALUE 0x00ff
  116. #define DEVICE_PARAM_1 0x330
  117. #define DEVICE_PARAM_1__VALUE 0x00ff
  118. #define DEVICE_PARAM_2 0x340
  119. #define DEVICE_PARAM_2__VALUE 0x00ff
  120. #define LOGICAL_PAGE_DATA_SIZE 0x350
  121. #define LOGICAL_PAGE_DATA_SIZE__VALUE 0xffff
  122. #define LOGICAL_PAGE_SPARE_SIZE 0x360
  123. #define LOGICAL_PAGE_SPARE_SIZE__VALUE 0xffff
  124. #define REVISION 0x370
  125. #define REVISION__VALUE 0xffff
  126. #define ONFI_DEVICE_FEATURES 0x380
  127. #define ONFI_DEVICE_FEATURES__VALUE 0x003f
  128. #define ONFI_OPTIONAL_COMMANDS 0x390
  129. #define ONFI_OPTIONAL_COMMANDS__VALUE 0x003f
  130. #define ONFI_TIMING_MODE 0x3a0
  131. #define ONFI_TIMING_MODE__VALUE 0x003f
  132. #define ONFI_PGM_CACHE_TIMING_MODE 0x3b0
  133. #define ONFI_PGM_CACHE_TIMING_MODE__VALUE 0x003f
  134. #define ONFI_DEVICE_NO_OF_LUNS 0x3c0
  135. #define ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS 0x00ff
  136. #define ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE 0x0100
  137. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L 0x3d0
  138. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE 0xffff
  139. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U 0x3e0
  140. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE 0xffff
  141. #define FEATURES 0x3f0
  142. #define FEATURES__N_BANKS 0x0003
  143. #define FEATURES__ECC_MAX_ERR 0x003c
  144. #define FEATURES__DMA 0x0040
  145. #define FEATURES__CMD_DMA 0x0080
  146. #define FEATURES__PARTITION 0x0100
  147. #define FEATURES__XDMA_SIDEBAND 0x0200
  148. #define FEATURES__GPREG 0x0400
  149. #define FEATURES__INDEX_ADDR 0x0800
  150. #define TRANSFER_MODE 0x400
  151. #define TRANSFER_MODE__VALUE 0x0003
  152. #define INTR_STATUS0 0x410
  153. #define INTR_STATUS0__ECC_TRANSACTION_DONE 0x0001
  154. #define INTR_STATUS0__ECC_ERR 0x0002
  155. #define INTR_STATUS0__DMA_CMD_COMP 0x0004
  156. #define INTR_STATUS0__TIME_OUT 0x0008
  157. #define INTR_STATUS0__PROGRAM_FAIL 0x0010
  158. #define INTR_STATUS0__ERASE_FAIL 0x0020
  159. #define INTR_STATUS0__LOAD_COMP 0x0040
  160. #define INTR_STATUS0__PROGRAM_COMP 0x0080
  161. #define INTR_STATUS0__ERASE_COMP 0x0100
  162. #define INTR_STATUS0__PIPE_CPYBCK_CMD_COMP 0x0200
  163. #define INTR_STATUS0__LOCKED_BLK 0x0400
  164. #define INTR_STATUS0__UNSUP_CMD 0x0800
  165. #define INTR_STATUS0__INT_ACT 0x1000
  166. #define INTR_STATUS0__RST_COMP 0x2000
  167. #define INTR_STATUS0__PIPE_CMD_ERR 0x4000
  168. #define INTR_STATUS0__PAGE_XFER_INC 0x8000
  169. #define INTR_EN0 0x420
  170. #define INTR_EN0__ECC_TRANSACTION_DONE 0x0001
  171. #define INTR_EN0__ECC_ERR 0x0002
  172. #define INTR_EN0__DMA_CMD_COMP 0x0004
  173. #define INTR_EN0__TIME_OUT 0x0008
  174. #define INTR_EN0__PROGRAM_FAIL 0x0010
  175. #define INTR_EN0__ERASE_FAIL 0x0020
  176. #define INTR_EN0__LOAD_COMP 0x0040
  177. #define INTR_EN0__PROGRAM_COMP 0x0080
  178. #define INTR_EN0__ERASE_COMP 0x0100
  179. #define INTR_EN0__PIPE_CPYBCK_CMD_COMP 0x0200
  180. #define INTR_EN0__LOCKED_BLK 0x0400
  181. #define INTR_EN0__UNSUP_CMD 0x0800
  182. #define INTR_EN0__INT_ACT 0x1000
  183. #define INTR_EN0__RST_COMP 0x2000
  184. #define INTR_EN0__PIPE_CMD_ERR 0x4000
  185. #define INTR_EN0__PAGE_XFER_INC 0x8000
  186. #define PAGE_CNT0 0x430
  187. #define PAGE_CNT0__VALUE 0x00ff
  188. #define ERR_PAGE_ADDR0 0x440
  189. #define ERR_PAGE_ADDR0__VALUE 0xffff
  190. #define ERR_BLOCK_ADDR0 0x450
  191. #define ERR_BLOCK_ADDR0__VALUE 0xffff
  192. #define INTR_STATUS1 0x460
  193. #define INTR_STATUS1__ECC_TRANSACTION_DONE 0x0001
  194. #define INTR_STATUS1__ECC_ERR 0x0002
  195. #define INTR_STATUS1__DMA_CMD_COMP 0x0004
  196. #define INTR_STATUS1__TIME_OUT 0x0008
  197. #define INTR_STATUS1__PROGRAM_FAIL 0x0010
  198. #define INTR_STATUS1__ERASE_FAIL 0x0020
  199. #define INTR_STATUS1__LOAD_COMP 0x0040
  200. #define INTR_STATUS1__PROGRAM_COMP 0x0080
  201. #define INTR_STATUS1__ERASE_COMP 0x0100
  202. #define INTR_STATUS1__PIPE_CPYBCK_CMD_COMP 0x0200
  203. #define INTR_STATUS1__LOCKED_BLK 0x0400
  204. #define INTR_STATUS1__UNSUP_CMD 0x0800
  205. #define INTR_STATUS1__INT_ACT 0x1000
  206. #define INTR_STATUS1__RST_COMP 0x2000
  207. #define INTR_STATUS1__PIPE_CMD_ERR 0x4000
  208. #define INTR_STATUS1__PAGE_XFER_INC 0x8000
  209. #define INTR_EN1 0x470
  210. #define INTR_EN1__ECC_TRANSACTION_DONE 0x0001
  211. #define INTR_EN1__ECC_ERR 0x0002
  212. #define INTR_EN1__DMA_CMD_COMP 0x0004
  213. #define INTR_EN1__TIME_OUT 0x0008
  214. #define INTR_EN1__PROGRAM_FAIL 0x0010
  215. #define INTR_EN1__ERASE_FAIL 0x0020
  216. #define INTR_EN1__LOAD_COMP 0x0040
  217. #define INTR_EN1__PROGRAM_COMP 0x0080
  218. #define INTR_EN1__ERASE_COMP 0x0100
  219. #define INTR_EN1__PIPE_CPYBCK_CMD_COMP 0x0200
  220. #define INTR_EN1__LOCKED_BLK 0x0400
  221. #define INTR_EN1__UNSUP_CMD 0x0800
  222. #define INTR_EN1__INT_ACT 0x1000
  223. #define INTR_EN1__RST_COMP 0x2000
  224. #define INTR_EN1__PIPE_CMD_ERR 0x4000
  225. #define INTR_EN1__PAGE_XFER_INC 0x8000
  226. #define PAGE_CNT1 0x480
  227. #define PAGE_CNT1__VALUE 0x00ff
  228. #define ERR_PAGE_ADDR1 0x490
  229. #define ERR_PAGE_ADDR1__VALUE 0xffff
  230. #define ERR_BLOCK_ADDR1 0x4a0
  231. #define ERR_BLOCK_ADDR1__VALUE 0xffff
  232. #define INTR_STATUS2 0x4b0
  233. #define INTR_STATUS2__ECC_TRANSACTION_DONE 0x0001
  234. #define INTR_STATUS2__ECC_ERR 0x0002
  235. #define INTR_STATUS2__DMA_CMD_COMP 0x0004
  236. #define INTR_STATUS2__TIME_OUT 0x0008
  237. #define INTR_STATUS2__PROGRAM_FAIL 0x0010
  238. #define INTR_STATUS2__ERASE_FAIL 0x0020
  239. #define INTR_STATUS2__LOAD_COMP 0x0040
  240. #define INTR_STATUS2__PROGRAM_COMP 0x0080
  241. #define INTR_STATUS2__ERASE_COMP 0x0100
  242. #define INTR_STATUS2__PIPE_CPYBCK_CMD_COMP 0x0200
  243. #define INTR_STATUS2__LOCKED_BLK 0x0400
  244. #define INTR_STATUS2__UNSUP_CMD 0x0800
  245. #define INTR_STATUS2__INT_ACT 0x1000
  246. #define INTR_STATUS2__RST_COMP 0x2000
  247. #define INTR_STATUS2__PIPE_CMD_ERR 0x4000
  248. #define INTR_STATUS2__PAGE_XFER_INC 0x8000
  249. #define INTR_EN2 0x4c0
  250. #define INTR_EN2__ECC_TRANSACTION_DONE 0x0001
  251. #define INTR_EN2__ECC_ERR 0x0002
  252. #define INTR_EN2__DMA_CMD_COMP 0x0004
  253. #define INTR_EN2__TIME_OUT 0x0008
  254. #define INTR_EN2__PROGRAM_FAIL 0x0010
  255. #define INTR_EN2__ERASE_FAIL 0x0020
  256. #define INTR_EN2__LOAD_COMP 0x0040
  257. #define INTR_EN2__PROGRAM_COMP 0x0080
  258. #define INTR_EN2__ERASE_COMP 0x0100
  259. #define INTR_EN2__PIPE_CPYBCK_CMD_COMP 0x0200
  260. #define INTR_EN2__LOCKED_BLK 0x0400
  261. #define INTR_EN2__UNSUP_CMD 0x0800
  262. #define INTR_EN2__INT_ACT 0x1000
  263. #define INTR_EN2__RST_COMP 0x2000
  264. #define INTR_EN2__PIPE_CMD_ERR 0x4000
  265. #define INTR_EN2__PAGE_XFER_INC 0x8000
  266. #define PAGE_CNT2 0x4d0
  267. #define PAGE_CNT2__VALUE 0x00ff
  268. #define ERR_PAGE_ADDR2 0x4e0
  269. #define ERR_PAGE_ADDR2__VALUE 0xffff
  270. #define ERR_BLOCK_ADDR2 0x4f0
  271. #define ERR_BLOCK_ADDR2__VALUE 0xffff
  272. #define INTR_STATUS3 0x500
  273. #define INTR_STATUS3__ECC_TRANSACTION_DONE 0x0001
  274. #define INTR_STATUS3__ECC_ERR 0x0002
  275. #define INTR_STATUS3__DMA_CMD_COMP 0x0004
  276. #define INTR_STATUS3__TIME_OUT 0x0008
  277. #define INTR_STATUS3__PROGRAM_FAIL 0x0010
  278. #define INTR_STATUS3__ERASE_FAIL 0x0020
  279. #define INTR_STATUS3__LOAD_COMP 0x0040
  280. #define INTR_STATUS3__PROGRAM_COMP 0x0080
  281. #define INTR_STATUS3__ERASE_COMP 0x0100
  282. #define INTR_STATUS3__PIPE_CPYBCK_CMD_COMP 0x0200
  283. #define INTR_STATUS3__LOCKED_BLK 0x0400
  284. #define INTR_STATUS3__UNSUP_CMD 0x0800
  285. #define INTR_STATUS3__INT_ACT 0x1000
  286. #define INTR_STATUS3__RST_COMP 0x2000
  287. #define INTR_STATUS3__PIPE_CMD_ERR 0x4000
  288. #define INTR_STATUS3__PAGE_XFER_INC 0x8000
  289. #define INTR_EN3 0x510
  290. #define INTR_EN3__ECC_TRANSACTION_DONE 0x0001
  291. #define INTR_EN3__ECC_ERR 0x0002
  292. #define INTR_EN3__DMA_CMD_COMP 0x0004
  293. #define INTR_EN3__TIME_OUT 0x0008
  294. #define INTR_EN3__PROGRAM_FAIL 0x0010
  295. #define INTR_EN3__ERASE_FAIL 0x0020
  296. #define INTR_EN3__LOAD_COMP 0x0040
  297. #define INTR_EN3__PROGRAM_COMP 0x0080
  298. #define INTR_EN3__ERASE_COMP 0x0100
  299. #define INTR_EN3__PIPE_CPYBCK_CMD_COMP 0x0200
  300. #define INTR_EN3__LOCKED_BLK 0x0400
  301. #define INTR_EN3__UNSUP_CMD 0x0800
  302. #define INTR_EN3__INT_ACT 0x1000
  303. #define INTR_EN3__RST_COMP 0x2000
  304. #define INTR_EN3__PIPE_CMD_ERR 0x4000
  305. #define INTR_EN3__PAGE_XFER_INC 0x8000
  306. #define PAGE_CNT3 0x520
  307. #define PAGE_CNT3__VALUE 0x00ff
  308. #define ERR_PAGE_ADDR3 0x530
  309. #define ERR_PAGE_ADDR3__VALUE 0xffff
  310. #define ERR_BLOCK_ADDR3 0x540
  311. #define ERR_BLOCK_ADDR3__VALUE 0xffff
  312. #define DATA_INTR 0x550
  313. #define DATA_INTR__WRITE_SPACE_AV 0x0001
  314. #define DATA_INTR__READ_DATA_AV 0x0002
  315. #define DATA_INTR_EN 0x560
  316. #define DATA_INTR_EN__WRITE_SPACE_AV 0x0001
  317. #define DATA_INTR_EN__READ_DATA_AV 0x0002
  318. #define GPREG_0 0x570
  319. #define GPREG_0__VALUE 0xffff
  320. #define GPREG_1 0x580
  321. #define GPREG_1__VALUE 0xffff
  322. #define GPREG_2 0x590
  323. #define GPREG_2__VALUE 0xffff
  324. #define GPREG_3 0x5a0
  325. #define GPREG_3__VALUE 0xffff
  326. #define ECC_THRESHOLD 0x600
  327. #define ECC_THRESHOLD__VALUE 0x03ff
  328. #define ECC_ERROR_BLOCK_ADDRESS 0x610
  329. #define ECC_ERROR_BLOCK_ADDRESS__VALUE 0xffff
  330. #define ECC_ERROR_PAGE_ADDRESS 0x620
  331. #define ECC_ERROR_PAGE_ADDRESS__VALUE 0x0fff
  332. #define ECC_ERROR_PAGE_ADDRESS__BANK 0xf000
  333. #define ECC_ERROR_ADDRESS 0x630
  334. #define ECC_ERROR_ADDRESS__OFFSET 0x0fff
  335. #define ECC_ERROR_ADDRESS__SECTOR_NR 0xf000
  336. #define ERR_CORRECTION_INFO 0x640
  337. #define ERR_CORRECTION_INFO__BYTEMASK 0x00ff
  338. #define ERR_CORRECTION_INFO__DEVICE_NR 0x0f00
  339. #define ERR_CORRECTION_INFO__ERROR_TYPE 0x4000
  340. #define ERR_CORRECTION_INFO__LAST_ERR_INFO 0x8000
  341. #define DMA_ENABLE 0x700
  342. #define DMA_ENABLE__FLAG 0x0001
  343. #define IGNORE_ECC_DONE 0x710
  344. #define IGNORE_ECC_DONE__FLAG 0x0001
  345. #define DMA_INTR 0x720
  346. #define DMA_INTR__TARGET_ERROR 0x0001
  347. #define DMA_INTR__DESC_COMP_CHANNEL0 0x0002
  348. #define DMA_INTR__DESC_COMP_CHANNEL1 0x0004
  349. #define DMA_INTR__DESC_COMP_CHANNEL2 0x0008
  350. #define DMA_INTR__DESC_COMP_CHANNEL3 0x0010
  351. #define DMA_INTR__MEMCOPY_DESC_COMP 0x0020
  352. #define DMA_INTR_EN 0x730
  353. #define DMA_INTR_EN__TARGET_ERROR 0x0001
  354. #define DMA_INTR_EN__DESC_COMP_CHANNEL0 0x0002
  355. #define DMA_INTR_EN__DESC_COMP_CHANNEL1 0x0004
  356. #define DMA_INTR_EN__DESC_COMP_CHANNEL2 0x0008
  357. #define DMA_INTR_EN__DESC_COMP_CHANNEL3 0x0010
  358. #define DMA_INTR_EN__MEMCOPY_DESC_COMP 0x0020
  359. #define TARGET_ERR_ADDR_LO 0x740
  360. #define TARGET_ERR_ADDR_LO__VALUE 0xffff
  361. #define TARGET_ERR_ADDR_HI 0x750
  362. #define TARGET_ERR_ADDR_HI__VALUE 0xffff
  363. #define CHNL_ACTIVE 0x760
  364. #define CHNL_ACTIVE__CHANNEL0 0x0001
  365. #define CHNL_ACTIVE__CHANNEL1 0x0002
  366. #define CHNL_ACTIVE__CHANNEL2 0x0004
  367. #define CHNL_ACTIVE__CHANNEL3 0x0008
  368. #define ACTIVE_SRC_ID 0x800
  369. #define ACTIVE_SRC_ID__VALUE 0x00ff
  370. #define PTN_INTR 0x810
  371. #define PTN_INTR__CONFIG_ERROR 0x0001
  372. #define PTN_INTR__ACCESS_ERROR_BANK0 0x0002
  373. #define PTN_INTR__ACCESS_ERROR_BANK1 0x0004
  374. #define PTN_INTR__ACCESS_ERROR_BANK2 0x0008
  375. #define PTN_INTR__ACCESS_ERROR_BANK3 0x0010
  376. #define PTN_INTR__REG_ACCESS_ERROR 0x0020
  377. #define PTN_INTR_EN 0x820
  378. #define PTN_INTR_EN__CONFIG_ERROR 0x0001
  379. #define PTN_INTR_EN__ACCESS_ERROR_BANK0 0x0002
  380. #define PTN_INTR_EN__ACCESS_ERROR_BANK1 0x0004
  381. #define PTN_INTR_EN__ACCESS_ERROR_BANK2 0x0008
  382. #define PTN_INTR_EN__ACCESS_ERROR_BANK3 0x0010
  383. #define PTN_INTR_EN__REG_ACCESS_ERROR 0x0020
  384. #define PERM_SRC_ID_0 0x830
  385. #define PERM_SRC_ID_0__SRCID 0x00ff
  386. #define PERM_SRC_ID_0__DIRECT_ACCESS_ACTIVE 0x0800
  387. #define PERM_SRC_ID_0__WRITE_ACTIVE 0x2000
  388. #define PERM_SRC_ID_0__READ_ACTIVE 0x4000
  389. #define PERM_SRC_ID_0__PARTITION_VALID 0x8000
  390. #define MIN_BLK_ADDR_0 0x840
  391. #define MIN_BLK_ADDR_0__VALUE 0xffff
  392. #define MAX_BLK_ADDR_0 0x850
  393. #define MAX_BLK_ADDR_0__VALUE 0xffff
  394. #define MIN_MAX_BANK_0 0x860
  395. #define MIN_MAX_BANK_0__MIN_VALUE 0x0003
  396. #define MIN_MAX_BANK_0__MAX_VALUE 0x000c
  397. #define PERM_SRC_ID_1 0x870
  398. #define PERM_SRC_ID_1__SRCID 0x00ff
  399. #define PERM_SRC_ID_1__DIRECT_ACCESS_ACTIVE 0x0800
  400. #define PERM_SRC_ID_1__WRITE_ACTIVE 0x2000
  401. #define PERM_SRC_ID_1__READ_ACTIVE 0x4000
  402. #define PERM_SRC_ID_1__PARTITION_VALID 0x8000
  403. #define MIN_BLK_ADDR_1 0x880
  404. #define MIN_BLK_ADDR_1__VALUE 0xffff
  405. #define MAX_BLK_ADDR_1 0x890
  406. #define MAX_BLK_ADDR_1__VALUE 0xffff
  407. #define MIN_MAX_BANK_1 0x8a0
  408. #define MIN_MAX_BANK_1__MIN_VALUE 0x0003
  409. #define MIN_MAX_BANK_1__MAX_VALUE 0x000c
  410. #define PERM_SRC_ID_2 0x8b0
  411. #define PERM_SRC_ID_2__SRCID 0x00ff
  412. #define PERM_SRC_ID_2__DIRECT_ACCESS_ACTIVE 0x0800
  413. #define PERM_SRC_ID_2__WRITE_ACTIVE 0x2000
  414. #define PERM_SRC_ID_2__READ_ACTIVE 0x4000
  415. #define PERM_SRC_ID_2__PARTITION_VALID 0x8000
  416. #define MIN_BLK_ADDR_2 0x8c0
  417. #define MIN_BLK_ADDR_2__VALUE 0xffff
  418. #define MAX_BLK_ADDR_2 0x8d0
  419. #define MAX_BLK_ADDR_2__VALUE 0xffff
  420. #define MIN_MAX_BANK_2 0x8e0
  421. #define MIN_MAX_BANK_2__MIN_VALUE 0x0003
  422. #define MIN_MAX_BANK_2__MAX_VALUE 0x000c
  423. #define PERM_SRC_ID_3 0x8f0
  424. #define PERM_SRC_ID_3__SRCID 0x00ff
  425. #define PERM_SRC_ID_3__DIRECT_ACCESS_ACTIVE 0x0800
  426. #define PERM_SRC_ID_3__WRITE_ACTIVE 0x2000
  427. #define PERM_SRC_ID_3__READ_ACTIVE 0x4000
  428. #define PERM_SRC_ID_3__PARTITION_VALID 0x8000
  429. #define MIN_BLK_ADDR_3 0x900
  430. #define MIN_BLK_ADDR_3__VALUE 0xffff
  431. #define MAX_BLK_ADDR_3 0x910
  432. #define MAX_BLK_ADDR_3__VALUE 0xffff
  433. #define MIN_MAX_BANK_3 0x920
  434. #define MIN_MAX_BANK_3__MIN_VALUE 0x0003
  435. #define MIN_MAX_BANK_3__MAX_VALUE 0x000c
  436. #define PERM_SRC_ID_4 0x930
  437. #define PERM_SRC_ID_4__SRCID 0x00ff
  438. #define PERM_SRC_ID_4__DIRECT_ACCESS_ACTIVE 0x0800
  439. #define PERM_SRC_ID_4__WRITE_ACTIVE 0x2000
  440. #define PERM_SRC_ID_4__READ_ACTIVE 0x4000
  441. #define PERM_SRC_ID_4__PARTITION_VALID 0x8000
  442. #define MIN_BLK_ADDR_4 0x940
  443. #define MIN_BLK_ADDR_4__VALUE 0xffff
  444. #define MAX_BLK_ADDR_4 0x950
  445. #define MAX_BLK_ADDR_4__VALUE 0xffff
  446. #define MIN_MAX_BANK_4 0x960
  447. #define MIN_MAX_BANK_4__MIN_VALUE 0x0003
  448. #define MIN_MAX_BANK_4__MAX_VALUE 0x000c
  449. #define PERM_SRC_ID_5 0x970
  450. #define PERM_SRC_ID_5__SRCID 0x00ff
  451. #define PERM_SRC_ID_5__DIRECT_ACCESS_ACTIVE 0x0800
  452. #define PERM_SRC_ID_5__WRITE_ACTIVE 0x2000
  453. #define PERM_SRC_ID_5__READ_ACTIVE 0x4000
  454. #define PERM_SRC_ID_5__PARTITION_VALID 0x8000
  455. #define MIN_BLK_ADDR_5 0x980
  456. #define MIN_BLK_ADDR_5__VALUE 0xffff
  457. #define MAX_BLK_ADDR_5 0x990
  458. #define MAX_BLK_ADDR_5__VALUE 0xffff
  459. #define MIN_MAX_BANK_5 0x9a0
  460. #define MIN_MAX_BANK_5__MIN_VALUE 0x0003
  461. #define MIN_MAX_BANK_5__MAX_VALUE 0x000c
  462. #define PERM_SRC_ID_6 0x9b0
  463. #define PERM_SRC_ID_6__SRCID 0x00ff
  464. #define PERM_SRC_ID_6__DIRECT_ACCESS_ACTIVE 0x0800
  465. #define PERM_SRC_ID_6__WRITE_ACTIVE 0x2000
  466. #define PERM_SRC_ID_6__READ_ACTIVE 0x4000
  467. #define PERM_SRC_ID_6__PARTITION_VALID 0x8000
  468. #define MIN_BLK_ADDR_6 0x9c0
  469. #define MIN_BLK_ADDR_6__VALUE 0xffff
  470. #define MAX_BLK_ADDR_6 0x9d0
  471. #define MAX_BLK_ADDR_6__VALUE 0xffff
  472. #define MIN_MAX_BANK_6 0x9e0
  473. #define MIN_MAX_BANK_6__MIN_VALUE 0x0003
  474. #define MIN_MAX_BANK_6__MAX_VALUE 0x000c
  475. #define PERM_SRC_ID_7 0x9f0
  476. #define PERM_SRC_ID_7__SRCID 0x00ff
  477. #define PERM_SRC_ID_7__DIRECT_ACCESS_ACTIVE 0x0800
  478. #define PERM_SRC_ID_7__WRITE_ACTIVE 0x2000
  479. #define PERM_SRC_ID_7__READ_ACTIVE 0x4000
  480. #define PERM_SRC_ID_7__PARTITION_VALID 0x8000
  481. #define MIN_BLK_ADDR_7 0xa00
  482. #define MIN_BLK_ADDR_7__VALUE 0xffff
  483. #define MAX_BLK_ADDR_7 0xa10
  484. #define MAX_BLK_ADDR_7__VALUE 0xffff
  485. #define MIN_MAX_BANK_7 0xa20
  486. #define MIN_MAX_BANK_7__MIN_VALUE 0x0003
  487. #define MIN_MAX_BANK_7__MAX_VALUE 0x000c