emulate.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define GroupMask (7<<14) /* Opcode uses one of the group mechanisms */
  73. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  74. #define GroupDual (2<<14) /* Alternate decoding of mod == 3 */
  75. #define Prefix (3<<14) /* Instruction varies with 66/f2/f3 prefix */
  76. #define RMExt (4<<14) /* Opcode extension in ModRM r/m if mod == 3 */
  77. #define Sse (1<<17) /* SSE Vector instruction */
  78. /* Misc flags */
  79. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  80. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  81. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  82. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Imm (4<<29)
  93. #define Src2Mask (7<<29)
  94. #define X2(x...) x, x
  95. #define X3(x...) X2(x), x
  96. #define X4(x...) X2(x), X2(x)
  97. #define X5(x...) X4(x), x
  98. #define X6(x...) X4(x), X2(x)
  99. #define X7(x...) X4(x), X3(x)
  100. #define X8(x...) X4(x), X4(x)
  101. #define X16(x...) X8(x), X8(x)
  102. struct opcode {
  103. u32 flags;
  104. u8 intercept;
  105. union {
  106. int (*execute)(struct x86_emulate_ctxt *ctxt);
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. struct gprefix *gprefix;
  110. } u;
  111. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  112. };
  113. struct group_dual {
  114. struct opcode mod012[8];
  115. struct opcode mod3[8];
  116. };
  117. struct gprefix {
  118. struct opcode pfx_no;
  119. struct opcode pfx_66;
  120. struct opcode pfx_f2;
  121. struct opcode pfx_f3;
  122. };
  123. /* EFLAGS bit definitions. */
  124. #define EFLG_ID (1<<21)
  125. #define EFLG_VIP (1<<20)
  126. #define EFLG_VIF (1<<19)
  127. #define EFLG_AC (1<<18)
  128. #define EFLG_VM (1<<17)
  129. #define EFLG_RF (1<<16)
  130. #define EFLG_IOPL (3<<12)
  131. #define EFLG_NT (1<<14)
  132. #define EFLG_OF (1<<11)
  133. #define EFLG_DF (1<<10)
  134. #define EFLG_IF (1<<9)
  135. #define EFLG_TF (1<<8)
  136. #define EFLG_SF (1<<7)
  137. #define EFLG_ZF (1<<6)
  138. #define EFLG_AF (1<<4)
  139. #define EFLG_PF (1<<2)
  140. #define EFLG_CF (1<<0)
  141. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  142. #define EFLG_RESERVED_ONE_MASK 2
  143. /*
  144. * Instruction emulation:
  145. * Most instructions are emulated directly via a fragment of inline assembly
  146. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  147. * any modified flags.
  148. */
  149. #if defined(CONFIG_X86_64)
  150. #define _LO32 "k" /* force 32-bit operand */
  151. #define _STK "%%rsp" /* stack pointer */
  152. #elif defined(__i386__)
  153. #define _LO32 "" /* force 32-bit operand */
  154. #define _STK "%%esp" /* stack pointer */
  155. #endif
  156. /*
  157. * These EFLAGS bits are restored from saved value during emulation, and
  158. * any changes are written back to the saved value after emulation.
  159. */
  160. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  161. /* Before executing instruction: restore necessary bits in EFLAGS. */
  162. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  163. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  164. "movl %"_sav",%"_LO32 _tmp"; " \
  165. "push %"_tmp"; " \
  166. "push %"_tmp"; " \
  167. "movl %"_msk",%"_LO32 _tmp"; " \
  168. "andl %"_LO32 _tmp",("_STK"); " \
  169. "pushf; " \
  170. "notl %"_LO32 _tmp"; " \
  171. "andl %"_LO32 _tmp",("_STK"); " \
  172. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  173. "pop %"_tmp"; " \
  174. "orl %"_LO32 _tmp",("_STK"); " \
  175. "popf; " \
  176. "pop %"_sav"; "
  177. /* After executing instruction: write-back necessary bits in EFLAGS. */
  178. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  179. /* _sav |= EFLAGS & _msk; */ \
  180. "pushf; " \
  181. "pop %"_tmp"; " \
  182. "andl %"_msk",%"_LO32 _tmp"; " \
  183. "orl %"_LO32 _tmp",%"_sav"; "
  184. #ifdef CONFIG_X86_64
  185. #define ON64(x) x
  186. #else
  187. #define ON64(x)
  188. #endif
  189. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  190. do { \
  191. __asm__ __volatile__ ( \
  192. _PRE_EFLAGS("0", "4", "2") \
  193. _op _suffix " %"_x"3,%1; " \
  194. _POST_EFLAGS("0", "4", "2") \
  195. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  196. "=&r" (_tmp) \
  197. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  198. } while (0)
  199. /* Raw emulation: instruction has two explicit operands. */
  200. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  201. do { \
  202. unsigned long _tmp; \
  203. \
  204. switch ((_dst).bytes) { \
  205. case 2: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  207. break; \
  208. case 4: \
  209. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  210. break; \
  211. case 8: \
  212. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  213. break; \
  214. } \
  215. } while (0)
  216. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  217. do { \
  218. unsigned long _tmp; \
  219. switch ((_dst).bytes) { \
  220. case 1: \
  221. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  222. break; \
  223. default: \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. _wx, _wy, _lx, _ly, _qx, _qy); \
  226. break; \
  227. } \
  228. } while (0)
  229. /* Source operand is byte-sized and may be restricted to just %cl. */
  230. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  231. __emulate_2op(_op, _src, _dst, _eflags, \
  232. "b", "c", "b", "c", "b", "c", "b", "c")
  233. /* Source operand is byte, word, long or quad sized. */
  234. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  235. __emulate_2op(_op, _src, _dst, _eflags, \
  236. "b", "q", "w", "r", _LO32, "r", "", "r")
  237. /* Source operand is word, long or quad sized. */
  238. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  239. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  240. "w", "r", _LO32, "r", "", "r")
  241. /* Instruction has three operands and one operand is stored in ECX register */
  242. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  243. do { \
  244. unsigned long _tmp; \
  245. _type _clv = (_cl).val; \
  246. _type _srcv = (_src).val; \
  247. _type _dstv = (_dst).val; \
  248. \
  249. __asm__ __volatile__ ( \
  250. _PRE_EFLAGS("0", "5", "2") \
  251. _op _suffix " %4,%1 \n" \
  252. _POST_EFLAGS("0", "5", "2") \
  253. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  254. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  255. ); \
  256. \
  257. (_cl).val = (unsigned long) _clv; \
  258. (_src).val = (unsigned long) _srcv; \
  259. (_dst).val = (unsigned long) _dstv; \
  260. } while (0)
  261. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  262. do { \
  263. switch ((_dst).bytes) { \
  264. case 2: \
  265. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  266. "w", unsigned short); \
  267. break; \
  268. case 4: \
  269. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  270. "l", unsigned int); \
  271. break; \
  272. case 8: \
  273. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  274. "q", unsigned long)); \
  275. break; \
  276. } \
  277. } while (0)
  278. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  279. do { \
  280. unsigned long _tmp; \
  281. \
  282. __asm__ __volatile__ ( \
  283. _PRE_EFLAGS("0", "3", "2") \
  284. _op _suffix " %1; " \
  285. _POST_EFLAGS("0", "3", "2") \
  286. : "=m" (_eflags), "+m" ((_dst).val), \
  287. "=&r" (_tmp) \
  288. : "i" (EFLAGS_MASK)); \
  289. } while (0)
  290. /* Instruction has only one explicit operand (no source operand). */
  291. #define emulate_1op(_op, _dst, _eflags) \
  292. do { \
  293. switch ((_dst).bytes) { \
  294. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  295. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  296. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  297. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  298. } \
  299. } while (0)
  300. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  301. do { \
  302. unsigned long _tmp; \
  303. \
  304. __asm__ __volatile__ ( \
  305. _PRE_EFLAGS("0", "4", "1") \
  306. _op _suffix " %5; " \
  307. _POST_EFLAGS("0", "4", "1") \
  308. : "=m" (_eflags), "=&r" (_tmp), \
  309. "+a" (_rax), "+d" (_rdx) \
  310. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  311. "a" (_rax), "d" (_rdx)); \
  312. } while (0)
  313. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  314. do { \
  315. unsigned long _tmp; \
  316. \
  317. __asm__ __volatile__ ( \
  318. _PRE_EFLAGS("0", "5", "1") \
  319. "1: \n\t" \
  320. _op _suffix " %6; " \
  321. "2: \n\t" \
  322. _POST_EFLAGS("0", "5", "1") \
  323. ".pushsection .fixup,\"ax\" \n\t" \
  324. "3: movb $1, %4 \n\t" \
  325. "jmp 2b \n\t" \
  326. ".popsection \n\t" \
  327. _ASM_EXTABLE(1b, 3b) \
  328. : "=m" (_eflags), "=&r" (_tmp), \
  329. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  330. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  331. "a" (_rax), "d" (_rdx)); \
  332. } while (0)
  333. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  334. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  335. do { \
  336. switch((_src).bytes) { \
  337. case 1: \
  338. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  339. _eflags, "b"); \
  340. break; \
  341. case 2: \
  342. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  343. _eflags, "w"); \
  344. break; \
  345. case 4: \
  346. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  347. _eflags, "l"); \
  348. break; \
  349. case 8: \
  350. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  351. _eflags, "q")); \
  352. break; \
  353. } \
  354. } while (0)
  355. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  356. do { \
  357. switch((_src).bytes) { \
  358. case 1: \
  359. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  360. _eflags, "b", _ex); \
  361. break; \
  362. case 2: \
  363. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  364. _eflags, "w", _ex); \
  365. break; \
  366. case 4: \
  367. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  368. _eflags, "l", _ex); \
  369. break; \
  370. case 8: ON64( \
  371. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  372. _eflags, "q", _ex)); \
  373. break; \
  374. } \
  375. } while (0)
  376. /* Fetch next part of the instruction being emulated. */
  377. #define insn_fetch(_type, _size, _eip) \
  378. ({ unsigned long _x; \
  379. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  380. if (rc != X86EMUL_CONTINUE) \
  381. goto done; \
  382. (_eip) += (_size); \
  383. (_type)_x; \
  384. })
  385. #define insn_fetch_arr(_arr, _size, _eip) \
  386. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  387. if (rc != X86EMUL_CONTINUE) \
  388. goto done; \
  389. (_eip) += (_size); \
  390. })
  391. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  392. enum x86_intercept intercept,
  393. enum x86_intercept_stage stage)
  394. {
  395. struct x86_instruction_info info = {
  396. .intercept = intercept,
  397. .rep_prefix = ctxt->decode.rep_prefix,
  398. .modrm_mod = ctxt->decode.modrm_mod,
  399. .modrm_reg = ctxt->decode.modrm_reg,
  400. .modrm_rm = ctxt->decode.modrm_rm,
  401. .src_val = ctxt->decode.src.val64,
  402. .src_bytes = ctxt->decode.src.bytes,
  403. .dst_bytes = ctxt->decode.dst.bytes,
  404. .ad_bytes = ctxt->decode.ad_bytes,
  405. .next_rip = ctxt->eip,
  406. };
  407. return ctxt->ops->intercept(ctxt, &info, stage);
  408. }
  409. static inline unsigned long ad_mask(struct decode_cache *c)
  410. {
  411. return (1UL << (c->ad_bytes << 3)) - 1;
  412. }
  413. /* Access/update address held in a register, based on addressing mode. */
  414. static inline unsigned long
  415. address_mask(struct decode_cache *c, unsigned long reg)
  416. {
  417. if (c->ad_bytes == sizeof(unsigned long))
  418. return reg;
  419. else
  420. return reg & ad_mask(c);
  421. }
  422. static inline unsigned long
  423. register_address(struct decode_cache *c, unsigned long reg)
  424. {
  425. return address_mask(c, reg);
  426. }
  427. static inline void
  428. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  429. {
  430. if (c->ad_bytes == sizeof(unsigned long))
  431. *reg += inc;
  432. else
  433. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  434. }
  435. static inline void jmp_rel(struct decode_cache *c, int rel)
  436. {
  437. register_address_increment(c, &c->eip, rel);
  438. }
  439. static u32 desc_limit_scaled(struct desc_struct *desc)
  440. {
  441. u32 limit = get_desc_limit(desc);
  442. return desc->g ? (limit << 12) | 0xfff : limit;
  443. }
  444. static void set_seg_override(struct decode_cache *c, int seg)
  445. {
  446. c->has_seg_override = true;
  447. c->seg_override = seg;
  448. }
  449. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  450. struct x86_emulate_ops *ops, int seg)
  451. {
  452. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  453. return 0;
  454. return ops->get_cached_segment_base(ctxt, seg);
  455. }
  456. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  457. struct x86_emulate_ops *ops,
  458. struct decode_cache *c)
  459. {
  460. if (!c->has_seg_override)
  461. return 0;
  462. return c->seg_override;
  463. }
  464. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  465. u32 error, bool valid)
  466. {
  467. ctxt->exception.vector = vec;
  468. ctxt->exception.error_code = error;
  469. ctxt->exception.error_code_valid = valid;
  470. return X86EMUL_PROPAGATE_FAULT;
  471. }
  472. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  473. {
  474. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  475. }
  476. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  477. {
  478. return emulate_exception(ctxt, GP_VECTOR, err, true);
  479. }
  480. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  481. {
  482. return emulate_exception(ctxt, SS_VECTOR, err, true);
  483. }
  484. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  485. {
  486. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  487. }
  488. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  489. {
  490. return emulate_exception(ctxt, TS_VECTOR, err, true);
  491. }
  492. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  493. {
  494. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  495. }
  496. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  499. }
  500. static int __linearize(struct x86_emulate_ctxt *ctxt,
  501. struct segmented_address addr,
  502. unsigned size, bool write, bool fetch,
  503. ulong *linear)
  504. {
  505. struct decode_cache *c = &ctxt->decode;
  506. struct desc_struct desc;
  507. bool usable;
  508. ulong la;
  509. u32 lim;
  510. unsigned cpl, rpl;
  511. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  512. switch (ctxt->mode) {
  513. case X86EMUL_MODE_REAL:
  514. break;
  515. case X86EMUL_MODE_PROT64:
  516. if (((signed long)la << 16) >> 16 != la)
  517. return emulate_gp(ctxt, 0);
  518. break;
  519. default:
  520. usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
  521. addr.seg);
  522. if (!usable)
  523. goto bad;
  524. /* code segment or read-only data segment */
  525. if (((desc.type & 8) || !(desc.type & 2)) && write)
  526. goto bad;
  527. /* unreadable code segment */
  528. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  529. goto bad;
  530. lim = desc_limit_scaled(&desc);
  531. if ((desc.type & 8) || !(desc.type & 4)) {
  532. /* expand-up segment */
  533. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  534. goto bad;
  535. } else {
  536. /* exapand-down segment */
  537. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  538. goto bad;
  539. lim = desc.d ? 0xffffffff : 0xffff;
  540. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  541. goto bad;
  542. }
  543. cpl = ctxt->ops->cpl(ctxt);
  544. rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
  545. cpl = max(cpl, rpl);
  546. if (!(desc.type & 8)) {
  547. /* data segment */
  548. if (cpl > desc.dpl)
  549. goto bad;
  550. } else if ((desc.type & 8) && !(desc.type & 4)) {
  551. /* nonconforming code segment */
  552. if (cpl != desc.dpl)
  553. goto bad;
  554. } else if ((desc.type & 8) && (desc.type & 4)) {
  555. /* conforming code segment */
  556. if (cpl < desc.dpl)
  557. goto bad;
  558. }
  559. break;
  560. }
  561. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  562. la &= (u32)-1;
  563. *linear = la;
  564. return X86EMUL_CONTINUE;
  565. bad:
  566. if (addr.seg == VCPU_SREG_SS)
  567. return emulate_ss(ctxt, addr.seg);
  568. else
  569. return emulate_gp(ctxt, addr.seg);
  570. }
  571. static int linearize(struct x86_emulate_ctxt *ctxt,
  572. struct segmented_address addr,
  573. unsigned size, bool write,
  574. ulong *linear)
  575. {
  576. return __linearize(ctxt, addr, size, write, false, linear);
  577. }
  578. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  579. struct segmented_address addr,
  580. void *data,
  581. unsigned size)
  582. {
  583. int rc;
  584. ulong linear;
  585. rc = linearize(ctxt, addr, size, false, &linear);
  586. if (rc != X86EMUL_CONTINUE)
  587. return rc;
  588. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  589. }
  590. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  591. struct x86_emulate_ops *ops,
  592. unsigned long eip, u8 *dest)
  593. {
  594. struct fetch_cache *fc = &ctxt->decode.fetch;
  595. int rc;
  596. int size, cur_size;
  597. if (eip == fc->end) {
  598. unsigned long linear;
  599. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  600. cur_size = fc->end - fc->start;
  601. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  602. rc = __linearize(ctxt, addr, size, false, true, &linear);
  603. if (rc != X86EMUL_CONTINUE)
  604. return rc;
  605. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  606. size, &ctxt->exception);
  607. if (rc != X86EMUL_CONTINUE)
  608. return rc;
  609. fc->end += size;
  610. }
  611. *dest = fc->data[eip - fc->start];
  612. return X86EMUL_CONTINUE;
  613. }
  614. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  615. struct x86_emulate_ops *ops,
  616. unsigned long eip, void *dest, unsigned size)
  617. {
  618. int rc;
  619. /* x86 instructions are limited to 15 bytes. */
  620. if (eip + size - ctxt->eip > 15)
  621. return X86EMUL_UNHANDLEABLE;
  622. while (size--) {
  623. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  624. if (rc != X86EMUL_CONTINUE)
  625. return rc;
  626. }
  627. return X86EMUL_CONTINUE;
  628. }
  629. /*
  630. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  631. * pointer into the block that addresses the relevant register.
  632. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  633. */
  634. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  635. int highbyte_regs)
  636. {
  637. void *p;
  638. p = &regs[modrm_reg];
  639. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  640. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  641. return p;
  642. }
  643. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  644. struct x86_emulate_ops *ops,
  645. struct segmented_address addr,
  646. u16 *size, unsigned long *address, int op_bytes)
  647. {
  648. int rc;
  649. if (op_bytes == 2)
  650. op_bytes = 3;
  651. *address = 0;
  652. rc = segmented_read_std(ctxt, addr, size, 2);
  653. if (rc != X86EMUL_CONTINUE)
  654. return rc;
  655. addr.ea += 2;
  656. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  657. return rc;
  658. }
  659. static int test_cc(unsigned int condition, unsigned int flags)
  660. {
  661. int rc = 0;
  662. switch ((condition & 15) >> 1) {
  663. case 0: /* o */
  664. rc |= (flags & EFLG_OF);
  665. break;
  666. case 1: /* b/c/nae */
  667. rc |= (flags & EFLG_CF);
  668. break;
  669. case 2: /* z/e */
  670. rc |= (flags & EFLG_ZF);
  671. break;
  672. case 3: /* be/na */
  673. rc |= (flags & (EFLG_CF|EFLG_ZF));
  674. break;
  675. case 4: /* s */
  676. rc |= (flags & EFLG_SF);
  677. break;
  678. case 5: /* p/pe */
  679. rc |= (flags & EFLG_PF);
  680. break;
  681. case 7: /* le/ng */
  682. rc |= (flags & EFLG_ZF);
  683. /* fall through */
  684. case 6: /* l/nge */
  685. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  686. break;
  687. }
  688. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  689. return (!!rc ^ (condition & 1));
  690. }
  691. static void fetch_register_operand(struct operand *op)
  692. {
  693. switch (op->bytes) {
  694. case 1:
  695. op->val = *(u8 *)op->addr.reg;
  696. break;
  697. case 2:
  698. op->val = *(u16 *)op->addr.reg;
  699. break;
  700. case 4:
  701. op->val = *(u32 *)op->addr.reg;
  702. break;
  703. case 8:
  704. op->val = *(u64 *)op->addr.reg;
  705. break;
  706. }
  707. }
  708. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  709. {
  710. ctxt->ops->get_fpu(ctxt);
  711. switch (reg) {
  712. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  713. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  714. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  715. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  716. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  717. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  718. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  719. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  720. #ifdef CONFIG_X86_64
  721. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  722. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  723. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  724. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  725. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  726. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  727. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  728. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  729. #endif
  730. default: BUG();
  731. }
  732. ctxt->ops->put_fpu(ctxt);
  733. }
  734. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  735. int reg)
  736. {
  737. ctxt->ops->get_fpu(ctxt);
  738. switch (reg) {
  739. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  740. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  741. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  742. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  743. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  744. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  745. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  746. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  747. #ifdef CONFIG_X86_64
  748. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  749. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  750. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  751. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  752. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  753. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  754. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  755. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  756. #endif
  757. default: BUG();
  758. }
  759. ctxt->ops->put_fpu(ctxt);
  760. }
  761. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  762. struct operand *op,
  763. struct decode_cache *c,
  764. int inhibit_bytereg)
  765. {
  766. unsigned reg = c->modrm_reg;
  767. int highbyte_regs = c->rex_prefix == 0;
  768. if (!(c->d & ModRM))
  769. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  770. if (c->d & Sse) {
  771. op->type = OP_XMM;
  772. op->bytes = 16;
  773. op->addr.xmm = reg;
  774. read_sse_reg(ctxt, &op->vec_val, reg);
  775. return;
  776. }
  777. op->type = OP_REG;
  778. if ((c->d & ByteOp) && !inhibit_bytereg) {
  779. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  780. op->bytes = 1;
  781. } else {
  782. op->addr.reg = decode_register(reg, c->regs, 0);
  783. op->bytes = c->op_bytes;
  784. }
  785. fetch_register_operand(op);
  786. op->orig_val = op->val;
  787. }
  788. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  789. struct x86_emulate_ops *ops,
  790. struct operand *op)
  791. {
  792. struct decode_cache *c = &ctxt->decode;
  793. u8 sib;
  794. int index_reg = 0, base_reg = 0, scale;
  795. int rc = X86EMUL_CONTINUE;
  796. ulong modrm_ea = 0;
  797. if (c->rex_prefix) {
  798. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  799. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  800. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  801. }
  802. c->modrm = insn_fetch(u8, 1, c->eip);
  803. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  804. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  805. c->modrm_rm |= (c->modrm & 0x07);
  806. c->modrm_seg = VCPU_SREG_DS;
  807. if (c->modrm_mod == 3) {
  808. op->type = OP_REG;
  809. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  810. op->addr.reg = decode_register(c->modrm_rm,
  811. c->regs, c->d & ByteOp);
  812. if (c->d & Sse) {
  813. op->type = OP_XMM;
  814. op->bytes = 16;
  815. op->addr.xmm = c->modrm_rm;
  816. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  817. return rc;
  818. }
  819. fetch_register_operand(op);
  820. return rc;
  821. }
  822. op->type = OP_MEM;
  823. if (c->ad_bytes == 2) {
  824. unsigned bx = c->regs[VCPU_REGS_RBX];
  825. unsigned bp = c->regs[VCPU_REGS_RBP];
  826. unsigned si = c->regs[VCPU_REGS_RSI];
  827. unsigned di = c->regs[VCPU_REGS_RDI];
  828. /* 16-bit ModR/M decode. */
  829. switch (c->modrm_mod) {
  830. case 0:
  831. if (c->modrm_rm == 6)
  832. modrm_ea += insn_fetch(u16, 2, c->eip);
  833. break;
  834. case 1:
  835. modrm_ea += insn_fetch(s8, 1, c->eip);
  836. break;
  837. case 2:
  838. modrm_ea += insn_fetch(u16, 2, c->eip);
  839. break;
  840. }
  841. switch (c->modrm_rm) {
  842. case 0:
  843. modrm_ea += bx + si;
  844. break;
  845. case 1:
  846. modrm_ea += bx + di;
  847. break;
  848. case 2:
  849. modrm_ea += bp + si;
  850. break;
  851. case 3:
  852. modrm_ea += bp + di;
  853. break;
  854. case 4:
  855. modrm_ea += si;
  856. break;
  857. case 5:
  858. modrm_ea += di;
  859. break;
  860. case 6:
  861. if (c->modrm_mod != 0)
  862. modrm_ea += bp;
  863. break;
  864. case 7:
  865. modrm_ea += bx;
  866. break;
  867. }
  868. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  869. (c->modrm_rm == 6 && c->modrm_mod != 0))
  870. c->modrm_seg = VCPU_SREG_SS;
  871. modrm_ea = (u16)modrm_ea;
  872. } else {
  873. /* 32/64-bit ModR/M decode. */
  874. if ((c->modrm_rm & 7) == 4) {
  875. sib = insn_fetch(u8, 1, c->eip);
  876. index_reg |= (sib >> 3) & 7;
  877. base_reg |= sib & 7;
  878. scale = sib >> 6;
  879. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  880. modrm_ea += insn_fetch(s32, 4, c->eip);
  881. else
  882. modrm_ea += c->regs[base_reg];
  883. if (index_reg != 4)
  884. modrm_ea += c->regs[index_reg] << scale;
  885. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  886. if (ctxt->mode == X86EMUL_MODE_PROT64)
  887. c->rip_relative = 1;
  888. } else
  889. modrm_ea += c->regs[c->modrm_rm];
  890. switch (c->modrm_mod) {
  891. case 0:
  892. if (c->modrm_rm == 5)
  893. modrm_ea += insn_fetch(s32, 4, c->eip);
  894. break;
  895. case 1:
  896. modrm_ea += insn_fetch(s8, 1, c->eip);
  897. break;
  898. case 2:
  899. modrm_ea += insn_fetch(s32, 4, c->eip);
  900. break;
  901. }
  902. }
  903. op->addr.mem.ea = modrm_ea;
  904. done:
  905. return rc;
  906. }
  907. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  908. struct x86_emulate_ops *ops,
  909. struct operand *op)
  910. {
  911. struct decode_cache *c = &ctxt->decode;
  912. int rc = X86EMUL_CONTINUE;
  913. op->type = OP_MEM;
  914. switch (c->ad_bytes) {
  915. case 2:
  916. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  917. break;
  918. case 4:
  919. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  920. break;
  921. case 8:
  922. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  923. break;
  924. }
  925. done:
  926. return rc;
  927. }
  928. static void fetch_bit_operand(struct decode_cache *c)
  929. {
  930. long sv = 0, mask;
  931. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  932. mask = ~(c->dst.bytes * 8 - 1);
  933. if (c->src.bytes == 2)
  934. sv = (s16)c->src.val & (s16)mask;
  935. else if (c->src.bytes == 4)
  936. sv = (s32)c->src.val & (s32)mask;
  937. c->dst.addr.mem.ea += (sv >> 3);
  938. }
  939. /* only subword offset */
  940. c->src.val &= (c->dst.bytes << 3) - 1;
  941. }
  942. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  943. struct x86_emulate_ops *ops,
  944. unsigned long addr, void *dest, unsigned size)
  945. {
  946. int rc;
  947. struct read_cache *mc = &ctxt->decode.mem_read;
  948. while (size) {
  949. int n = min(size, 8u);
  950. size -= n;
  951. if (mc->pos < mc->end)
  952. goto read_cached;
  953. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  954. &ctxt->exception);
  955. if (rc != X86EMUL_CONTINUE)
  956. return rc;
  957. mc->end += n;
  958. read_cached:
  959. memcpy(dest, mc->data + mc->pos, n);
  960. mc->pos += n;
  961. dest += n;
  962. addr += n;
  963. }
  964. return X86EMUL_CONTINUE;
  965. }
  966. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  967. struct segmented_address addr,
  968. void *data,
  969. unsigned size)
  970. {
  971. int rc;
  972. ulong linear;
  973. rc = linearize(ctxt, addr, size, false, &linear);
  974. if (rc != X86EMUL_CONTINUE)
  975. return rc;
  976. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  977. }
  978. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  979. struct segmented_address addr,
  980. const void *data,
  981. unsigned size)
  982. {
  983. int rc;
  984. ulong linear;
  985. rc = linearize(ctxt, addr, size, true, &linear);
  986. if (rc != X86EMUL_CONTINUE)
  987. return rc;
  988. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  989. &ctxt->exception);
  990. }
  991. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  992. struct segmented_address addr,
  993. const void *orig_data, const void *data,
  994. unsigned size)
  995. {
  996. int rc;
  997. ulong linear;
  998. rc = linearize(ctxt, addr, size, true, &linear);
  999. if (rc != X86EMUL_CONTINUE)
  1000. return rc;
  1001. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1002. size, &ctxt->exception);
  1003. }
  1004. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1005. struct x86_emulate_ops *ops,
  1006. unsigned int size, unsigned short port,
  1007. void *dest)
  1008. {
  1009. struct read_cache *rc = &ctxt->decode.io_read;
  1010. if (rc->pos == rc->end) { /* refill pio read ahead */
  1011. struct decode_cache *c = &ctxt->decode;
  1012. unsigned int in_page, n;
  1013. unsigned int count = c->rep_prefix ?
  1014. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1015. in_page = (ctxt->eflags & EFLG_DF) ?
  1016. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1017. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1018. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1019. count);
  1020. if (n == 0)
  1021. n = 1;
  1022. rc->pos = rc->end = 0;
  1023. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1024. return 0;
  1025. rc->end = n * size;
  1026. }
  1027. memcpy(dest, rc->data + rc->pos, size);
  1028. rc->pos += size;
  1029. return 1;
  1030. }
  1031. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1032. struct x86_emulate_ops *ops,
  1033. u16 selector, struct desc_ptr *dt)
  1034. {
  1035. if (selector & 1 << 2) {
  1036. struct desc_struct desc;
  1037. memset (dt, 0, sizeof *dt);
  1038. if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
  1039. VCPU_SREG_LDTR))
  1040. return;
  1041. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1042. dt->address = get_desc_base(&desc);
  1043. } else
  1044. ops->get_gdt(ctxt, dt);
  1045. }
  1046. /* allowed just for 8 bytes segments */
  1047. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1048. struct x86_emulate_ops *ops,
  1049. u16 selector, struct desc_struct *desc)
  1050. {
  1051. struct desc_ptr dt;
  1052. u16 index = selector >> 3;
  1053. int ret;
  1054. ulong addr;
  1055. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1056. if (dt.size < index * 8 + 7)
  1057. return emulate_gp(ctxt, selector & 0xfffc);
  1058. addr = dt.address + index * 8;
  1059. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1060. return ret;
  1061. }
  1062. /* allowed just for 8 bytes segments */
  1063. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1064. struct x86_emulate_ops *ops,
  1065. u16 selector, struct desc_struct *desc)
  1066. {
  1067. struct desc_ptr dt;
  1068. u16 index = selector >> 3;
  1069. ulong addr;
  1070. int ret;
  1071. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1072. if (dt.size < index * 8 + 7)
  1073. return emulate_gp(ctxt, selector & 0xfffc);
  1074. addr = dt.address + index * 8;
  1075. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1076. return ret;
  1077. }
  1078. /* Does not support long mode */
  1079. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1080. struct x86_emulate_ops *ops,
  1081. u16 selector, int seg)
  1082. {
  1083. struct desc_struct seg_desc;
  1084. u8 dpl, rpl, cpl;
  1085. unsigned err_vec = GP_VECTOR;
  1086. u32 err_code = 0;
  1087. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1088. int ret;
  1089. memset(&seg_desc, 0, sizeof seg_desc);
  1090. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1091. || ctxt->mode == X86EMUL_MODE_REAL) {
  1092. /* set real mode segment descriptor */
  1093. set_desc_base(&seg_desc, selector << 4);
  1094. set_desc_limit(&seg_desc, 0xffff);
  1095. seg_desc.type = 3;
  1096. seg_desc.p = 1;
  1097. seg_desc.s = 1;
  1098. goto load;
  1099. }
  1100. /* NULL selector is not valid for TR, CS and SS */
  1101. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1102. && null_selector)
  1103. goto exception;
  1104. /* TR should be in GDT only */
  1105. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1106. goto exception;
  1107. if (null_selector) /* for NULL selector skip all following checks */
  1108. goto load;
  1109. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1110. if (ret != X86EMUL_CONTINUE)
  1111. return ret;
  1112. err_code = selector & 0xfffc;
  1113. err_vec = GP_VECTOR;
  1114. /* can't load system descriptor into segment selecor */
  1115. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1116. goto exception;
  1117. if (!seg_desc.p) {
  1118. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1119. goto exception;
  1120. }
  1121. rpl = selector & 3;
  1122. dpl = seg_desc.dpl;
  1123. cpl = ops->cpl(ctxt);
  1124. switch (seg) {
  1125. case VCPU_SREG_SS:
  1126. /*
  1127. * segment is not a writable data segment or segment
  1128. * selector's RPL != CPL or segment selector's RPL != CPL
  1129. */
  1130. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1131. goto exception;
  1132. break;
  1133. case VCPU_SREG_CS:
  1134. if (!(seg_desc.type & 8))
  1135. goto exception;
  1136. if (seg_desc.type & 4) {
  1137. /* conforming */
  1138. if (dpl > cpl)
  1139. goto exception;
  1140. } else {
  1141. /* nonconforming */
  1142. if (rpl > cpl || dpl != cpl)
  1143. goto exception;
  1144. }
  1145. /* CS(RPL) <- CPL */
  1146. selector = (selector & 0xfffc) | cpl;
  1147. break;
  1148. case VCPU_SREG_TR:
  1149. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1150. goto exception;
  1151. break;
  1152. case VCPU_SREG_LDTR:
  1153. if (seg_desc.s || seg_desc.type != 2)
  1154. goto exception;
  1155. break;
  1156. default: /* DS, ES, FS, or GS */
  1157. /*
  1158. * segment is not a data or readable code segment or
  1159. * ((segment is a data or nonconforming code segment)
  1160. * and (both RPL and CPL > DPL))
  1161. */
  1162. if ((seg_desc.type & 0xa) == 0x8 ||
  1163. (((seg_desc.type & 0xc) != 0xc) &&
  1164. (rpl > dpl && cpl > dpl)))
  1165. goto exception;
  1166. break;
  1167. }
  1168. if (seg_desc.s) {
  1169. /* mark segment as accessed */
  1170. seg_desc.type |= 1;
  1171. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1172. if (ret != X86EMUL_CONTINUE)
  1173. return ret;
  1174. }
  1175. load:
  1176. ops->set_segment_selector(ctxt, selector, seg);
  1177. ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
  1178. return X86EMUL_CONTINUE;
  1179. exception:
  1180. emulate_exception(ctxt, err_vec, err_code, true);
  1181. return X86EMUL_PROPAGATE_FAULT;
  1182. }
  1183. static void write_register_operand(struct operand *op)
  1184. {
  1185. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1186. switch (op->bytes) {
  1187. case 1:
  1188. *(u8 *)op->addr.reg = (u8)op->val;
  1189. break;
  1190. case 2:
  1191. *(u16 *)op->addr.reg = (u16)op->val;
  1192. break;
  1193. case 4:
  1194. *op->addr.reg = (u32)op->val;
  1195. break; /* 64b: zero-extend */
  1196. case 8:
  1197. *op->addr.reg = op->val;
  1198. break;
  1199. }
  1200. }
  1201. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1202. struct x86_emulate_ops *ops)
  1203. {
  1204. int rc;
  1205. struct decode_cache *c = &ctxt->decode;
  1206. switch (c->dst.type) {
  1207. case OP_REG:
  1208. write_register_operand(&c->dst);
  1209. break;
  1210. case OP_MEM:
  1211. if (c->lock_prefix)
  1212. rc = segmented_cmpxchg(ctxt,
  1213. c->dst.addr.mem,
  1214. &c->dst.orig_val,
  1215. &c->dst.val,
  1216. c->dst.bytes);
  1217. else
  1218. rc = segmented_write(ctxt,
  1219. c->dst.addr.mem,
  1220. &c->dst.val,
  1221. c->dst.bytes);
  1222. if (rc != X86EMUL_CONTINUE)
  1223. return rc;
  1224. break;
  1225. case OP_XMM:
  1226. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1227. break;
  1228. case OP_NONE:
  1229. /* no writeback */
  1230. break;
  1231. default:
  1232. break;
  1233. }
  1234. return X86EMUL_CONTINUE;
  1235. }
  1236. static int em_push(struct x86_emulate_ctxt *ctxt)
  1237. {
  1238. struct decode_cache *c = &ctxt->decode;
  1239. struct segmented_address addr;
  1240. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1241. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1242. addr.seg = VCPU_SREG_SS;
  1243. /* Disable writeback. */
  1244. c->dst.type = OP_NONE;
  1245. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1246. }
  1247. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1248. struct x86_emulate_ops *ops,
  1249. void *dest, int len)
  1250. {
  1251. struct decode_cache *c = &ctxt->decode;
  1252. int rc;
  1253. struct segmented_address addr;
  1254. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1255. addr.seg = VCPU_SREG_SS;
  1256. rc = segmented_read(ctxt, addr, dest, len);
  1257. if (rc != X86EMUL_CONTINUE)
  1258. return rc;
  1259. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1260. return rc;
  1261. }
  1262. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1263. {
  1264. struct decode_cache *c = &ctxt->decode;
  1265. return emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1266. }
  1267. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1268. struct x86_emulate_ops *ops,
  1269. void *dest, int len)
  1270. {
  1271. int rc;
  1272. unsigned long val, change_mask;
  1273. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1274. int cpl = ops->cpl(ctxt);
  1275. rc = emulate_pop(ctxt, ops, &val, len);
  1276. if (rc != X86EMUL_CONTINUE)
  1277. return rc;
  1278. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1279. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1280. switch(ctxt->mode) {
  1281. case X86EMUL_MODE_PROT64:
  1282. case X86EMUL_MODE_PROT32:
  1283. case X86EMUL_MODE_PROT16:
  1284. if (cpl == 0)
  1285. change_mask |= EFLG_IOPL;
  1286. if (cpl <= iopl)
  1287. change_mask |= EFLG_IF;
  1288. break;
  1289. case X86EMUL_MODE_VM86:
  1290. if (iopl < 3)
  1291. return emulate_gp(ctxt, 0);
  1292. change_mask |= EFLG_IF;
  1293. break;
  1294. default: /* real mode */
  1295. change_mask |= (EFLG_IOPL | EFLG_IF);
  1296. break;
  1297. }
  1298. *(unsigned long *)dest =
  1299. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1300. return rc;
  1301. }
  1302. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1303. {
  1304. struct decode_cache *c = &ctxt->decode;
  1305. c->dst.type = OP_REG;
  1306. c->dst.addr.reg = &ctxt->eflags;
  1307. c->dst.bytes = c->op_bytes;
  1308. return emulate_popf(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1309. }
  1310. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1311. struct x86_emulate_ops *ops, int seg)
  1312. {
  1313. struct decode_cache *c = &ctxt->decode;
  1314. c->src.val = ops->get_segment_selector(ctxt, seg);
  1315. return em_push(ctxt);
  1316. }
  1317. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1318. struct x86_emulate_ops *ops, int seg)
  1319. {
  1320. struct decode_cache *c = &ctxt->decode;
  1321. unsigned long selector;
  1322. int rc;
  1323. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1324. if (rc != X86EMUL_CONTINUE)
  1325. return rc;
  1326. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1327. return rc;
  1328. }
  1329. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1330. {
  1331. struct decode_cache *c = &ctxt->decode;
  1332. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1333. int rc = X86EMUL_CONTINUE;
  1334. int reg = VCPU_REGS_RAX;
  1335. while (reg <= VCPU_REGS_RDI) {
  1336. (reg == VCPU_REGS_RSP) ?
  1337. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1338. rc = em_push(ctxt);
  1339. if (rc != X86EMUL_CONTINUE)
  1340. return rc;
  1341. ++reg;
  1342. }
  1343. return rc;
  1344. }
  1345. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1346. {
  1347. struct decode_cache *c = &ctxt->decode;
  1348. c->src.val = (unsigned long)ctxt->eflags;
  1349. return em_push(ctxt);
  1350. }
  1351. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1352. {
  1353. struct decode_cache *c = &ctxt->decode;
  1354. int rc = X86EMUL_CONTINUE;
  1355. int reg = VCPU_REGS_RDI;
  1356. while (reg >= VCPU_REGS_RAX) {
  1357. if (reg == VCPU_REGS_RSP) {
  1358. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1359. c->op_bytes);
  1360. --reg;
  1361. }
  1362. rc = emulate_pop(ctxt, ctxt->ops, &c->regs[reg], c->op_bytes);
  1363. if (rc != X86EMUL_CONTINUE)
  1364. break;
  1365. --reg;
  1366. }
  1367. return rc;
  1368. }
  1369. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1370. struct x86_emulate_ops *ops, int irq)
  1371. {
  1372. struct decode_cache *c = &ctxt->decode;
  1373. int rc;
  1374. struct desc_ptr dt;
  1375. gva_t cs_addr;
  1376. gva_t eip_addr;
  1377. u16 cs, eip;
  1378. /* TODO: Add limit checks */
  1379. c->src.val = ctxt->eflags;
  1380. rc = em_push(ctxt);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1384. c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1385. rc = em_push(ctxt);
  1386. if (rc != X86EMUL_CONTINUE)
  1387. return rc;
  1388. c->src.val = c->eip;
  1389. rc = em_push(ctxt);
  1390. if (rc != X86EMUL_CONTINUE)
  1391. return rc;
  1392. ops->get_idt(ctxt, &dt);
  1393. eip_addr = dt.address + (irq << 2);
  1394. cs_addr = dt.address + (irq << 2) + 2;
  1395. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1399. if (rc != X86EMUL_CONTINUE)
  1400. return rc;
  1401. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1402. if (rc != X86EMUL_CONTINUE)
  1403. return rc;
  1404. c->eip = eip;
  1405. return rc;
  1406. }
  1407. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1408. struct x86_emulate_ops *ops, int irq)
  1409. {
  1410. switch(ctxt->mode) {
  1411. case X86EMUL_MODE_REAL:
  1412. return emulate_int_real(ctxt, ops, irq);
  1413. case X86EMUL_MODE_VM86:
  1414. case X86EMUL_MODE_PROT16:
  1415. case X86EMUL_MODE_PROT32:
  1416. case X86EMUL_MODE_PROT64:
  1417. default:
  1418. /* Protected mode interrupts unimplemented yet */
  1419. return X86EMUL_UNHANDLEABLE;
  1420. }
  1421. }
  1422. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1423. struct x86_emulate_ops *ops)
  1424. {
  1425. struct decode_cache *c = &ctxt->decode;
  1426. int rc = X86EMUL_CONTINUE;
  1427. unsigned long temp_eip = 0;
  1428. unsigned long temp_eflags = 0;
  1429. unsigned long cs = 0;
  1430. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1431. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1432. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1433. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1434. /* TODO: Add stack limit check */
  1435. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1436. if (rc != X86EMUL_CONTINUE)
  1437. return rc;
  1438. if (temp_eip & ~0xffff)
  1439. return emulate_gp(ctxt, 0);
  1440. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1441. if (rc != X86EMUL_CONTINUE)
  1442. return rc;
  1443. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. return rc;
  1446. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1447. if (rc != X86EMUL_CONTINUE)
  1448. return rc;
  1449. c->eip = temp_eip;
  1450. if (c->op_bytes == 4)
  1451. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1452. else if (c->op_bytes == 2) {
  1453. ctxt->eflags &= ~0xffff;
  1454. ctxt->eflags |= temp_eflags;
  1455. }
  1456. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1457. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1458. return rc;
  1459. }
  1460. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1461. struct x86_emulate_ops* ops)
  1462. {
  1463. switch(ctxt->mode) {
  1464. case X86EMUL_MODE_REAL:
  1465. return emulate_iret_real(ctxt, ops);
  1466. case X86EMUL_MODE_VM86:
  1467. case X86EMUL_MODE_PROT16:
  1468. case X86EMUL_MODE_PROT32:
  1469. case X86EMUL_MODE_PROT64:
  1470. default:
  1471. /* iret from protected mode unimplemented yet */
  1472. return X86EMUL_UNHANDLEABLE;
  1473. }
  1474. }
  1475. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1476. struct x86_emulate_ops *ops)
  1477. {
  1478. struct decode_cache *c = &ctxt->decode;
  1479. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1480. }
  1481. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1482. {
  1483. struct decode_cache *c = &ctxt->decode;
  1484. switch (c->modrm_reg) {
  1485. case 0: /* rol */
  1486. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. case 1: /* ror */
  1489. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1490. break;
  1491. case 2: /* rcl */
  1492. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1493. break;
  1494. case 3: /* rcr */
  1495. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1496. break;
  1497. case 4: /* sal/shl */
  1498. case 6: /* sal/shl */
  1499. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1500. break;
  1501. case 5: /* shr */
  1502. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1503. break;
  1504. case 7: /* sar */
  1505. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1506. break;
  1507. }
  1508. }
  1509. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1510. struct x86_emulate_ops *ops)
  1511. {
  1512. struct decode_cache *c = &ctxt->decode;
  1513. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1514. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1515. u8 de = 0;
  1516. switch (c->modrm_reg) {
  1517. case 0 ... 1: /* test */
  1518. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1519. break;
  1520. case 2: /* not */
  1521. c->dst.val = ~c->dst.val;
  1522. break;
  1523. case 3: /* neg */
  1524. emulate_1op("neg", c->dst, ctxt->eflags);
  1525. break;
  1526. case 4: /* mul */
  1527. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1528. break;
  1529. case 5: /* imul */
  1530. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1531. break;
  1532. case 6: /* div */
  1533. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1534. ctxt->eflags, de);
  1535. break;
  1536. case 7: /* idiv */
  1537. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1538. ctxt->eflags, de);
  1539. break;
  1540. default:
  1541. return X86EMUL_UNHANDLEABLE;
  1542. }
  1543. if (de)
  1544. return emulate_de(ctxt);
  1545. return X86EMUL_CONTINUE;
  1546. }
  1547. static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
  1548. {
  1549. struct decode_cache *c = &ctxt->decode;
  1550. int rc = X86EMUL_CONTINUE;
  1551. switch (c->modrm_reg) {
  1552. case 0: /* inc */
  1553. emulate_1op("inc", c->dst, ctxt->eflags);
  1554. break;
  1555. case 1: /* dec */
  1556. emulate_1op("dec", c->dst, ctxt->eflags);
  1557. break;
  1558. case 2: /* call near abs */ {
  1559. long int old_eip;
  1560. old_eip = c->eip;
  1561. c->eip = c->src.val;
  1562. c->src.val = old_eip;
  1563. rc = em_push(ctxt);
  1564. break;
  1565. }
  1566. case 4: /* jmp abs */
  1567. c->eip = c->src.val;
  1568. break;
  1569. case 6: /* push */
  1570. rc = em_push(ctxt);
  1571. break;
  1572. }
  1573. return rc;
  1574. }
  1575. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1576. struct x86_emulate_ops *ops)
  1577. {
  1578. struct decode_cache *c = &ctxt->decode;
  1579. u64 old = c->dst.orig_val64;
  1580. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1581. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1582. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1583. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1584. ctxt->eflags &= ~EFLG_ZF;
  1585. } else {
  1586. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1587. (u32) c->regs[VCPU_REGS_RBX];
  1588. ctxt->eflags |= EFLG_ZF;
  1589. }
  1590. return X86EMUL_CONTINUE;
  1591. }
  1592. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1593. struct x86_emulate_ops *ops)
  1594. {
  1595. struct decode_cache *c = &ctxt->decode;
  1596. int rc;
  1597. unsigned long cs;
  1598. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. if (c->op_bytes == 4)
  1602. c->eip = (u32)c->eip;
  1603. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1604. if (rc != X86EMUL_CONTINUE)
  1605. return rc;
  1606. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1607. return rc;
  1608. }
  1609. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1610. struct x86_emulate_ops *ops, int seg)
  1611. {
  1612. struct decode_cache *c = &ctxt->decode;
  1613. unsigned short sel;
  1614. int rc;
  1615. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1616. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. c->dst.val = c->src.val;
  1620. return rc;
  1621. }
  1622. static inline void
  1623. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1624. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1625. struct desc_struct *ss)
  1626. {
  1627. memset(cs, 0, sizeof(struct desc_struct));
  1628. ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
  1629. memset(ss, 0, sizeof(struct desc_struct));
  1630. cs->l = 0; /* will be adjusted later */
  1631. set_desc_base(cs, 0); /* flat segment */
  1632. cs->g = 1; /* 4kb granularity */
  1633. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1634. cs->type = 0x0b; /* Read, Execute, Accessed */
  1635. cs->s = 1;
  1636. cs->dpl = 0; /* will be adjusted later */
  1637. cs->p = 1;
  1638. cs->d = 1;
  1639. set_desc_base(ss, 0); /* flat segment */
  1640. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1641. ss->g = 1; /* 4kb granularity */
  1642. ss->s = 1;
  1643. ss->type = 0x03; /* Read/Write, Accessed */
  1644. ss->d = 1; /* 32bit stack segment */
  1645. ss->dpl = 0;
  1646. ss->p = 1;
  1647. }
  1648. static int
  1649. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1650. {
  1651. struct decode_cache *c = &ctxt->decode;
  1652. struct desc_struct cs, ss;
  1653. u64 msr_data;
  1654. u16 cs_sel, ss_sel;
  1655. u64 efer = 0;
  1656. /* syscall is not available in real mode */
  1657. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1658. ctxt->mode == X86EMUL_MODE_VM86)
  1659. return emulate_ud(ctxt);
  1660. ops->get_msr(ctxt, MSR_EFER, &efer);
  1661. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1662. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1663. msr_data >>= 32;
  1664. cs_sel = (u16)(msr_data & 0xfffc);
  1665. ss_sel = (u16)(msr_data + 8);
  1666. if (efer & EFER_LMA) {
  1667. cs.d = 0;
  1668. cs.l = 1;
  1669. }
  1670. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1671. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1672. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1673. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1674. c->regs[VCPU_REGS_RCX] = c->eip;
  1675. if (efer & EFER_LMA) {
  1676. #ifdef CONFIG_X86_64
  1677. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1678. ops->get_msr(ctxt,
  1679. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1680. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1681. c->eip = msr_data;
  1682. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1683. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1684. #endif
  1685. } else {
  1686. /* legacy mode */
  1687. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1688. c->eip = (u32)msr_data;
  1689. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1690. }
  1691. return X86EMUL_CONTINUE;
  1692. }
  1693. static int
  1694. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1695. {
  1696. struct decode_cache *c = &ctxt->decode;
  1697. struct desc_struct cs, ss;
  1698. u64 msr_data;
  1699. u16 cs_sel, ss_sel;
  1700. u64 efer = 0;
  1701. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1702. /* inject #GP if in real mode */
  1703. if (ctxt->mode == X86EMUL_MODE_REAL)
  1704. return emulate_gp(ctxt, 0);
  1705. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1706. * Therefore, we inject an #UD.
  1707. */
  1708. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1709. return emulate_ud(ctxt);
  1710. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1711. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1712. switch (ctxt->mode) {
  1713. case X86EMUL_MODE_PROT32:
  1714. if ((msr_data & 0xfffc) == 0x0)
  1715. return emulate_gp(ctxt, 0);
  1716. break;
  1717. case X86EMUL_MODE_PROT64:
  1718. if (msr_data == 0x0)
  1719. return emulate_gp(ctxt, 0);
  1720. break;
  1721. }
  1722. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1723. cs_sel = (u16)msr_data;
  1724. cs_sel &= ~SELECTOR_RPL_MASK;
  1725. ss_sel = cs_sel + 8;
  1726. ss_sel &= ~SELECTOR_RPL_MASK;
  1727. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1728. cs.d = 0;
  1729. cs.l = 1;
  1730. }
  1731. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1732. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1733. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1734. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1735. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1736. c->eip = msr_data;
  1737. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1738. c->regs[VCPU_REGS_RSP] = msr_data;
  1739. return X86EMUL_CONTINUE;
  1740. }
  1741. static int
  1742. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1743. {
  1744. struct decode_cache *c = &ctxt->decode;
  1745. struct desc_struct cs, ss;
  1746. u64 msr_data;
  1747. int usermode;
  1748. u16 cs_sel, ss_sel;
  1749. /* inject #GP if in real mode or Virtual 8086 mode */
  1750. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1751. ctxt->mode == X86EMUL_MODE_VM86)
  1752. return emulate_gp(ctxt, 0);
  1753. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1754. if ((c->rex_prefix & 0x8) != 0x0)
  1755. usermode = X86EMUL_MODE_PROT64;
  1756. else
  1757. usermode = X86EMUL_MODE_PROT32;
  1758. cs.dpl = 3;
  1759. ss.dpl = 3;
  1760. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1761. switch (usermode) {
  1762. case X86EMUL_MODE_PROT32:
  1763. cs_sel = (u16)(msr_data + 16);
  1764. if ((msr_data & 0xfffc) == 0x0)
  1765. return emulate_gp(ctxt, 0);
  1766. ss_sel = (u16)(msr_data + 24);
  1767. break;
  1768. case X86EMUL_MODE_PROT64:
  1769. cs_sel = (u16)(msr_data + 32);
  1770. if (msr_data == 0x0)
  1771. return emulate_gp(ctxt, 0);
  1772. ss_sel = cs_sel + 8;
  1773. cs.d = 0;
  1774. cs.l = 1;
  1775. break;
  1776. }
  1777. cs_sel |= SELECTOR_RPL_MASK;
  1778. ss_sel |= SELECTOR_RPL_MASK;
  1779. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1780. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1781. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1782. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1783. c->eip = c->regs[VCPU_REGS_RDX];
  1784. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1785. return X86EMUL_CONTINUE;
  1786. }
  1787. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1788. struct x86_emulate_ops *ops)
  1789. {
  1790. int iopl;
  1791. if (ctxt->mode == X86EMUL_MODE_REAL)
  1792. return false;
  1793. if (ctxt->mode == X86EMUL_MODE_VM86)
  1794. return true;
  1795. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1796. return ops->cpl(ctxt) > iopl;
  1797. }
  1798. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1799. struct x86_emulate_ops *ops,
  1800. u16 port, u16 len)
  1801. {
  1802. struct desc_struct tr_seg;
  1803. u32 base3;
  1804. int r;
  1805. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1806. unsigned mask = (1 << len) - 1;
  1807. unsigned long base;
  1808. ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
  1809. if (!tr_seg.p)
  1810. return false;
  1811. if (desc_limit_scaled(&tr_seg) < 103)
  1812. return false;
  1813. base = get_desc_base(&tr_seg);
  1814. #ifdef CONFIG_X86_64
  1815. base |= ((u64)base3) << 32;
  1816. #endif
  1817. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1818. if (r != X86EMUL_CONTINUE)
  1819. return false;
  1820. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1821. return false;
  1822. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1823. if (r != X86EMUL_CONTINUE)
  1824. return false;
  1825. if ((perm >> bit_idx) & mask)
  1826. return false;
  1827. return true;
  1828. }
  1829. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1830. struct x86_emulate_ops *ops,
  1831. u16 port, u16 len)
  1832. {
  1833. if (ctxt->perm_ok)
  1834. return true;
  1835. if (emulator_bad_iopl(ctxt, ops))
  1836. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1837. return false;
  1838. ctxt->perm_ok = true;
  1839. return true;
  1840. }
  1841. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1842. struct x86_emulate_ops *ops,
  1843. struct tss_segment_16 *tss)
  1844. {
  1845. struct decode_cache *c = &ctxt->decode;
  1846. tss->ip = c->eip;
  1847. tss->flag = ctxt->eflags;
  1848. tss->ax = c->regs[VCPU_REGS_RAX];
  1849. tss->cx = c->regs[VCPU_REGS_RCX];
  1850. tss->dx = c->regs[VCPU_REGS_RDX];
  1851. tss->bx = c->regs[VCPU_REGS_RBX];
  1852. tss->sp = c->regs[VCPU_REGS_RSP];
  1853. tss->bp = c->regs[VCPU_REGS_RBP];
  1854. tss->si = c->regs[VCPU_REGS_RSI];
  1855. tss->di = c->regs[VCPU_REGS_RDI];
  1856. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1857. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1858. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1859. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1860. tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1861. }
  1862. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1863. struct x86_emulate_ops *ops,
  1864. struct tss_segment_16 *tss)
  1865. {
  1866. struct decode_cache *c = &ctxt->decode;
  1867. int ret;
  1868. c->eip = tss->ip;
  1869. ctxt->eflags = tss->flag | 2;
  1870. c->regs[VCPU_REGS_RAX] = tss->ax;
  1871. c->regs[VCPU_REGS_RCX] = tss->cx;
  1872. c->regs[VCPU_REGS_RDX] = tss->dx;
  1873. c->regs[VCPU_REGS_RBX] = tss->bx;
  1874. c->regs[VCPU_REGS_RSP] = tss->sp;
  1875. c->regs[VCPU_REGS_RBP] = tss->bp;
  1876. c->regs[VCPU_REGS_RSI] = tss->si;
  1877. c->regs[VCPU_REGS_RDI] = tss->di;
  1878. /*
  1879. * SDM says that segment selectors are loaded before segment
  1880. * descriptors
  1881. */
  1882. ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1883. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1884. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1885. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1886. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1887. /*
  1888. * Now load segment descriptors. If fault happenes at this stage
  1889. * it is handled in a context of new task
  1890. */
  1891. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1892. if (ret != X86EMUL_CONTINUE)
  1893. return ret;
  1894. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1895. if (ret != X86EMUL_CONTINUE)
  1896. return ret;
  1897. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1898. if (ret != X86EMUL_CONTINUE)
  1899. return ret;
  1900. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1901. if (ret != X86EMUL_CONTINUE)
  1902. return ret;
  1903. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1904. if (ret != X86EMUL_CONTINUE)
  1905. return ret;
  1906. return X86EMUL_CONTINUE;
  1907. }
  1908. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1909. struct x86_emulate_ops *ops,
  1910. u16 tss_selector, u16 old_tss_sel,
  1911. ulong old_tss_base, struct desc_struct *new_desc)
  1912. {
  1913. struct tss_segment_16 tss_seg;
  1914. int ret;
  1915. u32 new_tss_base = get_desc_base(new_desc);
  1916. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1917. &ctxt->exception);
  1918. if (ret != X86EMUL_CONTINUE)
  1919. /* FIXME: need to provide precise fault address */
  1920. return ret;
  1921. save_state_to_tss16(ctxt, ops, &tss_seg);
  1922. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1923. &ctxt->exception);
  1924. if (ret != X86EMUL_CONTINUE)
  1925. /* FIXME: need to provide precise fault address */
  1926. return ret;
  1927. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1928. &ctxt->exception);
  1929. if (ret != X86EMUL_CONTINUE)
  1930. /* FIXME: need to provide precise fault address */
  1931. return ret;
  1932. if (old_tss_sel != 0xffff) {
  1933. tss_seg.prev_task_link = old_tss_sel;
  1934. ret = ops->write_std(ctxt, new_tss_base,
  1935. &tss_seg.prev_task_link,
  1936. sizeof tss_seg.prev_task_link,
  1937. &ctxt->exception);
  1938. if (ret != X86EMUL_CONTINUE)
  1939. /* FIXME: need to provide precise fault address */
  1940. return ret;
  1941. }
  1942. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1943. }
  1944. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1945. struct x86_emulate_ops *ops,
  1946. struct tss_segment_32 *tss)
  1947. {
  1948. struct decode_cache *c = &ctxt->decode;
  1949. tss->cr3 = ops->get_cr(ctxt, 3);
  1950. tss->eip = c->eip;
  1951. tss->eflags = ctxt->eflags;
  1952. tss->eax = c->regs[VCPU_REGS_RAX];
  1953. tss->ecx = c->regs[VCPU_REGS_RCX];
  1954. tss->edx = c->regs[VCPU_REGS_RDX];
  1955. tss->ebx = c->regs[VCPU_REGS_RBX];
  1956. tss->esp = c->regs[VCPU_REGS_RSP];
  1957. tss->ebp = c->regs[VCPU_REGS_RBP];
  1958. tss->esi = c->regs[VCPU_REGS_RSI];
  1959. tss->edi = c->regs[VCPU_REGS_RDI];
  1960. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1961. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1962. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1963. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1964. tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
  1965. tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
  1966. tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1967. }
  1968. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1969. struct x86_emulate_ops *ops,
  1970. struct tss_segment_32 *tss)
  1971. {
  1972. struct decode_cache *c = &ctxt->decode;
  1973. int ret;
  1974. if (ops->set_cr(ctxt, 3, tss->cr3))
  1975. return emulate_gp(ctxt, 0);
  1976. c->eip = tss->eip;
  1977. ctxt->eflags = tss->eflags | 2;
  1978. c->regs[VCPU_REGS_RAX] = tss->eax;
  1979. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1980. c->regs[VCPU_REGS_RDX] = tss->edx;
  1981. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1982. c->regs[VCPU_REGS_RSP] = tss->esp;
  1983. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1984. c->regs[VCPU_REGS_RSI] = tss->esi;
  1985. c->regs[VCPU_REGS_RDI] = tss->edi;
  1986. /*
  1987. * SDM says that segment selectors are loaded before segment
  1988. * descriptors
  1989. */
  1990. ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1991. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1992. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1993. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1994. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1995. ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1996. ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1997. /*
  1998. * Now load segment descriptors. If fault happenes at this stage
  1999. * it is handled in a context of new task
  2000. */
  2001. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2002. if (ret != X86EMUL_CONTINUE)
  2003. return ret;
  2004. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2005. if (ret != X86EMUL_CONTINUE)
  2006. return ret;
  2007. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2008. if (ret != X86EMUL_CONTINUE)
  2009. return ret;
  2010. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2011. if (ret != X86EMUL_CONTINUE)
  2012. return ret;
  2013. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2014. if (ret != X86EMUL_CONTINUE)
  2015. return ret;
  2016. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2017. if (ret != X86EMUL_CONTINUE)
  2018. return ret;
  2019. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2020. if (ret != X86EMUL_CONTINUE)
  2021. return ret;
  2022. return X86EMUL_CONTINUE;
  2023. }
  2024. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2025. struct x86_emulate_ops *ops,
  2026. u16 tss_selector, u16 old_tss_sel,
  2027. ulong old_tss_base, struct desc_struct *new_desc)
  2028. {
  2029. struct tss_segment_32 tss_seg;
  2030. int ret;
  2031. u32 new_tss_base = get_desc_base(new_desc);
  2032. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2033. &ctxt->exception);
  2034. if (ret != X86EMUL_CONTINUE)
  2035. /* FIXME: need to provide precise fault address */
  2036. return ret;
  2037. save_state_to_tss32(ctxt, ops, &tss_seg);
  2038. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2039. &ctxt->exception);
  2040. if (ret != X86EMUL_CONTINUE)
  2041. /* FIXME: need to provide precise fault address */
  2042. return ret;
  2043. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2044. &ctxt->exception);
  2045. if (ret != X86EMUL_CONTINUE)
  2046. /* FIXME: need to provide precise fault address */
  2047. return ret;
  2048. if (old_tss_sel != 0xffff) {
  2049. tss_seg.prev_task_link = old_tss_sel;
  2050. ret = ops->write_std(ctxt, new_tss_base,
  2051. &tss_seg.prev_task_link,
  2052. sizeof tss_seg.prev_task_link,
  2053. &ctxt->exception);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. /* FIXME: need to provide precise fault address */
  2056. return ret;
  2057. }
  2058. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2059. }
  2060. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2061. struct x86_emulate_ops *ops,
  2062. u16 tss_selector, int reason,
  2063. bool has_error_code, u32 error_code)
  2064. {
  2065. struct desc_struct curr_tss_desc, next_tss_desc;
  2066. int ret;
  2067. u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
  2068. ulong old_tss_base =
  2069. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2070. u32 desc_limit;
  2071. /* FIXME: old_tss_base == ~0 ? */
  2072. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2073. if (ret != X86EMUL_CONTINUE)
  2074. return ret;
  2075. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2076. if (ret != X86EMUL_CONTINUE)
  2077. return ret;
  2078. /* FIXME: check that next_tss_desc is tss */
  2079. if (reason != TASK_SWITCH_IRET) {
  2080. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2081. ops->cpl(ctxt) > next_tss_desc.dpl)
  2082. return emulate_gp(ctxt, 0);
  2083. }
  2084. desc_limit = desc_limit_scaled(&next_tss_desc);
  2085. if (!next_tss_desc.p ||
  2086. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2087. desc_limit < 0x2b)) {
  2088. emulate_ts(ctxt, tss_selector & 0xfffc);
  2089. return X86EMUL_PROPAGATE_FAULT;
  2090. }
  2091. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2092. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2093. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2094. &curr_tss_desc);
  2095. }
  2096. if (reason == TASK_SWITCH_IRET)
  2097. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2098. /* set back link to prev task only if NT bit is set in eflags
  2099. note that old_tss_sel is not used afetr this point */
  2100. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2101. old_tss_sel = 0xffff;
  2102. if (next_tss_desc.type & 8)
  2103. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2104. old_tss_base, &next_tss_desc);
  2105. else
  2106. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2107. old_tss_base, &next_tss_desc);
  2108. if (ret != X86EMUL_CONTINUE)
  2109. return ret;
  2110. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2111. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2112. if (reason != TASK_SWITCH_IRET) {
  2113. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2114. write_segment_descriptor(ctxt, ops, tss_selector,
  2115. &next_tss_desc);
  2116. }
  2117. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2118. ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
  2119. ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
  2120. if (has_error_code) {
  2121. struct decode_cache *c = &ctxt->decode;
  2122. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2123. c->lock_prefix = 0;
  2124. c->src.val = (unsigned long) error_code;
  2125. ret = em_push(ctxt);
  2126. }
  2127. return ret;
  2128. }
  2129. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2130. u16 tss_selector, int reason,
  2131. bool has_error_code, u32 error_code)
  2132. {
  2133. struct x86_emulate_ops *ops = ctxt->ops;
  2134. struct decode_cache *c = &ctxt->decode;
  2135. int rc;
  2136. c->eip = ctxt->eip;
  2137. c->dst.type = OP_NONE;
  2138. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2139. has_error_code, error_code);
  2140. if (rc == X86EMUL_CONTINUE)
  2141. ctxt->eip = c->eip;
  2142. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2143. }
  2144. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2145. int reg, struct operand *op)
  2146. {
  2147. struct decode_cache *c = &ctxt->decode;
  2148. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2149. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2150. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2151. op->addr.mem.seg = seg;
  2152. }
  2153. static int em_das(struct x86_emulate_ctxt *ctxt)
  2154. {
  2155. struct decode_cache *c = &ctxt->decode;
  2156. u8 al, old_al;
  2157. bool af, cf, old_cf;
  2158. cf = ctxt->eflags & X86_EFLAGS_CF;
  2159. al = c->dst.val;
  2160. old_al = al;
  2161. old_cf = cf;
  2162. cf = false;
  2163. af = ctxt->eflags & X86_EFLAGS_AF;
  2164. if ((al & 0x0f) > 9 || af) {
  2165. al -= 6;
  2166. cf = old_cf | (al >= 250);
  2167. af = true;
  2168. } else {
  2169. af = false;
  2170. }
  2171. if (old_al > 0x99 || old_cf) {
  2172. al -= 0x60;
  2173. cf = true;
  2174. }
  2175. c->dst.val = al;
  2176. /* Set PF, ZF, SF */
  2177. c->src.type = OP_IMM;
  2178. c->src.val = 0;
  2179. c->src.bytes = 1;
  2180. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2181. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2182. if (cf)
  2183. ctxt->eflags |= X86_EFLAGS_CF;
  2184. if (af)
  2185. ctxt->eflags |= X86_EFLAGS_AF;
  2186. return X86EMUL_CONTINUE;
  2187. }
  2188. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2189. {
  2190. struct decode_cache *c = &ctxt->decode;
  2191. u16 sel, old_cs;
  2192. ulong old_eip;
  2193. int rc;
  2194. old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  2195. old_eip = c->eip;
  2196. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2197. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2198. return X86EMUL_CONTINUE;
  2199. c->eip = 0;
  2200. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2201. c->src.val = old_cs;
  2202. rc = em_push(ctxt);
  2203. if (rc != X86EMUL_CONTINUE)
  2204. return rc;
  2205. c->src.val = old_eip;
  2206. return em_push(ctxt);
  2207. }
  2208. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. struct decode_cache *c = &ctxt->decode;
  2211. int rc;
  2212. c->dst.type = OP_REG;
  2213. c->dst.addr.reg = &c->eip;
  2214. c->dst.bytes = c->op_bytes;
  2215. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2216. if (rc != X86EMUL_CONTINUE)
  2217. return rc;
  2218. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2219. return X86EMUL_CONTINUE;
  2220. }
  2221. static int em_add(struct x86_emulate_ctxt *ctxt)
  2222. {
  2223. struct decode_cache *c = &ctxt->decode;
  2224. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2225. return X86EMUL_CONTINUE;
  2226. }
  2227. static int em_or(struct x86_emulate_ctxt *ctxt)
  2228. {
  2229. struct decode_cache *c = &ctxt->decode;
  2230. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2231. return X86EMUL_CONTINUE;
  2232. }
  2233. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2234. {
  2235. struct decode_cache *c = &ctxt->decode;
  2236. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2237. return X86EMUL_CONTINUE;
  2238. }
  2239. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2240. {
  2241. struct decode_cache *c = &ctxt->decode;
  2242. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2243. return X86EMUL_CONTINUE;
  2244. }
  2245. static int em_and(struct x86_emulate_ctxt *ctxt)
  2246. {
  2247. struct decode_cache *c = &ctxt->decode;
  2248. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2249. return X86EMUL_CONTINUE;
  2250. }
  2251. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2252. {
  2253. struct decode_cache *c = &ctxt->decode;
  2254. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2255. return X86EMUL_CONTINUE;
  2256. }
  2257. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2258. {
  2259. struct decode_cache *c = &ctxt->decode;
  2260. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2261. return X86EMUL_CONTINUE;
  2262. }
  2263. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2264. {
  2265. struct decode_cache *c = &ctxt->decode;
  2266. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2267. /* Disable writeback. */
  2268. c->dst.type = OP_NONE;
  2269. return X86EMUL_CONTINUE;
  2270. }
  2271. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. struct decode_cache *c = &ctxt->decode;
  2274. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2275. return X86EMUL_CONTINUE;
  2276. }
  2277. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. struct decode_cache *c = &ctxt->decode;
  2280. c->dst.val = c->src2.val;
  2281. return em_imul(ctxt);
  2282. }
  2283. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2284. {
  2285. struct decode_cache *c = &ctxt->decode;
  2286. c->dst.type = OP_REG;
  2287. c->dst.bytes = c->src.bytes;
  2288. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2289. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2290. return X86EMUL_CONTINUE;
  2291. }
  2292. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2293. {
  2294. struct decode_cache *c = &ctxt->decode;
  2295. u64 tsc = 0;
  2296. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2297. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2298. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2299. return X86EMUL_CONTINUE;
  2300. }
  2301. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. struct decode_cache *c = &ctxt->decode;
  2304. c->dst.val = c->src.val;
  2305. return X86EMUL_CONTINUE;
  2306. }
  2307. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2308. {
  2309. struct decode_cache *c = &ctxt->decode;
  2310. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2311. return X86EMUL_CONTINUE;
  2312. }
  2313. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2314. {
  2315. struct decode_cache *c = &ctxt->decode;
  2316. int rc;
  2317. ulong linear;
  2318. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2319. if (rc == X86EMUL_CONTINUE)
  2320. ctxt->ops->invlpg(ctxt, linear);
  2321. /* Disable writeback. */
  2322. c->dst.type = OP_NONE;
  2323. return X86EMUL_CONTINUE;
  2324. }
  2325. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. ulong cr0;
  2328. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2329. cr0 &= ~X86_CR0_TS;
  2330. ctxt->ops->set_cr(ctxt, 0, cr0);
  2331. return X86EMUL_CONTINUE;
  2332. }
  2333. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. struct decode_cache *c = &ctxt->decode;
  2336. int rc;
  2337. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2338. return X86EMUL_UNHANDLEABLE;
  2339. rc = ctxt->ops->fix_hypercall(ctxt);
  2340. if (rc != X86EMUL_CONTINUE)
  2341. return rc;
  2342. /* Let the processor re-execute the fixed hypercall */
  2343. c->eip = ctxt->eip;
  2344. /* Disable writeback. */
  2345. c->dst.type = OP_NONE;
  2346. return X86EMUL_CONTINUE;
  2347. }
  2348. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2349. {
  2350. struct decode_cache *c = &ctxt->decode;
  2351. struct desc_ptr desc_ptr;
  2352. int rc;
  2353. rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
  2354. &desc_ptr.size, &desc_ptr.address,
  2355. c->op_bytes);
  2356. if (rc != X86EMUL_CONTINUE)
  2357. return rc;
  2358. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2359. /* Disable writeback. */
  2360. c->dst.type = OP_NONE;
  2361. return X86EMUL_CONTINUE;
  2362. }
  2363. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2364. {
  2365. struct decode_cache *c = &ctxt->decode;
  2366. int rc;
  2367. rc = ctxt->ops->fix_hypercall(ctxt);
  2368. /* Disable writeback. */
  2369. c->dst.type = OP_NONE;
  2370. return rc;
  2371. }
  2372. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. struct decode_cache *c = &ctxt->decode;
  2375. struct desc_ptr desc_ptr;
  2376. int rc;
  2377. rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
  2378. &desc_ptr.size,
  2379. &desc_ptr.address,
  2380. c->op_bytes);
  2381. if (rc != X86EMUL_CONTINUE)
  2382. return rc;
  2383. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2384. /* Disable writeback. */
  2385. c->dst.type = OP_NONE;
  2386. return X86EMUL_CONTINUE;
  2387. }
  2388. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2389. {
  2390. struct decode_cache *c = &ctxt->decode;
  2391. c->dst.bytes = 2;
  2392. c->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2393. return X86EMUL_CONTINUE;
  2394. }
  2395. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2396. {
  2397. struct decode_cache *c = &ctxt->decode;
  2398. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2399. | (c->src.val & 0x0f));
  2400. c->dst.type = OP_NONE;
  2401. return X86EMUL_CONTINUE;
  2402. }
  2403. static bool valid_cr(int nr)
  2404. {
  2405. switch (nr) {
  2406. case 0:
  2407. case 2 ... 4:
  2408. case 8:
  2409. return true;
  2410. default:
  2411. return false;
  2412. }
  2413. }
  2414. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2415. {
  2416. struct decode_cache *c = &ctxt->decode;
  2417. if (!valid_cr(c->modrm_reg))
  2418. return emulate_ud(ctxt);
  2419. return X86EMUL_CONTINUE;
  2420. }
  2421. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2422. {
  2423. struct decode_cache *c = &ctxt->decode;
  2424. u64 new_val = c->src.val64;
  2425. int cr = c->modrm_reg;
  2426. u64 efer = 0;
  2427. static u64 cr_reserved_bits[] = {
  2428. 0xffffffff00000000ULL,
  2429. 0, 0, 0, /* CR3 checked later */
  2430. CR4_RESERVED_BITS,
  2431. 0, 0, 0,
  2432. CR8_RESERVED_BITS,
  2433. };
  2434. if (!valid_cr(cr))
  2435. return emulate_ud(ctxt);
  2436. if (new_val & cr_reserved_bits[cr])
  2437. return emulate_gp(ctxt, 0);
  2438. switch (cr) {
  2439. case 0: {
  2440. u64 cr4;
  2441. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2442. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2443. return emulate_gp(ctxt, 0);
  2444. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2445. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2446. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2447. !(cr4 & X86_CR4_PAE))
  2448. return emulate_gp(ctxt, 0);
  2449. break;
  2450. }
  2451. case 3: {
  2452. u64 rsvd = 0;
  2453. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2454. if (efer & EFER_LMA)
  2455. rsvd = CR3_L_MODE_RESERVED_BITS;
  2456. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2457. rsvd = CR3_PAE_RESERVED_BITS;
  2458. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2459. rsvd = CR3_NONPAE_RESERVED_BITS;
  2460. if (new_val & rsvd)
  2461. return emulate_gp(ctxt, 0);
  2462. break;
  2463. }
  2464. case 4: {
  2465. u64 cr4;
  2466. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2467. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2468. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2469. return emulate_gp(ctxt, 0);
  2470. break;
  2471. }
  2472. }
  2473. return X86EMUL_CONTINUE;
  2474. }
  2475. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2476. {
  2477. unsigned long dr7;
  2478. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2479. /* Check if DR7.Global_Enable is set */
  2480. return dr7 & (1 << 13);
  2481. }
  2482. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2483. {
  2484. struct decode_cache *c = &ctxt->decode;
  2485. int dr = c->modrm_reg;
  2486. u64 cr4;
  2487. if (dr > 7)
  2488. return emulate_ud(ctxt);
  2489. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2490. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2491. return emulate_ud(ctxt);
  2492. if (check_dr7_gd(ctxt))
  2493. return emulate_db(ctxt);
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. struct decode_cache *c = &ctxt->decode;
  2499. u64 new_val = c->src.val64;
  2500. int dr = c->modrm_reg;
  2501. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2502. return emulate_gp(ctxt, 0);
  2503. return check_dr_read(ctxt);
  2504. }
  2505. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2506. {
  2507. u64 efer;
  2508. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2509. if (!(efer & EFER_SVME))
  2510. return emulate_ud(ctxt);
  2511. return X86EMUL_CONTINUE;
  2512. }
  2513. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2514. {
  2515. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2516. /* Valid physical address? */
  2517. if (rax & 0xffff000000000000ULL)
  2518. return emulate_gp(ctxt, 0);
  2519. return check_svme(ctxt);
  2520. }
  2521. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2522. {
  2523. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2524. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2525. return emulate_ud(ctxt);
  2526. return X86EMUL_CONTINUE;
  2527. }
  2528. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2529. {
  2530. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2531. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2532. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2533. (rcx > 3))
  2534. return emulate_gp(ctxt, 0);
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2538. {
  2539. struct decode_cache *c = &ctxt->decode;
  2540. c->dst.bytes = min(c->dst.bytes, 4u);
  2541. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2542. return emulate_gp(ctxt, 0);
  2543. return X86EMUL_CONTINUE;
  2544. }
  2545. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2546. {
  2547. struct decode_cache *c = &ctxt->decode;
  2548. c->src.bytes = min(c->src.bytes, 4u);
  2549. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2550. return emulate_gp(ctxt, 0);
  2551. return X86EMUL_CONTINUE;
  2552. }
  2553. #define D(_y) { .flags = (_y) }
  2554. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2555. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2556. .check_perm = (_p) }
  2557. #define N D(0)
  2558. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2559. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2560. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2561. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2562. #define II(_f, _e, _i) \
  2563. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2564. #define IIP(_f, _e, _i, _p) \
  2565. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2566. .check_perm = (_p) }
  2567. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2568. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2569. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2570. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2571. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2572. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2573. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2574. static struct opcode group7_rm1[] = {
  2575. DI(SrcNone | ModRM | Priv, monitor),
  2576. DI(SrcNone | ModRM | Priv, mwait),
  2577. N, N, N, N, N, N,
  2578. };
  2579. static struct opcode group7_rm3[] = {
  2580. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2581. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2582. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2583. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2584. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2585. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2586. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2587. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2588. };
  2589. static struct opcode group7_rm7[] = {
  2590. N,
  2591. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2592. N, N, N, N, N, N,
  2593. };
  2594. static struct opcode group1[] = {
  2595. I(Lock, em_add),
  2596. I(Lock, em_or),
  2597. I(Lock, em_adc),
  2598. I(Lock, em_sbb),
  2599. I(Lock, em_and),
  2600. I(Lock, em_sub),
  2601. I(Lock, em_xor),
  2602. I(0, em_cmp),
  2603. };
  2604. static struct opcode group1A[] = {
  2605. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2606. };
  2607. static struct opcode group3[] = {
  2608. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2609. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2610. X4(D(SrcMem | ModRM)),
  2611. };
  2612. static struct opcode group4[] = {
  2613. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2614. N, N, N, N, N, N,
  2615. };
  2616. static struct opcode group5[] = {
  2617. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2618. D(SrcMem | ModRM | Stack),
  2619. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2620. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2621. D(SrcMem | ModRM | Stack), N,
  2622. };
  2623. static struct opcode group6[] = {
  2624. DI(ModRM | Prot, sldt),
  2625. DI(ModRM | Prot, str),
  2626. DI(ModRM | Prot | Priv, lldt),
  2627. DI(ModRM | Prot | Priv, ltr),
  2628. N, N, N, N,
  2629. };
  2630. static struct group_dual group7 = { {
  2631. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2632. DI(ModRM | Mov | DstMem | Priv, sidt),
  2633. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2634. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2635. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2636. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2637. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2638. }, {
  2639. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2640. EXT(0, group7_rm1),
  2641. N, EXT(0, group7_rm3),
  2642. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2643. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2644. } };
  2645. static struct opcode group8[] = {
  2646. N, N, N, N,
  2647. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2648. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2649. };
  2650. static struct group_dual group9 = { {
  2651. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2652. }, {
  2653. N, N, N, N, N, N, N, N,
  2654. } };
  2655. static struct opcode group11[] = {
  2656. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2657. };
  2658. static struct gprefix pfx_0f_6f_0f_7f = {
  2659. N, N, N, I(Sse, em_movdqu),
  2660. };
  2661. static struct opcode opcode_table[256] = {
  2662. /* 0x00 - 0x07 */
  2663. I6ALU(Lock, em_add),
  2664. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2665. /* 0x08 - 0x0F */
  2666. I6ALU(Lock, em_or),
  2667. D(ImplicitOps | Stack | No64), N,
  2668. /* 0x10 - 0x17 */
  2669. I6ALU(Lock, em_adc),
  2670. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2671. /* 0x18 - 0x1F */
  2672. I6ALU(Lock, em_sbb),
  2673. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2674. /* 0x20 - 0x27 */
  2675. I6ALU(Lock, em_and), N, N,
  2676. /* 0x28 - 0x2F */
  2677. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2678. /* 0x30 - 0x37 */
  2679. I6ALU(Lock, em_xor), N, N,
  2680. /* 0x38 - 0x3F */
  2681. I6ALU(0, em_cmp), N, N,
  2682. /* 0x40 - 0x4F */
  2683. X16(D(DstReg)),
  2684. /* 0x50 - 0x57 */
  2685. X8(I(SrcReg | Stack, em_push)),
  2686. /* 0x58 - 0x5F */
  2687. X8(I(DstReg | Stack, em_pop)),
  2688. /* 0x60 - 0x67 */
  2689. I(ImplicitOps | Stack | No64, em_pusha),
  2690. I(ImplicitOps | Stack | No64, em_popa),
  2691. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2692. N, N, N, N,
  2693. /* 0x68 - 0x6F */
  2694. I(SrcImm | Mov | Stack, em_push),
  2695. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2696. I(SrcImmByte | Mov | Stack, em_push),
  2697. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2698. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2699. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2700. /* 0x70 - 0x7F */
  2701. X16(D(SrcImmByte)),
  2702. /* 0x80 - 0x87 */
  2703. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2704. G(DstMem | SrcImm | ModRM | Group, group1),
  2705. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2706. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2707. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2708. /* 0x88 - 0x8F */
  2709. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2710. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2711. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2712. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2713. /* 0x90 - 0x97 */
  2714. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2715. /* 0x98 - 0x9F */
  2716. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2717. I(SrcImmFAddr | No64, em_call_far), N,
  2718. II(ImplicitOps | Stack, em_pushf, pushf),
  2719. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2720. /* 0xA0 - 0xA7 */
  2721. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2722. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2723. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2724. I2bv(SrcSI | DstDI | String, em_cmp),
  2725. /* 0xA8 - 0xAF */
  2726. D2bv(DstAcc | SrcImm),
  2727. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2728. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2729. I2bv(SrcAcc | DstDI | String, em_cmp),
  2730. /* 0xB0 - 0xB7 */
  2731. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2732. /* 0xB8 - 0xBF */
  2733. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2734. /* 0xC0 - 0xC7 */
  2735. D2bv(DstMem | SrcImmByte | ModRM),
  2736. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2737. D(ImplicitOps | Stack),
  2738. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2739. G(ByteOp, group11), G(0, group11),
  2740. /* 0xC8 - 0xCF */
  2741. N, N, N, D(ImplicitOps | Stack),
  2742. D(ImplicitOps), DI(SrcImmByte, intn),
  2743. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2744. /* 0xD0 - 0xD7 */
  2745. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2746. N, N, N, N,
  2747. /* 0xD8 - 0xDF */
  2748. N, N, N, N, N, N, N, N,
  2749. /* 0xE0 - 0xE7 */
  2750. X4(D(SrcImmByte)),
  2751. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2752. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2753. /* 0xE8 - 0xEF */
  2754. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2755. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2756. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2757. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2758. /* 0xF0 - 0xF7 */
  2759. N, DI(ImplicitOps, icebp), N, N,
  2760. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2761. G(ByteOp, group3), G(0, group3),
  2762. /* 0xF8 - 0xFF */
  2763. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2764. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2765. };
  2766. static struct opcode twobyte_table[256] = {
  2767. /* 0x00 - 0x0F */
  2768. G(0, group6), GD(0, &group7), N, N,
  2769. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2770. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2771. N, D(ImplicitOps | ModRM), N, N,
  2772. /* 0x10 - 0x1F */
  2773. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2774. /* 0x20 - 0x2F */
  2775. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2776. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2777. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2778. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2779. N, N, N, N,
  2780. N, N, N, N, N, N, N, N,
  2781. /* 0x30 - 0x3F */
  2782. DI(ImplicitOps | Priv, wrmsr),
  2783. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2784. DI(ImplicitOps | Priv, rdmsr),
  2785. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2786. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2787. N, N,
  2788. N, N, N, N, N, N, N, N,
  2789. /* 0x40 - 0x4F */
  2790. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2791. /* 0x50 - 0x5F */
  2792. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2793. /* 0x60 - 0x6F */
  2794. N, N, N, N,
  2795. N, N, N, N,
  2796. N, N, N, N,
  2797. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2798. /* 0x70 - 0x7F */
  2799. N, N, N, N,
  2800. N, N, N, N,
  2801. N, N, N, N,
  2802. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2803. /* 0x80 - 0x8F */
  2804. X16(D(SrcImm)),
  2805. /* 0x90 - 0x9F */
  2806. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2807. /* 0xA0 - 0xA7 */
  2808. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2809. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2810. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2811. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2812. /* 0xA8 - 0xAF */
  2813. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2814. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2815. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2816. D(DstMem | SrcReg | Src2CL | ModRM),
  2817. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2818. /* 0xB0 - 0xB7 */
  2819. D2bv(DstMem | SrcReg | ModRM | Lock),
  2820. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2821. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2822. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2823. /* 0xB8 - 0xBF */
  2824. N, N,
  2825. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2826. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2827. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2828. /* 0xC0 - 0xCF */
  2829. D2bv(DstMem | SrcReg | ModRM | Lock),
  2830. N, D(DstMem | SrcReg | ModRM | Mov),
  2831. N, N, N, GD(0, &group9),
  2832. N, N, N, N, N, N, N, N,
  2833. /* 0xD0 - 0xDF */
  2834. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2835. /* 0xE0 - 0xEF */
  2836. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2837. /* 0xF0 - 0xFF */
  2838. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2839. };
  2840. #undef D
  2841. #undef N
  2842. #undef G
  2843. #undef GD
  2844. #undef I
  2845. #undef GP
  2846. #undef EXT
  2847. #undef D2bv
  2848. #undef D2bvIP
  2849. #undef I2bv
  2850. #undef I6ALU
  2851. static unsigned imm_size(struct decode_cache *c)
  2852. {
  2853. unsigned size;
  2854. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2855. if (size == 8)
  2856. size = 4;
  2857. return size;
  2858. }
  2859. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2860. unsigned size, bool sign_extension)
  2861. {
  2862. struct decode_cache *c = &ctxt->decode;
  2863. struct x86_emulate_ops *ops = ctxt->ops;
  2864. int rc = X86EMUL_CONTINUE;
  2865. op->type = OP_IMM;
  2866. op->bytes = size;
  2867. op->addr.mem.ea = c->eip;
  2868. /* NB. Immediates are sign-extended as necessary. */
  2869. switch (op->bytes) {
  2870. case 1:
  2871. op->val = insn_fetch(s8, 1, c->eip);
  2872. break;
  2873. case 2:
  2874. op->val = insn_fetch(s16, 2, c->eip);
  2875. break;
  2876. case 4:
  2877. op->val = insn_fetch(s32, 4, c->eip);
  2878. break;
  2879. }
  2880. if (!sign_extension) {
  2881. switch (op->bytes) {
  2882. case 1:
  2883. op->val &= 0xff;
  2884. break;
  2885. case 2:
  2886. op->val &= 0xffff;
  2887. break;
  2888. case 4:
  2889. op->val &= 0xffffffff;
  2890. break;
  2891. }
  2892. }
  2893. done:
  2894. return rc;
  2895. }
  2896. int
  2897. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2898. {
  2899. struct x86_emulate_ops *ops = ctxt->ops;
  2900. struct decode_cache *c = &ctxt->decode;
  2901. int rc = X86EMUL_CONTINUE;
  2902. int mode = ctxt->mode;
  2903. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2904. bool op_prefix = false;
  2905. struct opcode opcode;
  2906. struct operand memop = { .type = OP_NONE };
  2907. c->eip = ctxt->eip;
  2908. c->fetch.start = c->eip;
  2909. c->fetch.end = c->fetch.start + insn_len;
  2910. if (insn_len > 0)
  2911. memcpy(c->fetch.data, insn, insn_len);
  2912. switch (mode) {
  2913. case X86EMUL_MODE_REAL:
  2914. case X86EMUL_MODE_VM86:
  2915. case X86EMUL_MODE_PROT16:
  2916. def_op_bytes = def_ad_bytes = 2;
  2917. break;
  2918. case X86EMUL_MODE_PROT32:
  2919. def_op_bytes = def_ad_bytes = 4;
  2920. break;
  2921. #ifdef CONFIG_X86_64
  2922. case X86EMUL_MODE_PROT64:
  2923. def_op_bytes = 4;
  2924. def_ad_bytes = 8;
  2925. break;
  2926. #endif
  2927. default:
  2928. return -1;
  2929. }
  2930. c->op_bytes = def_op_bytes;
  2931. c->ad_bytes = def_ad_bytes;
  2932. /* Legacy prefixes. */
  2933. for (;;) {
  2934. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2935. case 0x66: /* operand-size override */
  2936. op_prefix = true;
  2937. /* switch between 2/4 bytes */
  2938. c->op_bytes = def_op_bytes ^ 6;
  2939. break;
  2940. case 0x67: /* address-size override */
  2941. if (mode == X86EMUL_MODE_PROT64)
  2942. /* switch between 4/8 bytes */
  2943. c->ad_bytes = def_ad_bytes ^ 12;
  2944. else
  2945. /* switch between 2/4 bytes */
  2946. c->ad_bytes = def_ad_bytes ^ 6;
  2947. break;
  2948. case 0x26: /* ES override */
  2949. case 0x2e: /* CS override */
  2950. case 0x36: /* SS override */
  2951. case 0x3e: /* DS override */
  2952. set_seg_override(c, (c->b >> 3) & 3);
  2953. break;
  2954. case 0x64: /* FS override */
  2955. case 0x65: /* GS override */
  2956. set_seg_override(c, c->b & 7);
  2957. break;
  2958. case 0x40 ... 0x4f: /* REX */
  2959. if (mode != X86EMUL_MODE_PROT64)
  2960. goto done_prefixes;
  2961. c->rex_prefix = c->b;
  2962. continue;
  2963. case 0xf0: /* LOCK */
  2964. c->lock_prefix = 1;
  2965. break;
  2966. case 0xf2: /* REPNE/REPNZ */
  2967. case 0xf3: /* REP/REPE/REPZ */
  2968. c->rep_prefix = c->b;
  2969. break;
  2970. default:
  2971. goto done_prefixes;
  2972. }
  2973. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2974. c->rex_prefix = 0;
  2975. }
  2976. done_prefixes:
  2977. /* REX prefix. */
  2978. if (c->rex_prefix & 8)
  2979. c->op_bytes = 8; /* REX.W */
  2980. /* Opcode byte(s). */
  2981. opcode = opcode_table[c->b];
  2982. /* Two-byte opcode? */
  2983. if (c->b == 0x0f) {
  2984. c->twobyte = 1;
  2985. c->b = insn_fetch(u8, 1, c->eip);
  2986. opcode = twobyte_table[c->b];
  2987. }
  2988. c->d = opcode.flags;
  2989. while (c->d & GroupMask) {
  2990. switch (c->d & GroupMask) {
  2991. case Group:
  2992. c->modrm = insn_fetch(u8, 1, c->eip);
  2993. --c->eip;
  2994. goffset = (c->modrm >> 3) & 7;
  2995. opcode = opcode.u.group[goffset];
  2996. break;
  2997. case GroupDual:
  2998. c->modrm = insn_fetch(u8, 1, c->eip);
  2999. --c->eip;
  3000. goffset = (c->modrm >> 3) & 7;
  3001. if ((c->modrm >> 6) == 3)
  3002. opcode = opcode.u.gdual->mod3[goffset];
  3003. else
  3004. opcode = opcode.u.gdual->mod012[goffset];
  3005. break;
  3006. case RMExt:
  3007. goffset = c->modrm & 7;
  3008. opcode = opcode.u.group[goffset];
  3009. break;
  3010. case Prefix:
  3011. if (c->rep_prefix && op_prefix)
  3012. return X86EMUL_UNHANDLEABLE;
  3013. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  3014. switch (simd_prefix) {
  3015. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3016. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3017. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3018. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3019. }
  3020. break;
  3021. default:
  3022. return X86EMUL_UNHANDLEABLE;
  3023. }
  3024. c->d &= ~GroupMask;
  3025. c->d |= opcode.flags;
  3026. }
  3027. c->execute = opcode.u.execute;
  3028. c->check_perm = opcode.check_perm;
  3029. c->intercept = opcode.intercept;
  3030. /* Unrecognised? */
  3031. if (c->d == 0 || (c->d & Undefined))
  3032. return -1;
  3033. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3034. return -1;
  3035. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  3036. c->op_bytes = 8;
  3037. if (c->d & Op3264) {
  3038. if (mode == X86EMUL_MODE_PROT64)
  3039. c->op_bytes = 8;
  3040. else
  3041. c->op_bytes = 4;
  3042. }
  3043. if (c->d & Sse)
  3044. c->op_bytes = 16;
  3045. /* ModRM and SIB bytes. */
  3046. if (c->d & ModRM) {
  3047. rc = decode_modrm(ctxt, ops, &memop);
  3048. if (!c->has_seg_override)
  3049. set_seg_override(c, c->modrm_seg);
  3050. } else if (c->d & MemAbs)
  3051. rc = decode_abs(ctxt, ops, &memop);
  3052. if (rc != X86EMUL_CONTINUE)
  3053. goto done;
  3054. if (!c->has_seg_override)
  3055. set_seg_override(c, VCPU_SREG_DS);
  3056. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  3057. if (memop.type == OP_MEM && c->ad_bytes != 8)
  3058. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3059. if (memop.type == OP_MEM && c->rip_relative)
  3060. memop.addr.mem.ea += c->eip;
  3061. /*
  3062. * Decode and fetch the source operand: register, memory
  3063. * or immediate.
  3064. */
  3065. switch (c->d & SrcMask) {
  3066. case SrcNone:
  3067. break;
  3068. case SrcReg:
  3069. decode_register_operand(ctxt, &c->src, c, 0);
  3070. break;
  3071. case SrcMem16:
  3072. memop.bytes = 2;
  3073. goto srcmem_common;
  3074. case SrcMem32:
  3075. memop.bytes = 4;
  3076. goto srcmem_common;
  3077. case SrcMem:
  3078. memop.bytes = (c->d & ByteOp) ? 1 :
  3079. c->op_bytes;
  3080. srcmem_common:
  3081. c->src = memop;
  3082. break;
  3083. case SrcImmU16:
  3084. rc = decode_imm(ctxt, &c->src, 2, false);
  3085. break;
  3086. case SrcImm:
  3087. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  3088. break;
  3089. case SrcImmU:
  3090. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  3091. break;
  3092. case SrcImmByte:
  3093. rc = decode_imm(ctxt, &c->src, 1, true);
  3094. break;
  3095. case SrcImmUByte:
  3096. rc = decode_imm(ctxt, &c->src, 1, false);
  3097. break;
  3098. case SrcAcc:
  3099. c->src.type = OP_REG;
  3100. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3101. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  3102. fetch_register_operand(&c->src);
  3103. break;
  3104. case SrcOne:
  3105. c->src.bytes = 1;
  3106. c->src.val = 1;
  3107. break;
  3108. case SrcSI:
  3109. c->src.type = OP_MEM;
  3110. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3111. c->src.addr.mem.ea =
  3112. register_address(c, c->regs[VCPU_REGS_RSI]);
  3113. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  3114. c->src.val = 0;
  3115. break;
  3116. case SrcImmFAddr:
  3117. c->src.type = OP_IMM;
  3118. c->src.addr.mem.ea = c->eip;
  3119. c->src.bytes = c->op_bytes + 2;
  3120. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  3121. break;
  3122. case SrcMemFAddr:
  3123. memop.bytes = c->op_bytes + 2;
  3124. goto srcmem_common;
  3125. break;
  3126. }
  3127. if (rc != X86EMUL_CONTINUE)
  3128. goto done;
  3129. /*
  3130. * Decode and fetch the second source operand: register, memory
  3131. * or immediate.
  3132. */
  3133. switch (c->d & Src2Mask) {
  3134. case Src2None:
  3135. break;
  3136. case Src2CL:
  3137. c->src2.bytes = 1;
  3138. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  3139. break;
  3140. case Src2ImmByte:
  3141. rc = decode_imm(ctxt, &c->src2, 1, true);
  3142. break;
  3143. case Src2One:
  3144. c->src2.bytes = 1;
  3145. c->src2.val = 1;
  3146. break;
  3147. case Src2Imm:
  3148. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  3149. break;
  3150. }
  3151. if (rc != X86EMUL_CONTINUE)
  3152. goto done;
  3153. /* Decode and fetch the destination operand: register or memory. */
  3154. switch (c->d & DstMask) {
  3155. case DstReg:
  3156. decode_register_operand(ctxt, &c->dst, c,
  3157. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3158. break;
  3159. case DstImmUByte:
  3160. c->dst.type = OP_IMM;
  3161. c->dst.addr.mem.ea = c->eip;
  3162. c->dst.bytes = 1;
  3163. c->dst.val = insn_fetch(u8, 1, c->eip);
  3164. break;
  3165. case DstMem:
  3166. case DstMem64:
  3167. c->dst = memop;
  3168. if ((c->d & DstMask) == DstMem64)
  3169. c->dst.bytes = 8;
  3170. else
  3171. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3172. if (c->d & BitOp)
  3173. fetch_bit_operand(c);
  3174. c->dst.orig_val = c->dst.val;
  3175. break;
  3176. case DstAcc:
  3177. c->dst.type = OP_REG;
  3178. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3179. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3180. fetch_register_operand(&c->dst);
  3181. c->dst.orig_val = c->dst.val;
  3182. break;
  3183. case DstDI:
  3184. c->dst.type = OP_MEM;
  3185. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3186. c->dst.addr.mem.ea =
  3187. register_address(c, c->regs[VCPU_REGS_RDI]);
  3188. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3189. c->dst.val = 0;
  3190. break;
  3191. case ImplicitOps:
  3192. /* Special instructions do their own operand decoding. */
  3193. default:
  3194. c->dst.type = OP_NONE; /* Disable writeback. */
  3195. return 0;
  3196. }
  3197. done:
  3198. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3199. }
  3200. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3201. {
  3202. struct decode_cache *c = &ctxt->decode;
  3203. /* The second termination condition only applies for REPE
  3204. * and REPNE. Test if the repeat string operation prefix is
  3205. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3206. * corresponding termination condition according to:
  3207. * - if REPE/REPZ and ZF = 0 then done
  3208. * - if REPNE/REPNZ and ZF = 1 then done
  3209. */
  3210. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3211. (c->b == 0xae) || (c->b == 0xaf))
  3212. && (((c->rep_prefix == REPE_PREFIX) &&
  3213. ((ctxt->eflags & EFLG_ZF) == 0))
  3214. || ((c->rep_prefix == REPNE_PREFIX) &&
  3215. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3216. return true;
  3217. return false;
  3218. }
  3219. int
  3220. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3221. {
  3222. struct x86_emulate_ops *ops = ctxt->ops;
  3223. u64 msr_data;
  3224. struct decode_cache *c = &ctxt->decode;
  3225. int rc = X86EMUL_CONTINUE;
  3226. int saved_dst_type = c->dst.type;
  3227. int irq; /* Used for int 3, int, and into */
  3228. ctxt->decode.mem_read.pos = 0;
  3229. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3230. rc = emulate_ud(ctxt);
  3231. goto done;
  3232. }
  3233. /* LOCK prefix is allowed only with some instructions */
  3234. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3235. rc = emulate_ud(ctxt);
  3236. goto done;
  3237. }
  3238. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3239. rc = emulate_ud(ctxt);
  3240. goto done;
  3241. }
  3242. if ((c->d & Sse)
  3243. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3244. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3245. rc = emulate_ud(ctxt);
  3246. goto done;
  3247. }
  3248. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3249. rc = emulate_nm(ctxt);
  3250. goto done;
  3251. }
  3252. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3253. rc = emulator_check_intercept(ctxt, c->intercept,
  3254. X86_ICPT_PRE_EXCEPT);
  3255. if (rc != X86EMUL_CONTINUE)
  3256. goto done;
  3257. }
  3258. /* Privileged instruction can be executed only in CPL=0 */
  3259. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3260. rc = emulate_gp(ctxt, 0);
  3261. goto done;
  3262. }
  3263. /* Instruction can only be executed in protected mode */
  3264. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3265. rc = emulate_ud(ctxt);
  3266. goto done;
  3267. }
  3268. /* Do instruction specific permission checks */
  3269. if (c->check_perm) {
  3270. rc = c->check_perm(ctxt);
  3271. if (rc != X86EMUL_CONTINUE)
  3272. goto done;
  3273. }
  3274. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3275. rc = emulator_check_intercept(ctxt, c->intercept,
  3276. X86_ICPT_POST_EXCEPT);
  3277. if (rc != X86EMUL_CONTINUE)
  3278. goto done;
  3279. }
  3280. if (c->rep_prefix && (c->d & String)) {
  3281. /* All REP prefixes have the same first termination condition */
  3282. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3283. ctxt->eip = c->eip;
  3284. goto done;
  3285. }
  3286. }
  3287. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3288. rc = segmented_read(ctxt, c->src.addr.mem,
  3289. c->src.valptr, c->src.bytes);
  3290. if (rc != X86EMUL_CONTINUE)
  3291. goto done;
  3292. c->src.orig_val64 = c->src.val64;
  3293. }
  3294. if (c->src2.type == OP_MEM) {
  3295. rc = segmented_read(ctxt, c->src2.addr.mem,
  3296. &c->src2.val, c->src2.bytes);
  3297. if (rc != X86EMUL_CONTINUE)
  3298. goto done;
  3299. }
  3300. if ((c->d & DstMask) == ImplicitOps)
  3301. goto special_insn;
  3302. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3303. /* optimisation - avoid slow emulated read if Mov */
  3304. rc = segmented_read(ctxt, c->dst.addr.mem,
  3305. &c->dst.val, c->dst.bytes);
  3306. if (rc != X86EMUL_CONTINUE)
  3307. goto done;
  3308. }
  3309. c->dst.orig_val = c->dst.val;
  3310. special_insn:
  3311. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3312. rc = emulator_check_intercept(ctxt, c->intercept,
  3313. X86_ICPT_POST_MEMACCESS);
  3314. if (rc != X86EMUL_CONTINUE)
  3315. goto done;
  3316. }
  3317. if (c->execute) {
  3318. rc = c->execute(ctxt);
  3319. if (rc != X86EMUL_CONTINUE)
  3320. goto done;
  3321. goto writeback;
  3322. }
  3323. if (c->twobyte)
  3324. goto twobyte_insn;
  3325. switch (c->b) {
  3326. case 0x06: /* push es */
  3327. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3328. break;
  3329. case 0x07: /* pop es */
  3330. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3331. break;
  3332. case 0x0e: /* push cs */
  3333. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3334. break;
  3335. case 0x16: /* push ss */
  3336. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3337. break;
  3338. case 0x17: /* pop ss */
  3339. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3340. break;
  3341. case 0x1e: /* push ds */
  3342. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3343. break;
  3344. case 0x1f: /* pop ds */
  3345. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3346. break;
  3347. case 0x40 ... 0x47: /* inc r16/r32 */
  3348. emulate_1op("inc", c->dst, ctxt->eflags);
  3349. break;
  3350. case 0x48 ... 0x4f: /* dec r16/r32 */
  3351. emulate_1op("dec", c->dst, ctxt->eflags);
  3352. break;
  3353. case 0x63: /* movsxd */
  3354. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3355. goto cannot_emulate;
  3356. c->dst.val = (s32) c->src.val;
  3357. break;
  3358. case 0x6c: /* insb */
  3359. case 0x6d: /* insw/insd */
  3360. c->src.val = c->regs[VCPU_REGS_RDX];
  3361. goto do_io_in;
  3362. case 0x6e: /* outsb */
  3363. case 0x6f: /* outsw/outsd */
  3364. c->dst.val = c->regs[VCPU_REGS_RDX];
  3365. goto do_io_out;
  3366. break;
  3367. case 0x70 ... 0x7f: /* jcc (short) */
  3368. if (test_cc(c->b, ctxt->eflags))
  3369. jmp_rel(c, c->src.val);
  3370. break;
  3371. case 0x84 ... 0x85:
  3372. test:
  3373. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3374. break;
  3375. case 0x86 ... 0x87: /* xchg */
  3376. xchg:
  3377. /* Write back the register source. */
  3378. c->src.val = c->dst.val;
  3379. write_register_operand(&c->src);
  3380. /*
  3381. * Write back the memory destination with implicit LOCK
  3382. * prefix.
  3383. */
  3384. c->dst.val = c->src.orig_val;
  3385. c->lock_prefix = 1;
  3386. break;
  3387. case 0x8c: /* mov r/m, sreg */
  3388. if (c->modrm_reg > VCPU_SREG_GS) {
  3389. rc = emulate_ud(ctxt);
  3390. goto done;
  3391. }
  3392. c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
  3393. break;
  3394. case 0x8d: /* lea r16/r32, m */
  3395. c->dst.val = c->src.addr.mem.ea;
  3396. break;
  3397. case 0x8e: { /* mov seg, r/m16 */
  3398. uint16_t sel;
  3399. sel = c->src.val;
  3400. if (c->modrm_reg == VCPU_SREG_CS ||
  3401. c->modrm_reg > VCPU_SREG_GS) {
  3402. rc = emulate_ud(ctxt);
  3403. goto done;
  3404. }
  3405. if (c->modrm_reg == VCPU_SREG_SS)
  3406. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3407. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3408. c->dst.type = OP_NONE; /* Disable writeback. */
  3409. break;
  3410. }
  3411. case 0x8f: /* pop (sole member of Grp1a) */
  3412. rc = emulate_grp1a(ctxt, ops);
  3413. break;
  3414. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3415. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3416. break;
  3417. goto xchg;
  3418. case 0x98: /* cbw/cwde/cdqe */
  3419. switch (c->op_bytes) {
  3420. case 2: c->dst.val = (s8)c->dst.val; break;
  3421. case 4: c->dst.val = (s16)c->dst.val; break;
  3422. case 8: c->dst.val = (s32)c->dst.val; break;
  3423. }
  3424. break;
  3425. case 0xa8 ... 0xa9: /* test ax, imm */
  3426. goto test;
  3427. case 0xc0 ... 0xc1:
  3428. emulate_grp2(ctxt);
  3429. break;
  3430. case 0xc3: /* ret */
  3431. c->dst.type = OP_REG;
  3432. c->dst.addr.reg = &c->eip;
  3433. c->dst.bytes = c->op_bytes;
  3434. rc = em_pop(ctxt);
  3435. break;
  3436. case 0xc4: /* les */
  3437. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3438. break;
  3439. case 0xc5: /* lds */
  3440. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3441. break;
  3442. case 0xcb: /* ret far */
  3443. rc = emulate_ret_far(ctxt, ops);
  3444. break;
  3445. case 0xcc: /* int3 */
  3446. irq = 3;
  3447. goto do_interrupt;
  3448. case 0xcd: /* int n */
  3449. irq = c->src.val;
  3450. do_interrupt:
  3451. rc = emulate_int(ctxt, ops, irq);
  3452. break;
  3453. case 0xce: /* into */
  3454. if (ctxt->eflags & EFLG_OF) {
  3455. irq = 4;
  3456. goto do_interrupt;
  3457. }
  3458. break;
  3459. case 0xcf: /* iret */
  3460. rc = emulate_iret(ctxt, ops);
  3461. break;
  3462. case 0xd0 ... 0xd1: /* Grp2 */
  3463. emulate_grp2(ctxt);
  3464. break;
  3465. case 0xd2 ... 0xd3: /* Grp2 */
  3466. c->src.val = c->regs[VCPU_REGS_RCX];
  3467. emulate_grp2(ctxt);
  3468. break;
  3469. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3470. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3471. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3472. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3473. jmp_rel(c, c->src.val);
  3474. break;
  3475. case 0xe3: /* jcxz/jecxz/jrcxz */
  3476. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3477. jmp_rel(c, c->src.val);
  3478. break;
  3479. case 0xe4: /* inb */
  3480. case 0xe5: /* in */
  3481. goto do_io_in;
  3482. case 0xe6: /* outb */
  3483. case 0xe7: /* out */
  3484. goto do_io_out;
  3485. case 0xe8: /* call (near) */ {
  3486. long int rel = c->src.val;
  3487. c->src.val = (unsigned long) c->eip;
  3488. jmp_rel(c, rel);
  3489. rc = em_push(ctxt);
  3490. break;
  3491. }
  3492. case 0xe9: /* jmp rel */
  3493. goto jmp;
  3494. case 0xea: { /* jmp far */
  3495. unsigned short sel;
  3496. jump_far:
  3497. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3498. rc = load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS);
  3499. if (rc != X86EMUL_CONTINUE)
  3500. goto done;
  3501. c->eip = 0;
  3502. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3503. break;
  3504. }
  3505. case 0xeb:
  3506. jmp: /* jmp rel short */
  3507. jmp_rel(c, c->src.val);
  3508. c->dst.type = OP_NONE; /* Disable writeback. */
  3509. break;
  3510. case 0xec: /* in al,dx */
  3511. case 0xed: /* in (e/r)ax,dx */
  3512. c->src.val = c->regs[VCPU_REGS_RDX];
  3513. do_io_in:
  3514. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3515. &c->dst.val))
  3516. goto done; /* IO is needed */
  3517. break;
  3518. case 0xee: /* out dx,al */
  3519. case 0xef: /* out dx,(e/r)ax */
  3520. c->dst.val = c->regs[VCPU_REGS_RDX];
  3521. do_io_out:
  3522. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3523. &c->src.val, 1);
  3524. c->dst.type = OP_NONE; /* Disable writeback. */
  3525. break;
  3526. case 0xf4: /* hlt */
  3527. ctxt->ops->halt(ctxt);
  3528. break;
  3529. case 0xf5: /* cmc */
  3530. /* complement carry flag from eflags reg */
  3531. ctxt->eflags ^= EFLG_CF;
  3532. break;
  3533. case 0xf6 ... 0xf7: /* Grp3 */
  3534. rc = emulate_grp3(ctxt, ops);
  3535. break;
  3536. case 0xf8: /* clc */
  3537. ctxt->eflags &= ~EFLG_CF;
  3538. break;
  3539. case 0xf9: /* stc */
  3540. ctxt->eflags |= EFLG_CF;
  3541. break;
  3542. case 0xfa: /* cli */
  3543. if (emulator_bad_iopl(ctxt, ops)) {
  3544. rc = emulate_gp(ctxt, 0);
  3545. goto done;
  3546. } else
  3547. ctxt->eflags &= ~X86_EFLAGS_IF;
  3548. break;
  3549. case 0xfb: /* sti */
  3550. if (emulator_bad_iopl(ctxt, ops)) {
  3551. rc = emulate_gp(ctxt, 0);
  3552. goto done;
  3553. } else {
  3554. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3555. ctxt->eflags |= X86_EFLAGS_IF;
  3556. }
  3557. break;
  3558. case 0xfc: /* cld */
  3559. ctxt->eflags &= ~EFLG_DF;
  3560. break;
  3561. case 0xfd: /* std */
  3562. ctxt->eflags |= EFLG_DF;
  3563. break;
  3564. case 0xfe: /* Grp4 */
  3565. grp45:
  3566. rc = emulate_grp45(ctxt);
  3567. break;
  3568. case 0xff: /* Grp5 */
  3569. if (c->modrm_reg == 5)
  3570. goto jump_far;
  3571. goto grp45;
  3572. default:
  3573. goto cannot_emulate;
  3574. }
  3575. if (rc != X86EMUL_CONTINUE)
  3576. goto done;
  3577. writeback:
  3578. rc = writeback(ctxt, ops);
  3579. if (rc != X86EMUL_CONTINUE)
  3580. goto done;
  3581. /*
  3582. * restore dst type in case the decoding will be reused
  3583. * (happens for string instruction )
  3584. */
  3585. c->dst.type = saved_dst_type;
  3586. if ((c->d & SrcMask) == SrcSI)
  3587. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3588. VCPU_REGS_RSI, &c->src);
  3589. if ((c->d & DstMask) == DstDI)
  3590. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3591. &c->dst);
  3592. if (c->rep_prefix && (c->d & String)) {
  3593. struct read_cache *r = &ctxt->decode.io_read;
  3594. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3595. if (!string_insn_completed(ctxt)) {
  3596. /*
  3597. * Re-enter guest when pio read ahead buffer is empty
  3598. * or, if it is not used, after each 1024 iteration.
  3599. */
  3600. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3601. (r->end == 0 || r->end != r->pos)) {
  3602. /*
  3603. * Reset read cache. Usually happens before
  3604. * decode, but since instruction is restarted
  3605. * we have to do it here.
  3606. */
  3607. ctxt->decode.mem_read.end = 0;
  3608. return EMULATION_RESTART;
  3609. }
  3610. goto done; /* skip rip writeback */
  3611. }
  3612. }
  3613. ctxt->eip = c->eip;
  3614. done:
  3615. if (rc == X86EMUL_PROPAGATE_FAULT)
  3616. ctxt->have_exception = true;
  3617. if (rc == X86EMUL_INTERCEPTED)
  3618. return EMULATION_INTERCEPTED;
  3619. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3620. twobyte_insn:
  3621. switch (c->b) {
  3622. case 0x05: /* syscall */
  3623. rc = emulate_syscall(ctxt, ops);
  3624. break;
  3625. case 0x06:
  3626. rc = em_clts(ctxt);
  3627. break;
  3628. case 0x09: /* wbinvd */
  3629. (ctxt->ops->wbinvd)(ctxt);
  3630. break;
  3631. case 0x08: /* invd */
  3632. case 0x0d: /* GrpP (prefetch) */
  3633. case 0x18: /* Grp16 (prefetch/nop) */
  3634. break;
  3635. case 0x20: /* mov cr, reg */
  3636. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3637. break;
  3638. case 0x21: /* mov from dr to reg */
  3639. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3640. break;
  3641. case 0x22: /* mov reg, cr */
  3642. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3643. emulate_gp(ctxt, 0);
  3644. rc = X86EMUL_PROPAGATE_FAULT;
  3645. goto done;
  3646. }
  3647. c->dst.type = OP_NONE;
  3648. break;
  3649. case 0x23: /* mov from reg to dr */
  3650. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3651. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3652. ~0ULL : ~0U)) < 0) {
  3653. /* #UD condition is already handled by the code above */
  3654. emulate_gp(ctxt, 0);
  3655. rc = X86EMUL_PROPAGATE_FAULT;
  3656. goto done;
  3657. }
  3658. c->dst.type = OP_NONE; /* no writeback */
  3659. break;
  3660. case 0x30:
  3661. /* wrmsr */
  3662. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3663. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3664. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3665. emulate_gp(ctxt, 0);
  3666. rc = X86EMUL_PROPAGATE_FAULT;
  3667. goto done;
  3668. }
  3669. rc = X86EMUL_CONTINUE;
  3670. break;
  3671. case 0x32:
  3672. /* rdmsr */
  3673. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3674. emulate_gp(ctxt, 0);
  3675. rc = X86EMUL_PROPAGATE_FAULT;
  3676. goto done;
  3677. } else {
  3678. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3679. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3680. }
  3681. rc = X86EMUL_CONTINUE;
  3682. break;
  3683. case 0x34: /* sysenter */
  3684. rc = emulate_sysenter(ctxt, ops);
  3685. break;
  3686. case 0x35: /* sysexit */
  3687. rc = emulate_sysexit(ctxt, ops);
  3688. break;
  3689. case 0x40 ... 0x4f: /* cmov */
  3690. c->dst.val = c->dst.orig_val = c->src.val;
  3691. if (!test_cc(c->b, ctxt->eflags))
  3692. c->dst.type = OP_NONE; /* no writeback */
  3693. break;
  3694. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3695. if (test_cc(c->b, ctxt->eflags))
  3696. jmp_rel(c, c->src.val);
  3697. break;
  3698. case 0x90 ... 0x9f: /* setcc r/m8 */
  3699. c->dst.val = test_cc(c->b, ctxt->eflags);
  3700. break;
  3701. case 0xa0: /* push fs */
  3702. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3703. break;
  3704. case 0xa1: /* pop fs */
  3705. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3706. break;
  3707. case 0xa3:
  3708. bt: /* bt */
  3709. c->dst.type = OP_NONE;
  3710. /* only subword offset */
  3711. c->src.val &= (c->dst.bytes << 3) - 1;
  3712. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3713. break;
  3714. case 0xa4: /* shld imm8, r, r/m */
  3715. case 0xa5: /* shld cl, r, r/m */
  3716. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3717. break;
  3718. case 0xa8: /* push gs */
  3719. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3720. break;
  3721. case 0xa9: /* pop gs */
  3722. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3723. break;
  3724. case 0xab:
  3725. bts: /* bts */
  3726. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3727. break;
  3728. case 0xac: /* shrd imm8, r, r/m */
  3729. case 0xad: /* shrd cl, r, r/m */
  3730. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3731. break;
  3732. case 0xae: /* clflush */
  3733. break;
  3734. case 0xb0 ... 0xb1: /* cmpxchg */
  3735. /*
  3736. * Save real source value, then compare EAX against
  3737. * destination.
  3738. */
  3739. c->src.orig_val = c->src.val;
  3740. c->src.val = c->regs[VCPU_REGS_RAX];
  3741. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3742. if (ctxt->eflags & EFLG_ZF) {
  3743. /* Success: write back to memory. */
  3744. c->dst.val = c->src.orig_val;
  3745. } else {
  3746. /* Failure: write the value we saw to EAX. */
  3747. c->dst.type = OP_REG;
  3748. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3749. }
  3750. break;
  3751. case 0xb2: /* lss */
  3752. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3753. break;
  3754. case 0xb3:
  3755. btr: /* btr */
  3756. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3757. break;
  3758. case 0xb4: /* lfs */
  3759. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3760. break;
  3761. case 0xb5: /* lgs */
  3762. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3763. break;
  3764. case 0xb6 ... 0xb7: /* movzx */
  3765. c->dst.bytes = c->op_bytes;
  3766. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3767. : (u16) c->src.val;
  3768. break;
  3769. case 0xba: /* Grp8 */
  3770. switch (c->modrm_reg & 3) {
  3771. case 0:
  3772. goto bt;
  3773. case 1:
  3774. goto bts;
  3775. case 2:
  3776. goto btr;
  3777. case 3:
  3778. goto btc;
  3779. }
  3780. break;
  3781. case 0xbb:
  3782. btc: /* btc */
  3783. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3784. break;
  3785. case 0xbc: { /* bsf */
  3786. u8 zf;
  3787. __asm__ ("bsf %2, %0; setz %1"
  3788. : "=r"(c->dst.val), "=q"(zf)
  3789. : "r"(c->src.val));
  3790. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3791. if (zf) {
  3792. ctxt->eflags |= X86_EFLAGS_ZF;
  3793. c->dst.type = OP_NONE; /* Disable writeback. */
  3794. }
  3795. break;
  3796. }
  3797. case 0xbd: { /* bsr */
  3798. u8 zf;
  3799. __asm__ ("bsr %2, %0; setz %1"
  3800. : "=r"(c->dst.val), "=q"(zf)
  3801. : "r"(c->src.val));
  3802. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3803. if (zf) {
  3804. ctxt->eflags |= X86_EFLAGS_ZF;
  3805. c->dst.type = OP_NONE; /* Disable writeback. */
  3806. }
  3807. break;
  3808. }
  3809. case 0xbe ... 0xbf: /* movsx */
  3810. c->dst.bytes = c->op_bytes;
  3811. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3812. (s16) c->src.val;
  3813. break;
  3814. case 0xc0 ... 0xc1: /* xadd */
  3815. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3816. /* Write back the register source. */
  3817. c->src.val = c->dst.orig_val;
  3818. write_register_operand(&c->src);
  3819. break;
  3820. case 0xc3: /* movnti */
  3821. c->dst.bytes = c->op_bytes;
  3822. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3823. (u64) c->src.val;
  3824. break;
  3825. case 0xc7: /* Grp9 (cmpxchg8b) */
  3826. rc = emulate_grp9(ctxt, ops);
  3827. break;
  3828. default:
  3829. goto cannot_emulate;
  3830. }
  3831. if (rc != X86EMUL_CONTINUE)
  3832. goto done;
  3833. goto writeback;
  3834. cannot_emulate:
  3835. return EMULATION_FAILED;
  3836. }