atombios_crtc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. args.ucOverscanRight = radeon_crtc->h_border;
  298. args.ucOverscanLeft = radeon_crtc->h_border;
  299. args.ucOverscanBottom = radeon_crtc->v_border;
  300. args.ucOverscanTop = radeon_crtc->v_border;
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. static void atombios_disable_ss(struct drm_crtc *crtc)
  316. {
  317. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  318. struct drm_device *dev = crtc->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. u32 ss_cntl;
  321. if (ASIC_IS_DCE4(rdev)) {
  322. switch (radeon_crtc->pll_id) {
  323. case ATOM_PPLL1:
  324. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  325. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  326. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  327. break;
  328. case ATOM_PPLL2:
  329. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_DCPLL:
  334. case ATOM_PPLL_INVALID:
  335. return;
  336. }
  337. } else if (ASIC_IS_AVIVO(rdev)) {
  338. switch (radeon_crtc->pll_id) {
  339. case ATOM_PPLL1:
  340. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  341. ss_cntl &= ~1;
  342. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  343. break;
  344. case ATOM_PPLL2:
  345. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_DCPLL:
  350. case ATOM_PPLL_INVALID:
  351. return;
  352. }
  353. }
  354. }
  355. union atom_enable_ss {
  356. ENABLE_LVDS_SS_PARAMETERS legacy;
  357. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  358. };
  359. static void atombios_enable_ss(struct drm_crtc *crtc)
  360. {
  361. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  362. struct drm_device *dev = crtc->dev;
  363. struct radeon_device *rdev = dev->dev_private;
  364. struct drm_encoder *encoder = NULL;
  365. struct radeon_encoder *radeon_encoder = NULL;
  366. struct radeon_encoder_atom_dig *dig = NULL;
  367. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  368. union atom_enable_ss args;
  369. uint16_t percentage = 0;
  370. uint8_t type = 0, step = 0, delay = 0, range = 0;
  371. /* XXX add ss support for DCE4 */
  372. if (ASIC_IS_DCE4(rdev))
  373. return;
  374. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  375. if (encoder->crtc == crtc) {
  376. radeon_encoder = to_radeon_encoder(encoder);
  377. /* only enable spread spectrum on LVDS */
  378. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  379. dig = radeon_encoder->enc_priv;
  380. if (dig && dig->ss) {
  381. percentage = dig->ss->percentage;
  382. type = dig->ss->type;
  383. step = dig->ss->step;
  384. delay = dig->ss->delay;
  385. range = dig->ss->range;
  386. } else
  387. return;
  388. } else
  389. return;
  390. break;
  391. }
  392. }
  393. if (!radeon_encoder)
  394. return;
  395. memset(&args, 0, sizeof(args));
  396. if (ASIC_IS_AVIVO(rdev)) {
  397. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  398. args.v1.ucSpreadSpectrumType = type;
  399. args.v1.ucSpreadSpectrumStep = step;
  400. args.v1.ucSpreadSpectrumDelay = delay;
  401. args.v1.ucSpreadSpectrumRange = range;
  402. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  403. args.v1.ucEnable = ATOM_ENABLE;
  404. } else {
  405. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  406. args.legacy.ucSpreadSpectrumType = type;
  407. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  408. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  409. args.legacy.ucEnable = ATOM_ENABLE;
  410. }
  411. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  412. }
  413. union adjust_pixel_clock {
  414. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  415. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  416. };
  417. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  418. struct drm_display_mode *mode,
  419. struct radeon_pll *pll)
  420. {
  421. struct drm_device *dev = crtc->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct drm_encoder *encoder = NULL;
  424. struct radeon_encoder *radeon_encoder = NULL;
  425. u32 adjusted_clock = mode->clock;
  426. int encoder_mode = 0;
  427. u32 dp_clock = mode->clock;
  428. int bpc = 8;
  429. /* reset the pll flags */
  430. pll->flags = 0;
  431. if (ASIC_IS_AVIVO(rdev)) {
  432. if ((rdev->family == CHIP_RS600) ||
  433. (rdev->family == CHIP_RS690) ||
  434. (rdev->family == CHIP_RS740))
  435. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  436. RADEON_PLL_PREFER_CLOSEST_LOWER);
  437. } else
  438. pll->flags |= RADEON_PLL_LEGACY;
  439. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  440. if (encoder->crtc == crtc) {
  441. radeon_encoder = to_radeon_encoder(encoder);
  442. encoder_mode = atombios_get_encoder_mode(encoder);
  443. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  444. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  445. if (connector) {
  446. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  447. struct radeon_connector_atom_dig *dig_connector =
  448. radeon_connector->con_priv;
  449. dp_clock = dig_connector->dp_clock;
  450. }
  451. }
  452. if (ASIC_IS_AVIVO(rdev)) {
  453. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  454. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  455. adjusted_clock = mode->clock * 2;
  456. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  457. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  458. } else {
  459. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  460. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  461. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  462. pll->flags |= RADEON_PLL_USE_REF_DIV;
  463. }
  464. break;
  465. }
  466. }
  467. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  468. * accordingly based on the encoder/transmitter to work around
  469. * special hw requirements.
  470. */
  471. if (ASIC_IS_DCE3(rdev)) {
  472. union adjust_pixel_clock args;
  473. u8 frev, crev;
  474. int index;
  475. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  476. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  477. &crev))
  478. return adjusted_clock;
  479. memset(&args, 0, sizeof(args));
  480. switch (frev) {
  481. case 1:
  482. switch (crev) {
  483. case 1:
  484. case 2:
  485. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  486. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  487. args.v1.ucEncodeMode = encoder_mode;
  488. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  489. /* may want to enable SS on DP eventually */
  490. /* args.v1.ucConfig |=
  491. ADJUST_DISPLAY_CONFIG_SS_ENABLE;*/
  492. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  493. args.v1.ucConfig |=
  494. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  495. }
  496. atom_execute_table(rdev->mode_info.atom_context,
  497. index, (uint32_t *)&args);
  498. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  499. break;
  500. case 3:
  501. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  502. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  503. args.v3.sInput.ucEncodeMode = encoder_mode;
  504. args.v3.sInput.ucDispPllConfig = 0;
  505. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  506. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  507. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  508. /* may want to enable SS on DP/eDP eventually */
  509. /*args.v3.sInput.ucDispPllConfig |=
  510. DISPPLL_CONFIG_SS_ENABLE;*/
  511. args.v3.sInput.ucDispPllConfig |=
  512. DISPPLL_CONFIG_COHERENT_MODE;
  513. /* 16200 or 27000 */
  514. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  515. } else {
  516. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  517. /* deep color support */
  518. args.v3.sInput.usPixelClock =
  519. cpu_to_le16((mode->clock * bpc / 8) / 10);
  520. }
  521. if (dig->coherent_mode)
  522. args.v3.sInput.ucDispPllConfig |=
  523. DISPPLL_CONFIG_COHERENT_MODE;
  524. if (mode->clock > 165000)
  525. args.v3.sInput.ucDispPllConfig |=
  526. DISPPLL_CONFIG_DUAL_LINK;
  527. }
  528. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  529. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  530. /* may want to enable SS on DP/eDP eventually */
  531. /*args.v3.sInput.ucDispPllConfig |=
  532. DISPPLL_CONFIG_SS_ENABLE;*/
  533. args.v3.sInput.ucDispPllConfig |=
  534. DISPPLL_CONFIG_COHERENT_MODE;
  535. /* 16200 or 27000 */
  536. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  537. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  538. /* want to enable SS on LVDS eventually */
  539. /*args.v3.sInput.ucDispPllConfig |=
  540. DISPPLL_CONFIG_SS_ENABLE;*/
  541. } else {
  542. if (mode->clock > 165000)
  543. args.v3.sInput.ucDispPllConfig |=
  544. DISPPLL_CONFIG_DUAL_LINK;
  545. }
  546. }
  547. atom_execute_table(rdev->mode_info.atom_context,
  548. index, (uint32_t *)&args);
  549. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  550. if (args.v3.sOutput.ucRefDiv) {
  551. pll->flags |= RADEON_PLL_USE_REF_DIV;
  552. pll->reference_div = args.v3.sOutput.ucRefDiv;
  553. }
  554. if (args.v3.sOutput.ucPostDiv) {
  555. pll->flags |= RADEON_PLL_USE_POST_DIV;
  556. pll->post_div = args.v3.sOutput.ucPostDiv;
  557. }
  558. break;
  559. default:
  560. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  561. return adjusted_clock;
  562. }
  563. break;
  564. default:
  565. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  566. return adjusted_clock;
  567. }
  568. }
  569. return adjusted_clock;
  570. }
  571. union set_pixel_clock {
  572. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  573. PIXEL_CLOCK_PARAMETERS v1;
  574. PIXEL_CLOCK_PARAMETERS_V2 v2;
  575. PIXEL_CLOCK_PARAMETERS_V3 v3;
  576. PIXEL_CLOCK_PARAMETERS_V5 v5;
  577. };
  578. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  579. {
  580. struct drm_device *dev = crtc->dev;
  581. struct radeon_device *rdev = dev->dev_private;
  582. u8 frev, crev;
  583. int index;
  584. union set_pixel_clock args;
  585. memset(&args, 0, sizeof(args));
  586. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  587. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  588. &crev))
  589. return;
  590. switch (frev) {
  591. case 1:
  592. switch (crev) {
  593. case 5:
  594. /* if the default dcpll clock is specified,
  595. * SetPixelClock provides the dividers
  596. */
  597. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  598. args.v5.usPixelClock = rdev->clock.default_dispclk;
  599. args.v5.ucPpll = ATOM_DCPLL;
  600. break;
  601. default:
  602. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  603. return;
  604. }
  605. break;
  606. default:
  607. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  608. return;
  609. }
  610. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  611. }
  612. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  613. int crtc_id,
  614. int pll_id,
  615. u32 encoder_mode,
  616. u32 encoder_id,
  617. u32 clock,
  618. u32 ref_div,
  619. u32 fb_div,
  620. u32 frac_fb_div,
  621. u32 post_div)
  622. {
  623. struct drm_device *dev = crtc->dev;
  624. struct radeon_device *rdev = dev->dev_private;
  625. u8 frev, crev;
  626. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  627. union set_pixel_clock args;
  628. memset(&args, 0, sizeof(args));
  629. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  630. &crev))
  631. return;
  632. switch (frev) {
  633. case 1:
  634. switch (crev) {
  635. case 1:
  636. if (clock == ATOM_DISABLE)
  637. return;
  638. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  639. args.v1.usRefDiv = cpu_to_le16(ref_div);
  640. args.v1.usFbDiv = cpu_to_le16(fb_div);
  641. args.v1.ucFracFbDiv = frac_fb_div;
  642. args.v1.ucPostDiv = post_div;
  643. args.v1.ucPpll = pll_id;
  644. args.v1.ucCRTC = crtc_id;
  645. args.v1.ucRefDivSrc = 1;
  646. break;
  647. case 2:
  648. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  649. args.v2.usRefDiv = cpu_to_le16(ref_div);
  650. args.v2.usFbDiv = cpu_to_le16(fb_div);
  651. args.v2.ucFracFbDiv = frac_fb_div;
  652. args.v2.ucPostDiv = post_div;
  653. args.v2.ucPpll = pll_id;
  654. args.v2.ucCRTC = crtc_id;
  655. args.v2.ucRefDivSrc = 1;
  656. break;
  657. case 3:
  658. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  659. args.v3.usRefDiv = cpu_to_le16(ref_div);
  660. args.v3.usFbDiv = cpu_to_le16(fb_div);
  661. args.v3.ucFracFbDiv = frac_fb_div;
  662. args.v3.ucPostDiv = post_div;
  663. args.v3.ucPpll = pll_id;
  664. args.v3.ucMiscInfo = (pll_id << 2);
  665. args.v3.ucTransmitterId = encoder_id;
  666. args.v3.ucEncoderMode = encoder_mode;
  667. break;
  668. case 5:
  669. args.v5.ucCRTC = crtc_id;
  670. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  671. args.v5.ucRefDiv = ref_div;
  672. args.v5.usFbDiv = cpu_to_le16(fb_div);
  673. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  674. args.v5.ucPostDiv = post_div;
  675. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  676. args.v5.ucTransmitterID = encoder_id;
  677. args.v5.ucEncoderMode = encoder_mode;
  678. args.v5.ucPpll = pll_id;
  679. break;
  680. default:
  681. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  682. return;
  683. }
  684. break;
  685. default:
  686. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  687. return;
  688. }
  689. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  690. }
  691. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  692. {
  693. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  694. struct drm_device *dev = crtc->dev;
  695. struct radeon_device *rdev = dev->dev_private;
  696. struct drm_encoder *encoder = NULL;
  697. struct radeon_encoder *radeon_encoder = NULL;
  698. u32 pll_clock = mode->clock;
  699. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  700. struct radeon_pll *pll;
  701. u32 adjusted_clock;
  702. int encoder_mode = 0;
  703. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  704. if (encoder->crtc == crtc) {
  705. radeon_encoder = to_radeon_encoder(encoder);
  706. encoder_mode = atombios_get_encoder_mode(encoder);
  707. break;
  708. }
  709. }
  710. if (!radeon_encoder)
  711. return;
  712. switch (radeon_crtc->pll_id) {
  713. case ATOM_PPLL1:
  714. pll = &rdev->clock.p1pll;
  715. break;
  716. case ATOM_PPLL2:
  717. pll = &rdev->clock.p2pll;
  718. break;
  719. case ATOM_DCPLL:
  720. case ATOM_PPLL_INVALID:
  721. default:
  722. pll = &rdev->clock.dcpll;
  723. break;
  724. }
  725. /* adjust pixel clock as needed */
  726. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  727. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  728. &ref_div, &post_div);
  729. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  730. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  731. ref_div, fb_div, frac_fb_div, post_div);
  732. }
  733. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  734. struct drm_framebuffer *old_fb)
  735. {
  736. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  737. struct drm_device *dev = crtc->dev;
  738. struct radeon_device *rdev = dev->dev_private;
  739. struct radeon_framebuffer *radeon_fb;
  740. struct drm_gem_object *obj;
  741. struct radeon_bo *rbo;
  742. uint64_t fb_location;
  743. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  744. int r;
  745. /* no fb bound */
  746. if (!crtc->fb) {
  747. DRM_DEBUG_KMS("No FB bound\n");
  748. return 0;
  749. }
  750. radeon_fb = to_radeon_framebuffer(crtc->fb);
  751. /* Pin framebuffer & get tilling informations */
  752. obj = radeon_fb->obj;
  753. rbo = obj->driver_private;
  754. r = radeon_bo_reserve(rbo, false);
  755. if (unlikely(r != 0))
  756. return r;
  757. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  758. if (unlikely(r != 0)) {
  759. radeon_bo_unreserve(rbo);
  760. return -EINVAL;
  761. }
  762. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  763. radeon_bo_unreserve(rbo);
  764. switch (crtc->fb->bits_per_pixel) {
  765. case 8:
  766. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  767. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  768. break;
  769. case 15:
  770. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  771. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  772. break;
  773. case 16:
  774. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  775. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  776. break;
  777. case 24:
  778. case 32:
  779. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  780. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  781. break;
  782. default:
  783. DRM_ERROR("Unsupported screen depth %d\n",
  784. crtc->fb->bits_per_pixel);
  785. return -EINVAL;
  786. }
  787. if (tiling_flags & RADEON_TILING_MACRO)
  788. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  789. else if (tiling_flags & RADEON_TILING_MICRO)
  790. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  791. switch (radeon_crtc->crtc_id) {
  792. case 0:
  793. WREG32(AVIVO_D1VGA_CONTROL, 0);
  794. break;
  795. case 1:
  796. WREG32(AVIVO_D2VGA_CONTROL, 0);
  797. break;
  798. case 2:
  799. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  800. break;
  801. case 3:
  802. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  803. break;
  804. case 4:
  805. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  806. break;
  807. case 5:
  808. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  809. break;
  810. default:
  811. break;
  812. }
  813. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  814. upper_32_bits(fb_location));
  815. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  816. upper_32_bits(fb_location));
  817. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  818. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  819. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  820. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  821. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  822. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  823. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  824. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  825. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  826. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  827. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  828. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  829. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  830. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  831. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  832. crtc->mode.vdisplay);
  833. x &= ~3;
  834. y &= ~1;
  835. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  836. (x << 16) | y);
  837. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  838. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  839. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  840. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  841. EVERGREEN_INTERLEAVE_EN);
  842. else
  843. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  844. if (old_fb && old_fb != crtc->fb) {
  845. radeon_fb = to_radeon_framebuffer(old_fb);
  846. rbo = radeon_fb->obj->driver_private;
  847. r = radeon_bo_reserve(rbo, false);
  848. if (unlikely(r != 0))
  849. return r;
  850. radeon_bo_unpin(rbo);
  851. radeon_bo_unreserve(rbo);
  852. }
  853. /* Bytes per pixel may have changed */
  854. radeon_bandwidth_update(rdev);
  855. return 0;
  856. }
  857. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  858. struct drm_framebuffer *old_fb)
  859. {
  860. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  861. struct drm_device *dev = crtc->dev;
  862. struct radeon_device *rdev = dev->dev_private;
  863. struct radeon_framebuffer *radeon_fb;
  864. struct drm_gem_object *obj;
  865. struct radeon_bo *rbo;
  866. uint64_t fb_location;
  867. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  868. int r;
  869. /* no fb bound */
  870. if (!crtc->fb) {
  871. DRM_DEBUG_KMS("No FB bound\n");
  872. return 0;
  873. }
  874. radeon_fb = to_radeon_framebuffer(crtc->fb);
  875. /* Pin framebuffer & get tilling informations */
  876. obj = radeon_fb->obj;
  877. rbo = obj->driver_private;
  878. r = radeon_bo_reserve(rbo, false);
  879. if (unlikely(r != 0))
  880. return r;
  881. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  882. if (unlikely(r != 0)) {
  883. radeon_bo_unreserve(rbo);
  884. return -EINVAL;
  885. }
  886. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  887. radeon_bo_unreserve(rbo);
  888. switch (crtc->fb->bits_per_pixel) {
  889. case 8:
  890. fb_format =
  891. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  892. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  893. break;
  894. case 15:
  895. fb_format =
  896. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  897. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  898. break;
  899. case 16:
  900. fb_format =
  901. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  902. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  903. break;
  904. case 24:
  905. case 32:
  906. fb_format =
  907. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  908. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  909. break;
  910. default:
  911. DRM_ERROR("Unsupported screen depth %d\n",
  912. crtc->fb->bits_per_pixel);
  913. return -EINVAL;
  914. }
  915. if (rdev->family >= CHIP_R600) {
  916. if (tiling_flags & RADEON_TILING_MACRO)
  917. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  918. else if (tiling_flags & RADEON_TILING_MICRO)
  919. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  920. } else {
  921. if (tiling_flags & RADEON_TILING_MACRO)
  922. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  923. if (tiling_flags & RADEON_TILING_MICRO)
  924. fb_format |= AVIVO_D1GRPH_TILED;
  925. }
  926. if (radeon_crtc->crtc_id == 0)
  927. WREG32(AVIVO_D1VGA_CONTROL, 0);
  928. else
  929. WREG32(AVIVO_D2VGA_CONTROL, 0);
  930. if (rdev->family >= CHIP_RV770) {
  931. if (radeon_crtc->crtc_id) {
  932. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  933. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  934. } else {
  935. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  936. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  937. }
  938. }
  939. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  940. (u32) fb_location);
  941. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  942. radeon_crtc->crtc_offset, (u32) fb_location);
  943. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  944. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  945. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  946. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  947. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  948. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  949. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  950. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  951. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  952. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  953. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  954. crtc->mode.vdisplay);
  955. x &= ~3;
  956. y &= ~1;
  957. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  958. (x << 16) | y);
  959. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  960. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  961. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  962. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  963. AVIVO_D1MODE_INTERLEAVE_EN);
  964. else
  965. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  966. if (old_fb && old_fb != crtc->fb) {
  967. radeon_fb = to_radeon_framebuffer(old_fb);
  968. rbo = radeon_fb->obj->driver_private;
  969. r = radeon_bo_reserve(rbo, false);
  970. if (unlikely(r != 0))
  971. return r;
  972. radeon_bo_unpin(rbo);
  973. radeon_bo_unreserve(rbo);
  974. }
  975. /* Bytes per pixel may have changed */
  976. radeon_bandwidth_update(rdev);
  977. return 0;
  978. }
  979. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  980. struct drm_framebuffer *old_fb)
  981. {
  982. struct drm_device *dev = crtc->dev;
  983. struct radeon_device *rdev = dev->dev_private;
  984. if (ASIC_IS_DCE4(rdev))
  985. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  986. else if (ASIC_IS_AVIVO(rdev))
  987. return avivo_crtc_set_base(crtc, x, y, old_fb);
  988. else
  989. return radeon_crtc_set_base(crtc, x, y, old_fb);
  990. }
  991. /* properly set additional regs when using atombios */
  992. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  993. {
  994. struct drm_device *dev = crtc->dev;
  995. struct radeon_device *rdev = dev->dev_private;
  996. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  997. u32 disp_merge_cntl;
  998. switch (radeon_crtc->crtc_id) {
  999. case 0:
  1000. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1001. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1002. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1003. break;
  1004. case 1:
  1005. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1006. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1007. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1008. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1009. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1010. break;
  1011. }
  1012. }
  1013. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1014. {
  1015. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1016. struct drm_device *dev = crtc->dev;
  1017. struct radeon_device *rdev = dev->dev_private;
  1018. struct drm_encoder *test_encoder;
  1019. struct drm_crtc *test_crtc;
  1020. uint32_t pll_in_use = 0;
  1021. if (ASIC_IS_DCE4(rdev)) {
  1022. /* if crtc is driving DP and we have an ext clock, use that */
  1023. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1024. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1025. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1026. if (rdev->clock.dp_extclk)
  1027. return ATOM_PPLL_INVALID;
  1028. }
  1029. }
  1030. }
  1031. /* otherwise, pick one of the plls */
  1032. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1033. struct radeon_crtc *radeon_test_crtc;
  1034. if (crtc == test_crtc)
  1035. continue;
  1036. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1037. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1038. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1039. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1040. }
  1041. if (!(pll_in_use & 1))
  1042. return ATOM_PPLL1;
  1043. return ATOM_PPLL2;
  1044. } else
  1045. return radeon_crtc->crtc_id;
  1046. }
  1047. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1048. struct drm_display_mode *mode,
  1049. struct drm_display_mode *adjusted_mode,
  1050. int x, int y, struct drm_framebuffer *old_fb)
  1051. {
  1052. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1053. struct drm_device *dev = crtc->dev;
  1054. struct radeon_device *rdev = dev->dev_private;
  1055. struct drm_encoder *encoder;
  1056. bool is_tvcv = false;
  1057. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1058. /* find tv std */
  1059. if (encoder->crtc == crtc) {
  1060. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1061. if (radeon_encoder->active_device &
  1062. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1063. is_tvcv = true;
  1064. }
  1065. }
  1066. atombios_disable_ss(crtc);
  1067. /* always set DCPLL */
  1068. if (ASIC_IS_DCE4(rdev))
  1069. atombios_crtc_set_dcpll(crtc);
  1070. atombios_crtc_set_pll(crtc, adjusted_mode);
  1071. atombios_enable_ss(crtc);
  1072. if (ASIC_IS_DCE4(rdev))
  1073. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1074. else if (ASIC_IS_AVIVO(rdev)) {
  1075. if (is_tvcv)
  1076. atombios_crtc_set_timing(crtc, adjusted_mode);
  1077. else
  1078. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1079. } else {
  1080. atombios_crtc_set_timing(crtc, adjusted_mode);
  1081. if (radeon_crtc->crtc_id == 0)
  1082. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1083. radeon_legacy_atom_fixup(crtc);
  1084. }
  1085. atombios_crtc_set_base(crtc, x, y, old_fb);
  1086. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1087. atombios_scaler_setup(crtc);
  1088. return 0;
  1089. }
  1090. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1091. struct drm_display_mode *mode,
  1092. struct drm_display_mode *adjusted_mode)
  1093. {
  1094. struct drm_device *dev = crtc->dev;
  1095. struct radeon_device *rdev = dev->dev_private;
  1096. /* adjust pm to upcoming mode change */
  1097. radeon_pm_compute_clocks(rdev);
  1098. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1099. return false;
  1100. return true;
  1101. }
  1102. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1103. {
  1104. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1105. /* pick pll */
  1106. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1107. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1108. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1109. }
  1110. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1111. {
  1112. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1113. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1114. }
  1115. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1116. {
  1117. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1118. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1119. switch (radeon_crtc->pll_id) {
  1120. case ATOM_PPLL1:
  1121. case ATOM_PPLL2:
  1122. /* disable the ppll */
  1123. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1124. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1125. break;
  1126. default:
  1127. break;
  1128. }
  1129. radeon_crtc->pll_id = -1;
  1130. }
  1131. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1132. .dpms = atombios_crtc_dpms,
  1133. .mode_fixup = atombios_crtc_mode_fixup,
  1134. .mode_set = atombios_crtc_mode_set,
  1135. .mode_set_base = atombios_crtc_set_base,
  1136. .prepare = atombios_crtc_prepare,
  1137. .commit = atombios_crtc_commit,
  1138. .load_lut = radeon_crtc_load_lut,
  1139. .disable = atombios_crtc_disable,
  1140. };
  1141. void radeon_atombios_init_crtc(struct drm_device *dev,
  1142. struct radeon_crtc *radeon_crtc)
  1143. {
  1144. struct radeon_device *rdev = dev->dev_private;
  1145. if (ASIC_IS_DCE4(rdev)) {
  1146. switch (radeon_crtc->crtc_id) {
  1147. case 0:
  1148. default:
  1149. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1150. break;
  1151. case 1:
  1152. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1153. break;
  1154. case 2:
  1155. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1156. break;
  1157. case 3:
  1158. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1159. break;
  1160. case 4:
  1161. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1162. break;
  1163. case 5:
  1164. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1165. break;
  1166. }
  1167. } else {
  1168. if (radeon_crtc->crtc_id == 1)
  1169. radeon_crtc->crtc_offset =
  1170. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1171. else
  1172. radeon_crtc->crtc_offset = 0;
  1173. }
  1174. radeon_crtc->pll_id = -1;
  1175. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1176. }