omap_hwmod_44xx_data.c 161 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/i2c-omap.h>
  24. #include <linux/omap-dma.h>
  25. #include <linux/platform_data/omap_ocp2scp.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <plat/dmtimer.h>
  29. #include <plat/iommu.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. };
  293. /* aess */
  294. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  295. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  296. { .irq = -1 }
  297. };
  298. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  299. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  307. { .dma_req = -1 }
  308. };
  309. static struct omap_hwmod omap44xx_aess_hwmod = {
  310. .name = "aess",
  311. .class = &omap44xx_aess_hwmod_class,
  312. .clkdm_name = "abe_clkdm",
  313. .mpu_irqs = omap44xx_aess_irqs,
  314. .sdma_reqs = omap44xx_aess_sdma_reqs,
  315. .main_clk = "aess_fck",
  316. .prcm = {
  317. .omap4 = {
  318. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  319. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  320. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  321. .modulemode = MODULEMODE_SWCTRL,
  322. },
  323. },
  324. };
  325. /*
  326. * 'c2c' class
  327. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  328. * soc
  329. */
  330. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  331. .name = "c2c",
  332. };
  333. /* c2c */
  334. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  335. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  339. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  340. { .dma_req = -1 }
  341. };
  342. static struct omap_hwmod omap44xx_c2c_hwmod = {
  343. .name = "c2c",
  344. .class = &omap44xx_c2c_hwmod_class,
  345. .clkdm_name = "d2d_clkdm",
  346. .mpu_irqs = omap44xx_c2c_irqs,
  347. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  348. .prcm = {
  349. .omap4 = {
  350. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  351. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  352. },
  353. },
  354. };
  355. /*
  356. * 'counter' class
  357. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  358. */
  359. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  360. .rev_offs = 0x0000,
  361. .sysc_offs = 0x0004,
  362. .sysc_flags = SYSC_HAS_SIDLEMODE,
  363. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  364. .sysc_fields = &omap_hwmod_sysc_type1,
  365. };
  366. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  367. .name = "counter",
  368. .sysc = &omap44xx_counter_sysc,
  369. };
  370. /* counter_32k */
  371. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  372. .name = "counter_32k",
  373. .class = &omap44xx_counter_hwmod_class,
  374. .clkdm_name = "l4_wkup_clkdm",
  375. .flags = HWMOD_SWSUP_SIDLE,
  376. .main_clk = "sys_32k_ck",
  377. .prcm = {
  378. .omap4 = {
  379. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  380. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  381. },
  382. },
  383. };
  384. /*
  385. * 'ctrl_module' class
  386. * attila core control module + core pad control module + wkup pad control
  387. * module + attila wkup control module
  388. */
  389. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .sysc_flags = SYSC_HAS_SIDLEMODE,
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  398. .name = "ctrl_module",
  399. .sysc = &omap44xx_ctrl_module_sysc,
  400. };
  401. /* ctrl_module_core */
  402. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  403. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  407. .name = "ctrl_module_core",
  408. .class = &omap44xx_ctrl_module_hwmod_class,
  409. .clkdm_name = "l4_cfg_clkdm",
  410. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  411. .prcm = {
  412. .omap4 = {
  413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  414. },
  415. },
  416. };
  417. /* ctrl_module_pad_core */
  418. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  419. .name = "ctrl_module_pad_core",
  420. .class = &omap44xx_ctrl_module_hwmod_class,
  421. .clkdm_name = "l4_cfg_clkdm",
  422. .prcm = {
  423. .omap4 = {
  424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  425. },
  426. },
  427. };
  428. /* ctrl_module_wkup */
  429. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  430. .name = "ctrl_module_wkup",
  431. .class = &omap44xx_ctrl_module_hwmod_class,
  432. .clkdm_name = "l4_wkup_clkdm",
  433. .prcm = {
  434. .omap4 = {
  435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  436. },
  437. },
  438. };
  439. /* ctrl_module_pad_wkup */
  440. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  441. .name = "ctrl_module_pad_wkup",
  442. .class = &omap44xx_ctrl_module_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .prcm = {
  445. .omap4 = {
  446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  447. },
  448. },
  449. };
  450. /*
  451. * 'debugss' class
  452. * debug and emulation sub system
  453. */
  454. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  455. .name = "debugss",
  456. };
  457. /* debugss */
  458. static struct omap_hwmod omap44xx_debugss_hwmod = {
  459. .name = "debugss",
  460. .class = &omap44xx_debugss_hwmod_class,
  461. .clkdm_name = "emu_sys_clkdm",
  462. .main_clk = "trace_clk_div_ck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  466. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  467. },
  468. },
  469. };
  470. /*
  471. * 'dma' class
  472. * dma controller for data exchange between memory to memory (i.e. internal or
  473. * external memory) and gp peripherals to memory or memory to gp peripherals
  474. */
  475. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  476. .rev_offs = 0x0000,
  477. .sysc_offs = 0x002c,
  478. .syss_offs = 0x0028,
  479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  480. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  482. SYSS_HAS_RESET_STATUS),
  483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  484. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  485. .sysc_fields = &omap_hwmod_sysc_type1,
  486. };
  487. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  488. .name = "dma",
  489. .sysc = &omap44xx_dma_sysc,
  490. };
  491. /* dma dev_attr */
  492. static struct omap_dma_dev_attr dma_dev_attr = {
  493. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  494. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  495. .lch_count = 32,
  496. };
  497. /* dma_system */
  498. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  499. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  503. { .irq = -1 }
  504. };
  505. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  506. .name = "dma_system",
  507. .class = &omap44xx_dma_hwmod_class,
  508. .clkdm_name = "l3_dma_clkdm",
  509. .mpu_irqs = omap44xx_dma_system_irqs,
  510. .main_clk = "l3_div_ck",
  511. .prcm = {
  512. .omap4 = {
  513. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  514. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  515. },
  516. },
  517. .dev_attr = &dma_dev_attr,
  518. };
  519. /*
  520. * 'dmic' class
  521. * digital microphone controller
  522. */
  523. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  524. .rev_offs = 0x0000,
  525. .sysc_offs = 0x0010,
  526. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  527. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  529. SIDLE_SMART_WKUP),
  530. .sysc_fields = &omap_hwmod_sysc_type2,
  531. };
  532. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  533. .name = "dmic",
  534. .sysc = &omap44xx_dmic_sysc,
  535. };
  536. /* dmic */
  537. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  538. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  542. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  543. { .dma_req = -1 }
  544. };
  545. static struct omap_hwmod omap44xx_dmic_hwmod = {
  546. .name = "dmic",
  547. .class = &omap44xx_dmic_hwmod_class,
  548. .clkdm_name = "abe_clkdm",
  549. .mpu_irqs = omap44xx_dmic_irqs,
  550. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  551. .main_clk = "dmic_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  555. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /*
  561. * 'dsp' class
  562. * dsp sub-system
  563. */
  564. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  565. .name = "dsp",
  566. };
  567. /* dsp */
  568. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  569. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  570. { .irq = -1 }
  571. };
  572. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  573. { .name = "dsp", .rst_shift = 0 },
  574. };
  575. static struct omap_hwmod omap44xx_dsp_hwmod = {
  576. .name = "dsp",
  577. .class = &omap44xx_dsp_hwmod_class,
  578. .clkdm_name = "tesla_clkdm",
  579. .mpu_irqs = omap44xx_dsp_irqs,
  580. .rst_lines = omap44xx_dsp_resets,
  581. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  582. .main_clk = "dsp_fck",
  583. .prcm = {
  584. .omap4 = {
  585. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  586. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  587. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  588. .modulemode = MODULEMODE_HWCTRL,
  589. },
  590. },
  591. };
  592. /*
  593. * 'dss' class
  594. * display sub-system
  595. */
  596. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  597. .rev_offs = 0x0000,
  598. .syss_offs = 0x0014,
  599. .sysc_flags = SYSS_HAS_RESET_STATUS,
  600. };
  601. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  602. .name = "dss",
  603. .sysc = &omap44xx_dss_sysc,
  604. .reset = omap_dss_reset,
  605. };
  606. /* dss */
  607. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  608. { .role = "sys_clk", .clk = "dss_sys_clk" },
  609. { .role = "tv_clk", .clk = "dss_tv_clk" },
  610. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  611. };
  612. static struct omap_hwmod omap44xx_dss_hwmod = {
  613. .name = "dss_core",
  614. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  615. .class = &omap44xx_dss_hwmod_class,
  616. .clkdm_name = "l3_dss_clkdm",
  617. .main_clk = "dss_dss_clk",
  618. .prcm = {
  619. .omap4 = {
  620. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  621. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  622. },
  623. },
  624. .opt_clks = dss_opt_clks,
  625. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  626. };
  627. /*
  628. * 'dispc' class
  629. * display controller
  630. */
  631. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  632. .rev_offs = 0x0000,
  633. .sysc_offs = 0x0010,
  634. .syss_offs = 0x0014,
  635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  637. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  638. SYSS_HAS_RESET_STATUS),
  639. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  640. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  641. .sysc_fields = &omap_hwmod_sysc_type1,
  642. };
  643. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  644. .name = "dispc",
  645. .sysc = &omap44xx_dispc_sysc,
  646. };
  647. /* dss_dispc */
  648. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  649. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  650. { .irq = -1 }
  651. };
  652. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  653. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  654. { .dma_req = -1 }
  655. };
  656. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  657. .manager_count = 3,
  658. .has_framedonetv_irq = 1
  659. };
  660. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  661. .name = "dss_dispc",
  662. .class = &omap44xx_dispc_hwmod_class,
  663. .clkdm_name = "l3_dss_clkdm",
  664. .mpu_irqs = omap44xx_dss_dispc_irqs,
  665. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  666. .main_clk = "dss_dss_clk",
  667. .prcm = {
  668. .omap4 = {
  669. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  670. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  671. },
  672. },
  673. .dev_attr = &omap44xx_dss_dispc_dev_attr
  674. };
  675. /*
  676. * 'dsi' class
  677. * display serial interface controller
  678. */
  679. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  680. .rev_offs = 0x0000,
  681. .sysc_offs = 0x0010,
  682. .syss_offs = 0x0014,
  683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  687. .sysc_fields = &omap_hwmod_sysc_type1,
  688. };
  689. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  690. .name = "dsi",
  691. .sysc = &omap44xx_dsi_sysc,
  692. };
  693. /* dss_dsi1 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  695. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  699. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  706. .name = "dss_dsi1",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi1_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  720. };
  721. /* dss_dsi2 */
  722. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  723. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  724. { .irq = -1 }
  725. };
  726. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  727. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  728. { .dma_req = -1 }
  729. };
  730. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  731. { .role = "sys_clk", .clk = "dss_sys_clk" },
  732. };
  733. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  734. .name = "dss_dsi2",
  735. .class = &omap44xx_dsi_hwmod_class,
  736. .clkdm_name = "l3_dss_clkdm",
  737. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  738. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  739. .main_clk = "dss_dss_clk",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  744. },
  745. },
  746. .opt_clks = dss_dsi2_opt_clks,
  747. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  748. };
  749. /*
  750. * 'hdmi' class
  751. * hdmi controller
  752. */
  753. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  754. .rev_offs = 0x0000,
  755. .sysc_offs = 0x0010,
  756. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  757. SYSC_HAS_SOFTRESET),
  758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  759. SIDLE_SMART_WKUP),
  760. .sysc_fields = &omap_hwmod_sysc_type2,
  761. };
  762. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  763. .name = "hdmi",
  764. .sysc = &omap44xx_hdmi_sysc,
  765. };
  766. /* dss_hdmi */
  767. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  768. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  769. { .irq = -1 }
  770. };
  771. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  772. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  773. { .dma_req = -1 }
  774. };
  775. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  776. { .role = "sys_clk", .clk = "dss_sys_clk" },
  777. };
  778. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  779. .name = "dss_hdmi",
  780. .class = &omap44xx_hdmi_hwmod_class,
  781. .clkdm_name = "l3_dss_clkdm",
  782. /*
  783. * HDMI audio requires to use no-idle mode. Hence,
  784. * set idle mode by software.
  785. */
  786. .flags = HWMOD_SWSUP_SIDLE,
  787. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  788. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  789. .main_clk = "dss_48mhz_clk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  793. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  794. },
  795. },
  796. .opt_clks = dss_hdmi_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  798. };
  799. /*
  800. * 'rfbi' class
  801. * remote frame buffer interface
  802. */
  803. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  804. .rev_offs = 0x0000,
  805. .sysc_offs = 0x0010,
  806. .syss_offs = 0x0014,
  807. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  808. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  813. .name = "rfbi",
  814. .sysc = &omap44xx_rfbi_sysc,
  815. };
  816. /* dss_rfbi */
  817. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  818. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  819. { .dma_req = -1 }
  820. };
  821. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  822. { .role = "ick", .clk = "dss_fck" },
  823. };
  824. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  825. .name = "dss_rfbi",
  826. .class = &omap44xx_rfbi_hwmod_class,
  827. .clkdm_name = "l3_dss_clkdm",
  828. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  829. .main_clk = "dss_dss_clk",
  830. .prcm = {
  831. .omap4 = {
  832. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  833. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  834. },
  835. },
  836. .opt_clks = dss_rfbi_opt_clks,
  837. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  838. };
  839. /*
  840. * 'venc' class
  841. * video encoder
  842. */
  843. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  844. .name = "venc",
  845. };
  846. /* dss_venc */
  847. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  848. .name = "dss_venc",
  849. .class = &omap44xx_venc_hwmod_class,
  850. .clkdm_name = "l3_dss_clkdm",
  851. .main_clk = "dss_tv_clk",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  856. },
  857. },
  858. };
  859. /*
  860. * 'elm' class
  861. * bch error location module
  862. */
  863. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  864. .rev_offs = 0x0000,
  865. .sysc_offs = 0x0010,
  866. .syss_offs = 0x0014,
  867. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  868. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  869. SYSS_HAS_RESET_STATUS),
  870. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  871. .sysc_fields = &omap_hwmod_sysc_type1,
  872. };
  873. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  874. .name = "elm",
  875. .sysc = &omap44xx_elm_sysc,
  876. };
  877. /* elm */
  878. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  879. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  880. { .irq = -1 }
  881. };
  882. static struct omap_hwmod omap44xx_elm_hwmod = {
  883. .name = "elm",
  884. .class = &omap44xx_elm_hwmod_class,
  885. .clkdm_name = "l4_per_clkdm",
  886. .mpu_irqs = omap44xx_elm_irqs,
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  891. },
  892. },
  893. };
  894. /*
  895. * 'emif' class
  896. * external memory interface no1
  897. */
  898. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  899. .rev_offs = 0x0000,
  900. };
  901. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  902. .name = "emif",
  903. .sysc = &omap44xx_emif_sysc,
  904. };
  905. /* emif1 */
  906. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  907. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod omap44xx_emif1_hwmod = {
  911. .name = "emif1",
  912. .class = &omap44xx_emif_hwmod_class,
  913. .clkdm_name = "l3_emif_clkdm",
  914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  915. .mpu_irqs = omap44xx_emif1_irqs,
  916. .main_clk = "ddrphy_ck",
  917. .prcm = {
  918. .omap4 = {
  919. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  920. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  921. .modulemode = MODULEMODE_HWCTRL,
  922. },
  923. },
  924. };
  925. /* emif2 */
  926. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  927. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  928. { .irq = -1 }
  929. };
  930. static struct omap_hwmod omap44xx_emif2_hwmod = {
  931. .name = "emif2",
  932. .class = &omap44xx_emif_hwmod_class,
  933. .clkdm_name = "l3_emif_clkdm",
  934. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  935. .mpu_irqs = omap44xx_emif2_irqs,
  936. .main_clk = "ddrphy_ck",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. };
  945. /*
  946. * 'fdif' class
  947. * face detection hw accelerator module
  948. */
  949. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. /*
  953. * FDIF needs 100 OCP clk cycles delay after a softreset before
  954. * accessing sysconfig again.
  955. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  956. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  957. *
  958. * TODO: Indicate errata when available.
  959. */
  960. .srst_udelay = 2,
  961. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  962. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  963. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  964. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  965. .sysc_fields = &omap_hwmod_sysc_type2,
  966. };
  967. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  968. .name = "fdif",
  969. .sysc = &omap44xx_fdif_sysc,
  970. };
  971. /* fdif */
  972. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  973. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  974. { .irq = -1 }
  975. };
  976. static struct omap_hwmod omap44xx_fdif_hwmod = {
  977. .name = "fdif",
  978. .class = &omap44xx_fdif_hwmod_class,
  979. .clkdm_name = "iss_clkdm",
  980. .mpu_irqs = omap44xx_fdif_irqs,
  981. .main_clk = "fdif_fck",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_SWCTRL,
  987. },
  988. },
  989. };
  990. /*
  991. * 'gpio' class
  992. * general purpose io module
  993. */
  994. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  995. .rev_offs = 0x0000,
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0114,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1000. SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1006. .name = "gpio",
  1007. .sysc = &omap44xx_gpio_sysc,
  1008. .rev = 2,
  1009. };
  1010. /* gpio dev_attr */
  1011. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1012. .bank_width = 32,
  1013. .dbck_flag = true,
  1014. };
  1015. /* gpio1 */
  1016. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1017. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1021. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1022. };
  1023. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1024. .name = "gpio1",
  1025. .class = &omap44xx_gpio_hwmod_class,
  1026. .clkdm_name = "l4_wkup_clkdm",
  1027. .mpu_irqs = omap44xx_gpio1_irqs,
  1028. .main_clk = "gpio1_ick",
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. .opt_clks = gpio1_opt_clks,
  1037. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1038. .dev_attr = &gpio_dev_attr,
  1039. };
  1040. /* gpio2 */
  1041. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1042. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1043. { .irq = -1 }
  1044. };
  1045. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1046. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1047. };
  1048. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1049. .name = "gpio2",
  1050. .class = &omap44xx_gpio_hwmod_class,
  1051. .clkdm_name = "l4_per_clkdm",
  1052. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1053. .mpu_irqs = omap44xx_gpio2_irqs,
  1054. .main_clk = "gpio2_ick",
  1055. .prcm = {
  1056. .omap4 = {
  1057. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1058. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1059. .modulemode = MODULEMODE_HWCTRL,
  1060. },
  1061. },
  1062. .opt_clks = gpio2_opt_clks,
  1063. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1064. .dev_attr = &gpio_dev_attr,
  1065. };
  1066. /* gpio3 */
  1067. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1068. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1069. { .irq = -1 }
  1070. };
  1071. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1072. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1073. };
  1074. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1075. .name = "gpio3",
  1076. .class = &omap44xx_gpio_hwmod_class,
  1077. .clkdm_name = "l4_per_clkdm",
  1078. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1079. .mpu_irqs = omap44xx_gpio3_irqs,
  1080. .main_clk = "gpio3_ick",
  1081. .prcm = {
  1082. .omap4 = {
  1083. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1084. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1085. .modulemode = MODULEMODE_HWCTRL,
  1086. },
  1087. },
  1088. .opt_clks = gpio3_opt_clks,
  1089. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1090. .dev_attr = &gpio_dev_attr,
  1091. };
  1092. /* gpio4 */
  1093. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1094. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1095. { .irq = -1 }
  1096. };
  1097. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1098. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1099. };
  1100. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1101. .name = "gpio4",
  1102. .class = &omap44xx_gpio_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1105. .mpu_irqs = omap44xx_gpio4_irqs,
  1106. .main_clk = "gpio4_ick",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. .opt_clks = gpio4_opt_clks,
  1115. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1116. .dev_attr = &gpio_dev_attr,
  1117. };
  1118. /* gpio5 */
  1119. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1120. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1121. { .irq = -1 }
  1122. };
  1123. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1124. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1125. };
  1126. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1127. .name = "gpio5",
  1128. .class = &omap44xx_gpio_hwmod_class,
  1129. .clkdm_name = "l4_per_clkdm",
  1130. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1131. .mpu_irqs = omap44xx_gpio5_irqs,
  1132. .main_clk = "gpio5_ick",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1136. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1137. .modulemode = MODULEMODE_HWCTRL,
  1138. },
  1139. },
  1140. .opt_clks = gpio5_opt_clks,
  1141. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1142. .dev_attr = &gpio_dev_attr,
  1143. };
  1144. /* gpio6 */
  1145. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1146. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1150. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1151. };
  1152. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1153. .name = "gpio6",
  1154. .class = &omap44xx_gpio_hwmod_class,
  1155. .clkdm_name = "l4_per_clkdm",
  1156. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1157. .mpu_irqs = omap44xx_gpio6_irqs,
  1158. .main_clk = "gpio6_ick",
  1159. .prcm = {
  1160. .omap4 = {
  1161. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1162. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1163. .modulemode = MODULEMODE_HWCTRL,
  1164. },
  1165. },
  1166. .opt_clks = gpio6_opt_clks,
  1167. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1168. .dev_attr = &gpio_dev_attr,
  1169. };
  1170. /*
  1171. * 'gpmc' class
  1172. * general purpose memory controller
  1173. */
  1174. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1175. .rev_offs = 0x0000,
  1176. .sysc_offs = 0x0010,
  1177. .syss_offs = 0x0014,
  1178. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1184. .name = "gpmc",
  1185. .sysc = &omap44xx_gpmc_sysc,
  1186. };
  1187. /* gpmc */
  1188. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1189. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1190. { .irq = -1 }
  1191. };
  1192. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1193. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1197. .name = "gpmc",
  1198. .class = &omap44xx_gpmc_hwmod_class,
  1199. .clkdm_name = "l3_2_clkdm",
  1200. /*
  1201. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1202. * block. It is not being added due to any known bugs with
  1203. * resetting the GPMC IP block, but rather because any timings
  1204. * set by the bootloader are not being correctly programmed by
  1205. * the kernel from the board file or DT data.
  1206. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1207. */
  1208. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1209. .mpu_irqs = omap44xx_gpmc_irqs,
  1210. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_HWCTRL,
  1216. },
  1217. },
  1218. };
  1219. /*
  1220. * 'gpu' class
  1221. * 2d/3d graphics accelerator
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1224. .rev_offs = 0x1fc00,
  1225. .sysc_offs = 0x1fc10,
  1226. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1227. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1228. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1229. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1230. .sysc_fields = &omap_hwmod_sysc_type2,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1233. .name = "gpu",
  1234. .sysc = &omap44xx_gpu_sysc,
  1235. };
  1236. /* gpu */
  1237. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1238. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1242. .name = "gpu",
  1243. .class = &omap44xx_gpu_hwmod_class,
  1244. .clkdm_name = "l3_gfx_clkdm",
  1245. .mpu_irqs = omap44xx_gpu_irqs,
  1246. .main_clk = "gpu_fck",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /*
  1256. * 'hdq1w' class
  1257. * hdq / 1-wire serial interface controller
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0014,
  1262. .syss_offs = 0x0018,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1264. SYSS_HAS_RESET_STATUS),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1268. .name = "hdq1w",
  1269. .sysc = &omap44xx_hdq1w_sysc,
  1270. };
  1271. /* hdq1w */
  1272. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1273. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1277. .name = "hdq1w",
  1278. .class = &omap44xx_hdq1w_hwmod_class,
  1279. .clkdm_name = "l4_per_clkdm",
  1280. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1281. .mpu_irqs = omap44xx_hdq1w_irqs,
  1282. .main_clk = "hdq1w_fck",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1286. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /*
  1292. * 'hsi' class
  1293. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1294. * serial if)
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1297. .rev_offs = 0x0000,
  1298. .sysc_offs = 0x0010,
  1299. .syss_offs = 0x0014,
  1300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1301. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1306. .sysc_fields = &omap_hwmod_sysc_type1,
  1307. };
  1308. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1309. .name = "hsi",
  1310. .sysc = &omap44xx_hsi_sysc,
  1311. };
  1312. /* hsi */
  1313. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1314. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1317. { .irq = -1 }
  1318. };
  1319. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1320. .name = "hsi",
  1321. .class = &omap44xx_hsi_hwmod_class,
  1322. .clkdm_name = "l3_init_clkdm",
  1323. .mpu_irqs = omap44xx_hsi_irqs,
  1324. .main_clk = "hsi_fck",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1328. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1329. .modulemode = MODULEMODE_HWCTRL,
  1330. },
  1331. },
  1332. };
  1333. /*
  1334. * 'i2c' class
  1335. * multimaster high-speed i2c controller
  1336. */
  1337. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1338. .sysc_offs = 0x0010,
  1339. .syss_offs = 0x0090,
  1340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1341. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .clockact = CLOCKACT_TEST_ICLK,
  1346. .sysc_fields = &omap_hwmod_sysc_type1,
  1347. };
  1348. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1349. .name = "i2c",
  1350. .sysc = &omap44xx_i2c_sysc,
  1351. .rev = OMAP_I2C_IP_VERSION_2,
  1352. .reset = &omap_i2c_reset,
  1353. };
  1354. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1355. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1356. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1357. };
  1358. /* i2c1 */
  1359. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1360. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1361. { .irq = -1 }
  1362. };
  1363. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1365. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1366. { .dma_req = -1 }
  1367. };
  1368. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1369. .name = "i2c1",
  1370. .class = &omap44xx_i2c_hwmod_class,
  1371. .clkdm_name = "l4_per_clkdm",
  1372. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1373. .mpu_irqs = omap44xx_i2c1_irqs,
  1374. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1375. .main_clk = "i2c1_fck",
  1376. .prcm = {
  1377. .omap4 = {
  1378. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1379. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1380. .modulemode = MODULEMODE_SWCTRL,
  1381. },
  1382. },
  1383. .dev_attr = &i2c_dev_attr,
  1384. };
  1385. /* i2c2 */
  1386. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1387. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1391. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1392. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1396. .name = "i2c2",
  1397. .class = &omap44xx_i2c_hwmod_class,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1400. .mpu_irqs = omap44xx_i2c2_irqs,
  1401. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1402. .main_clk = "i2c2_fck",
  1403. .prcm = {
  1404. .omap4 = {
  1405. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_SWCTRL,
  1408. },
  1409. },
  1410. .dev_attr = &i2c_dev_attr,
  1411. };
  1412. /* i2c3 */
  1413. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1414. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1415. { .irq = -1 }
  1416. };
  1417. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1418. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1419. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1420. { .dma_req = -1 }
  1421. };
  1422. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1423. .name = "i2c3",
  1424. .class = &omap44xx_i2c_hwmod_class,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1427. .mpu_irqs = omap44xx_i2c3_irqs,
  1428. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1429. .main_clk = "i2c3_fck",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1434. .modulemode = MODULEMODE_SWCTRL,
  1435. },
  1436. },
  1437. .dev_attr = &i2c_dev_attr,
  1438. };
  1439. /* i2c4 */
  1440. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1441. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1442. { .irq = -1 }
  1443. };
  1444. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1445. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1446. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1447. { .dma_req = -1 }
  1448. };
  1449. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1450. .name = "i2c4",
  1451. .class = &omap44xx_i2c_hwmod_class,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1454. .mpu_irqs = omap44xx_i2c4_irqs,
  1455. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1456. .main_clk = "i2c4_fck",
  1457. .prcm = {
  1458. .omap4 = {
  1459. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1460. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1461. .modulemode = MODULEMODE_SWCTRL,
  1462. },
  1463. },
  1464. .dev_attr = &i2c_dev_attr,
  1465. };
  1466. /*
  1467. * 'ipu' class
  1468. * imaging processor unit
  1469. */
  1470. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1471. .name = "ipu",
  1472. };
  1473. /* ipu */
  1474. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1475. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1476. { .irq = -1 }
  1477. };
  1478. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1479. { .name = "cpu0", .rst_shift = 0 },
  1480. { .name = "cpu1", .rst_shift = 1 },
  1481. };
  1482. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1483. .name = "ipu",
  1484. .class = &omap44xx_ipu_hwmod_class,
  1485. .clkdm_name = "ducati_clkdm",
  1486. .mpu_irqs = omap44xx_ipu_irqs,
  1487. .rst_lines = omap44xx_ipu_resets,
  1488. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1489. .main_clk = "ipu_fck",
  1490. .prcm = {
  1491. .omap4 = {
  1492. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1493. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1494. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1495. .modulemode = MODULEMODE_HWCTRL,
  1496. },
  1497. },
  1498. };
  1499. /*
  1500. * 'iss' class
  1501. * external images sensor pixel data processor
  1502. */
  1503. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1504. .rev_offs = 0x0000,
  1505. .sysc_offs = 0x0010,
  1506. /*
  1507. * ISS needs 100 OCP clk cycles delay after a softreset before
  1508. * accessing sysconfig again.
  1509. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1510. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1511. *
  1512. * TODO: Indicate errata when available.
  1513. */
  1514. .srst_udelay = 2,
  1515. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1519. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1520. .sysc_fields = &omap_hwmod_sysc_type2,
  1521. };
  1522. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1523. .name = "iss",
  1524. .sysc = &omap44xx_iss_sysc,
  1525. };
  1526. /* iss */
  1527. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1528. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1532. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1539. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1540. };
  1541. static struct omap_hwmod omap44xx_iss_hwmod = {
  1542. .name = "iss",
  1543. .class = &omap44xx_iss_hwmod_class,
  1544. .clkdm_name = "iss_clkdm",
  1545. .mpu_irqs = omap44xx_iss_irqs,
  1546. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1547. .main_clk = "iss_fck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1551. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1552. .modulemode = MODULEMODE_SWCTRL,
  1553. },
  1554. },
  1555. .opt_clks = iss_opt_clks,
  1556. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1557. };
  1558. /*
  1559. * 'iva' class
  1560. * multi-standard video encoder/decoder hardware accelerator
  1561. */
  1562. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1563. .name = "iva",
  1564. };
  1565. /* iva */
  1566. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1567. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1570. { .irq = -1 }
  1571. };
  1572. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1573. { .name = "seq0", .rst_shift = 0 },
  1574. { .name = "seq1", .rst_shift = 1 },
  1575. { .name = "logic", .rst_shift = 2 },
  1576. };
  1577. static struct omap_hwmod omap44xx_iva_hwmod = {
  1578. .name = "iva",
  1579. .class = &omap44xx_iva_hwmod_class,
  1580. .clkdm_name = "ivahd_clkdm",
  1581. .mpu_irqs = omap44xx_iva_irqs,
  1582. .rst_lines = omap44xx_iva_resets,
  1583. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1584. .main_clk = "iva_fck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1588. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1589. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1590. .modulemode = MODULEMODE_HWCTRL,
  1591. },
  1592. },
  1593. };
  1594. /*
  1595. * 'kbd' class
  1596. * keyboard controller
  1597. */
  1598. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1599. .rev_offs = 0x0000,
  1600. .sysc_offs = 0x0010,
  1601. .syss_offs = 0x0014,
  1602. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1603. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1605. SYSS_HAS_RESET_STATUS),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type1,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1610. .name = "kbd",
  1611. .sysc = &omap44xx_kbd_sysc,
  1612. };
  1613. /* kbd */
  1614. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1615. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1619. .name = "kbd",
  1620. .class = &omap44xx_kbd_hwmod_class,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .mpu_irqs = omap44xx_kbd_irqs,
  1623. .main_clk = "kbd_fck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. };
  1632. /*
  1633. * 'mailbox' class
  1634. * mailbox module allowing communication between the on-chip processors using a
  1635. * queued mailbox-interrupt mechanism.
  1636. */
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1638. .rev_offs = 0x0000,
  1639. .sysc_offs = 0x0010,
  1640. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1641. SYSC_HAS_SOFTRESET),
  1642. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1646. .name = "mailbox",
  1647. .sysc = &omap44xx_mailbox_sysc,
  1648. };
  1649. /* mailbox */
  1650. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1651. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1655. .name = "mailbox",
  1656. .class = &omap44xx_mailbox_hwmod_class,
  1657. .clkdm_name = "l4_cfg_clkdm",
  1658. .mpu_irqs = omap44xx_mailbox_irqs,
  1659. .prcm = {
  1660. .omap4 = {
  1661. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1662. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcasp' class
  1668. * multi-channel audio serial port controller
  1669. */
  1670. /* The IP is not compliant to type1 / type2 scheme */
  1671. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1672. .sidle_shift = 0,
  1673. };
  1674. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1675. .sysc_offs = 0x0004,
  1676. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1677. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1678. SIDLE_SMART_WKUP),
  1679. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1680. };
  1681. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1682. .name = "mcasp",
  1683. .sysc = &omap44xx_mcasp_sysc,
  1684. };
  1685. /* mcasp */
  1686. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1687. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1688. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1692. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1694. { .dma_req = -1 }
  1695. };
  1696. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1697. .name = "mcasp",
  1698. .class = &omap44xx_mcasp_hwmod_class,
  1699. .clkdm_name = "abe_clkdm",
  1700. .mpu_irqs = omap44xx_mcasp_irqs,
  1701. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1702. .main_clk = "mcasp_fck",
  1703. .prcm = {
  1704. .omap4 = {
  1705. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1706. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1707. .modulemode = MODULEMODE_SWCTRL,
  1708. },
  1709. },
  1710. };
  1711. /*
  1712. * 'mcbsp' class
  1713. * multi channel buffered serial port controller
  1714. */
  1715. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1716. .sysc_offs = 0x008c,
  1717. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1718. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1720. .sysc_fields = &omap_hwmod_sysc_type1,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1723. .name = "mcbsp",
  1724. .sysc = &omap44xx_mcbsp_sysc,
  1725. .rev = MCBSP_CONFIG_TYPE4,
  1726. };
  1727. /* mcbsp1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1729. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1733. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1735. { .dma_req = -1 }
  1736. };
  1737. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1738. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1739. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1740. };
  1741. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1742. .name = "mcbsp1",
  1743. .class = &omap44xx_mcbsp_hwmod_class,
  1744. .clkdm_name = "abe_clkdm",
  1745. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1746. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1747. .main_clk = "mcbsp1_fck",
  1748. .prcm = {
  1749. .omap4 = {
  1750. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1751. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1752. .modulemode = MODULEMODE_SWCTRL,
  1753. },
  1754. },
  1755. .opt_clks = mcbsp1_opt_clks,
  1756. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1757. };
  1758. /* mcbsp2 */
  1759. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1760. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1764. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1765. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1766. { .dma_req = -1 }
  1767. };
  1768. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1769. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1770. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1771. };
  1772. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1773. .name = "mcbsp2",
  1774. .class = &omap44xx_mcbsp_hwmod_class,
  1775. .clkdm_name = "abe_clkdm",
  1776. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1777. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1778. .main_clk = "mcbsp2_fck",
  1779. .prcm = {
  1780. .omap4 = {
  1781. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1782. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1783. .modulemode = MODULEMODE_SWCTRL,
  1784. },
  1785. },
  1786. .opt_clks = mcbsp2_opt_clks,
  1787. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1788. };
  1789. /* mcbsp3 */
  1790. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1791. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1792. { .irq = -1 }
  1793. };
  1794. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1795. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1796. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1797. { .dma_req = -1 }
  1798. };
  1799. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1800. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1801. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1802. };
  1803. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1804. .name = "mcbsp3",
  1805. .class = &omap44xx_mcbsp_hwmod_class,
  1806. .clkdm_name = "abe_clkdm",
  1807. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1808. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1809. .main_clk = "mcbsp3_fck",
  1810. .prcm = {
  1811. .omap4 = {
  1812. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1813. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1814. .modulemode = MODULEMODE_SWCTRL,
  1815. },
  1816. },
  1817. .opt_clks = mcbsp3_opt_clks,
  1818. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1819. };
  1820. /* mcbsp4 */
  1821. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1822. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1823. { .irq = -1 }
  1824. };
  1825. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1826. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1827. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1828. { .dma_req = -1 }
  1829. };
  1830. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1831. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1832. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1833. };
  1834. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1835. .name = "mcbsp4",
  1836. .class = &omap44xx_mcbsp_hwmod_class,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1839. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1840. .main_clk = "mcbsp4_fck",
  1841. .prcm = {
  1842. .omap4 = {
  1843. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1844. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1845. .modulemode = MODULEMODE_SWCTRL,
  1846. },
  1847. },
  1848. .opt_clks = mcbsp4_opt_clks,
  1849. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1850. };
  1851. /*
  1852. * 'mcpdm' class
  1853. * multi channel pdm controller (proprietary interface with phoenix power
  1854. * ic)
  1855. */
  1856. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1857. .rev_offs = 0x0000,
  1858. .sysc_offs = 0x0010,
  1859. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1860. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1861. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1862. SIDLE_SMART_WKUP),
  1863. .sysc_fields = &omap_hwmod_sysc_type2,
  1864. };
  1865. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1866. .name = "mcpdm",
  1867. .sysc = &omap44xx_mcpdm_sysc,
  1868. };
  1869. /* mcpdm */
  1870. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1871. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1872. { .irq = -1 }
  1873. };
  1874. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1875. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1876. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1877. { .dma_req = -1 }
  1878. };
  1879. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1880. .name = "mcpdm",
  1881. .class = &omap44xx_mcpdm_hwmod_class,
  1882. .clkdm_name = "abe_clkdm",
  1883. /*
  1884. * It's suspected that the McPDM requires an off-chip main
  1885. * functional clock, controlled via I2C. This IP block is
  1886. * currently reset very early during boot, before I2C is
  1887. * available, so it doesn't seem that we have any choice in
  1888. * the kernel other than to avoid resetting it.
  1889. */
  1890. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  1891. .mpu_irqs = omap44xx_mcpdm_irqs,
  1892. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1893. .main_clk = "mcpdm_fck",
  1894. .prcm = {
  1895. .omap4 = {
  1896. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1897. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1898. .modulemode = MODULEMODE_SWCTRL,
  1899. },
  1900. },
  1901. };
  1902. /*
  1903. * 'mcspi' class
  1904. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1905. * bus
  1906. */
  1907. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1908. .rev_offs = 0x0000,
  1909. .sysc_offs = 0x0010,
  1910. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1911. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1912. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1913. SIDLE_SMART_WKUP),
  1914. .sysc_fields = &omap_hwmod_sysc_type2,
  1915. };
  1916. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1917. .name = "mcspi",
  1918. .sysc = &omap44xx_mcspi_sysc,
  1919. .rev = OMAP4_MCSPI_REV,
  1920. };
  1921. /* mcspi1 */
  1922. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1923. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1924. { .irq = -1 }
  1925. };
  1926. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1927. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1928. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1929. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1930. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1935. { .dma_req = -1 }
  1936. };
  1937. /* mcspi1 dev_attr */
  1938. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1939. .num_chipselect = 4,
  1940. };
  1941. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1942. .name = "mcspi1",
  1943. .class = &omap44xx_mcspi_hwmod_class,
  1944. .clkdm_name = "l4_per_clkdm",
  1945. .mpu_irqs = omap44xx_mcspi1_irqs,
  1946. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1947. .main_clk = "mcspi1_fck",
  1948. .prcm = {
  1949. .omap4 = {
  1950. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1951. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1952. .modulemode = MODULEMODE_SWCTRL,
  1953. },
  1954. },
  1955. .dev_attr = &mcspi1_dev_attr,
  1956. };
  1957. /* mcspi2 */
  1958. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1959. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1960. { .irq = -1 }
  1961. };
  1962. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1963. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1964. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1965. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1966. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1967. { .dma_req = -1 }
  1968. };
  1969. /* mcspi2 dev_attr */
  1970. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1971. .num_chipselect = 2,
  1972. };
  1973. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1974. .name = "mcspi2",
  1975. .class = &omap44xx_mcspi_hwmod_class,
  1976. .clkdm_name = "l4_per_clkdm",
  1977. .mpu_irqs = omap44xx_mcspi2_irqs,
  1978. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1979. .main_clk = "mcspi2_fck",
  1980. .prcm = {
  1981. .omap4 = {
  1982. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1983. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1984. .modulemode = MODULEMODE_SWCTRL,
  1985. },
  1986. },
  1987. .dev_attr = &mcspi2_dev_attr,
  1988. };
  1989. /* mcspi3 */
  1990. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1991. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1992. { .irq = -1 }
  1993. };
  1994. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1995. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1996. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1997. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1998. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1999. { .dma_req = -1 }
  2000. };
  2001. /* mcspi3 dev_attr */
  2002. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2003. .num_chipselect = 2,
  2004. };
  2005. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2006. .name = "mcspi3",
  2007. .class = &omap44xx_mcspi_hwmod_class,
  2008. .clkdm_name = "l4_per_clkdm",
  2009. .mpu_irqs = omap44xx_mcspi3_irqs,
  2010. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2011. .main_clk = "mcspi3_fck",
  2012. .prcm = {
  2013. .omap4 = {
  2014. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2015. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2016. .modulemode = MODULEMODE_SWCTRL,
  2017. },
  2018. },
  2019. .dev_attr = &mcspi3_dev_attr,
  2020. };
  2021. /* mcspi4 */
  2022. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2023. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2024. { .irq = -1 }
  2025. };
  2026. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2027. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2028. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2029. { .dma_req = -1 }
  2030. };
  2031. /* mcspi4 dev_attr */
  2032. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2033. .num_chipselect = 1,
  2034. };
  2035. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2036. .name = "mcspi4",
  2037. .class = &omap44xx_mcspi_hwmod_class,
  2038. .clkdm_name = "l4_per_clkdm",
  2039. .mpu_irqs = omap44xx_mcspi4_irqs,
  2040. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2041. .main_clk = "mcspi4_fck",
  2042. .prcm = {
  2043. .omap4 = {
  2044. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2045. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2046. .modulemode = MODULEMODE_SWCTRL,
  2047. },
  2048. },
  2049. .dev_attr = &mcspi4_dev_attr,
  2050. };
  2051. /*
  2052. * 'mmc' class
  2053. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2054. */
  2055. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2056. .rev_offs = 0x0000,
  2057. .sysc_offs = 0x0010,
  2058. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2059. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2060. SYSC_HAS_SOFTRESET),
  2061. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2062. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2063. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2064. .sysc_fields = &omap_hwmod_sysc_type2,
  2065. };
  2066. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2067. .name = "mmc",
  2068. .sysc = &omap44xx_mmc_sysc,
  2069. };
  2070. /* mmc1 */
  2071. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2072. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2073. { .irq = -1 }
  2074. };
  2075. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2076. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2077. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2078. { .dma_req = -1 }
  2079. };
  2080. /* mmc1 dev_attr */
  2081. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2082. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2083. };
  2084. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2085. .name = "mmc1",
  2086. .class = &omap44xx_mmc_hwmod_class,
  2087. .clkdm_name = "l3_init_clkdm",
  2088. .mpu_irqs = omap44xx_mmc1_irqs,
  2089. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2090. .main_clk = "mmc1_fck",
  2091. .prcm = {
  2092. .omap4 = {
  2093. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2094. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2095. .modulemode = MODULEMODE_SWCTRL,
  2096. },
  2097. },
  2098. .dev_attr = &mmc1_dev_attr,
  2099. };
  2100. /* mmc2 */
  2101. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2102. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2103. { .irq = -1 }
  2104. };
  2105. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2106. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2107. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2108. { .dma_req = -1 }
  2109. };
  2110. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2111. .name = "mmc2",
  2112. .class = &omap44xx_mmc_hwmod_class,
  2113. .clkdm_name = "l3_init_clkdm",
  2114. .mpu_irqs = omap44xx_mmc2_irqs,
  2115. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2116. .main_clk = "mmc2_fck",
  2117. .prcm = {
  2118. .omap4 = {
  2119. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2120. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2121. .modulemode = MODULEMODE_SWCTRL,
  2122. },
  2123. },
  2124. };
  2125. /* mmc3 */
  2126. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2127. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2128. { .irq = -1 }
  2129. };
  2130. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2131. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2132. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2133. { .dma_req = -1 }
  2134. };
  2135. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2136. .name = "mmc3",
  2137. .class = &omap44xx_mmc_hwmod_class,
  2138. .clkdm_name = "l4_per_clkdm",
  2139. .mpu_irqs = omap44xx_mmc3_irqs,
  2140. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2141. .main_clk = "mmc3_fck",
  2142. .prcm = {
  2143. .omap4 = {
  2144. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2145. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2146. .modulemode = MODULEMODE_SWCTRL,
  2147. },
  2148. },
  2149. };
  2150. /* mmc4 */
  2151. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2152. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2153. { .irq = -1 }
  2154. };
  2155. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2156. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2157. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2158. { .dma_req = -1 }
  2159. };
  2160. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2161. .name = "mmc4",
  2162. .class = &omap44xx_mmc_hwmod_class,
  2163. .clkdm_name = "l4_per_clkdm",
  2164. .mpu_irqs = omap44xx_mmc4_irqs,
  2165. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2166. .main_clk = "mmc4_fck",
  2167. .prcm = {
  2168. .omap4 = {
  2169. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2170. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2171. .modulemode = MODULEMODE_SWCTRL,
  2172. },
  2173. },
  2174. };
  2175. /* mmc5 */
  2176. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2177. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2178. { .irq = -1 }
  2179. };
  2180. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2181. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2182. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2183. { .dma_req = -1 }
  2184. };
  2185. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2186. .name = "mmc5",
  2187. .class = &omap44xx_mmc_hwmod_class,
  2188. .clkdm_name = "l4_per_clkdm",
  2189. .mpu_irqs = omap44xx_mmc5_irqs,
  2190. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2191. .main_clk = "mmc5_fck",
  2192. .prcm = {
  2193. .omap4 = {
  2194. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2195. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2196. .modulemode = MODULEMODE_SWCTRL,
  2197. },
  2198. },
  2199. };
  2200. /*
  2201. * 'mmu' class
  2202. * The memory management unit performs virtual to physical address translation
  2203. * for its requestors.
  2204. */
  2205. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2206. .rev_offs = 0x000,
  2207. .sysc_offs = 0x010,
  2208. .syss_offs = 0x014,
  2209. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2210. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2211. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2212. .sysc_fields = &omap_hwmod_sysc_type1,
  2213. };
  2214. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2215. .name = "mmu",
  2216. .sysc = &mmu_sysc,
  2217. };
  2218. /* mmu ipu */
  2219. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2220. .da_start = 0x0,
  2221. .da_end = 0xfffff000,
  2222. .nr_tlb_entries = 32,
  2223. };
  2224. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2225. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2226. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2227. { .irq = -1 }
  2228. };
  2229. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2230. { .name = "mmu_cache", .rst_shift = 2 },
  2231. };
  2232. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2233. {
  2234. .pa_start = 0x55082000,
  2235. .pa_end = 0x550820ff,
  2236. .flags = ADDR_TYPE_RT,
  2237. },
  2238. { }
  2239. };
  2240. /* l3_main_2 -> mmu_ipu */
  2241. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2242. .master = &omap44xx_l3_main_2_hwmod,
  2243. .slave = &omap44xx_mmu_ipu_hwmod,
  2244. .clk = "l3_div_ck",
  2245. .addr = omap44xx_mmu_ipu_addrs,
  2246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2247. };
  2248. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2249. .name = "mmu_ipu",
  2250. .class = &omap44xx_mmu_hwmod_class,
  2251. .clkdm_name = "ducati_clkdm",
  2252. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2253. .rst_lines = omap44xx_mmu_ipu_resets,
  2254. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2255. .main_clk = "ducati_clk_mux_ck",
  2256. .prcm = {
  2257. .omap4 = {
  2258. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2259. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2260. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2261. .modulemode = MODULEMODE_HWCTRL,
  2262. },
  2263. },
  2264. .dev_attr = &mmu_ipu_dev_attr,
  2265. };
  2266. /* mmu dsp */
  2267. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2268. .da_start = 0x0,
  2269. .da_end = 0xfffff000,
  2270. .nr_tlb_entries = 32,
  2271. };
  2272. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2273. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2274. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2275. { .irq = -1 }
  2276. };
  2277. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2278. { .name = "mmu_cache", .rst_shift = 1 },
  2279. };
  2280. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2281. {
  2282. .pa_start = 0x4a066000,
  2283. .pa_end = 0x4a0660ff,
  2284. .flags = ADDR_TYPE_RT,
  2285. },
  2286. { }
  2287. };
  2288. /* l4_cfg -> dsp */
  2289. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2290. .master = &omap44xx_l4_cfg_hwmod,
  2291. .slave = &omap44xx_mmu_dsp_hwmod,
  2292. .clk = "l4_div_ck",
  2293. .addr = omap44xx_mmu_dsp_addrs,
  2294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2295. };
  2296. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2297. .name = "mmu_dsp",
  2298. .class = &omap44xx_mmu_hwmod_class,
  2299. .clkdm_name = "tesla_clkdm",
  2300. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2301. .rst_lines = omap44xx_mmu_dsp_resets,
  2302. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2303. .main_clk = "dpll_iva_m4x2_ck",
  2304. .prcm = {
  2305. .omap4 = {
  2306. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2307. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2308. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2309. .modulemode = MODULEMODE_HWCTRL,
  2310. },
  2311. },
  2312. .dev_attr = &mmu_dsp_dev_attr,
  2313. };
  2314. /*
  2315. * 'mpu' class
  2316. * mpu sub-system
  2317. */
  2318. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2319. .name = "mpu",
  2320. };
  2321. /* mpu */
  2322. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2323. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2324. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2325. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2326. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2327. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2328. { .irq = -1 }
  2329. };
  2330. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2331. .name = "mpu",
  2332. .class = &omap44xx_mpu_hwmod_class,
  2333. .clkdm_name = "mpuss_clkdm",
  2334. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2335. .mpu_irqs = omap44xx_mpu_irqs,
  2336. .main_clk = "dpll_mpu_m2_ck",
  2337. .prcm = {
  2338. .omap4 = {
  2339. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2340. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2341. },
  2342. },
  2343. };
  2344. /*
  2345. * 'ocmc_ram' class
  2346. * top-level core on-chip ram
  2347. */
  2348. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2349. .name = "ocmc_ram",
  2350. };
  2351. /* ocmc_ram */
  2352. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2353. .name = "ocmc_ram",
  2354. .class = &omap44xx_ocmc_ram_hwmod_class,
  2355. .clkdm_name = "l3_2_clkdm",
  2356. .prcm = {
  2357. .omap4 = {
  2358. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2359. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2360. },
  2361. },
  2362. };
  2363. /*
  2364. * 'ocp2scp' class
  2365. * bridge to transform ocp interface protocol to scp (serial control port)
  2366. * protocol
  2367. */
  2368. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2369. .rev_offs = 0x0000,
  2370. .sysc_offs = 0x0010,
  2371. .syss_offs = 0x0014,
  2372. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2373. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2374. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2375. .sysc_fields = &omap_hwmod_sysc_type1,
  2376. };
  2377. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2378. .name = "ocp2scp",
  2379. .sysc = &omap44xx_ocp2scp_sysc,
  2380. };
  2381. /* ocp2scp dev_attr */
  2382. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2383. {
  2384. .name = "usb_phy",
  2385. .start = 0x4a0ad080,
  2386. .end = 0x4a0ae000,
  2387. .flags = IORESOURCE_MEM,
  2388. },
  2389. {
  2390. /* XXX: Remove this once control module driver is in place */
  2391. .name = "ctrl_dev",
  2392. .start = 0x4a002300,
  2393. .end = 0x4a002303,
  2394. .flags = IORESOURCE_MEM,
  2395. },
  2396. { }
  2397. };
  2398. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2399. {
  2400. .drv_name = "omap-usb2",
  2401. .res = omap44xx_usb_phy_and_pll_addrs,
  2402. },
  2403. { }
  2404. };
  2405. /* ocp2scp_usb_phy */
  2406. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2407. .name = "ocp2scp_usb_phy",
  2408. .class = &omap44xx_ocp2scp_hwmod_class,
  2409. .clkdm_name = "l3_init_clkdm",
  2410. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2411. .prcm = {
  2412. .omap4 = {
  2413. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2414. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2415. .modulemode = MODULEMODE_HWCTRL,
  2416. },
  2417. },
  2418. .dev_attr = ocp2scp_dev_attr,
  2419. };
  2420. /*
  2421. * 'prcm' class
  2422. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2423. * + clock manager 1 (in always on power domain) + local prm in mpu
  2424. */
  2425. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2426. .name = "prcm",
  2427. };
  2428. /* prcm_mpu */
  2429. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2430. .name = "prcm_mpu",
  2431. .class = &omap44xx_prcm_hwmod_class,
  2432. .clkdm_name = "l4_wkup_clkdm",
  2433. .flags = HWMOD_NO_IDLEST,
  2434. .prcm = {
  2435. .omap4 = {
  2436. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2437. },
  2438. },
  2439. };
  2440. /* cm_core_aon */
  2441. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2442. .name = "cm_core_aon",
  2443. .class = &omap44xx_prcm_hwmod_class,
  2444. .flags = HWMOD_NO_IDLEST,
  2445. .prcm = {
  2446. .omap4 = {
  2447. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2448. },
  2449. },
  2450. };
  2451. /* cm_core */
  2452. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2453. .name = "cm_core",
  2454. .class = &omap44xx_prcm_hwmod_class,
  2455. .flags = HWMOD_NO_IDLEST,
  2456. .prcm = {
  2457. .omap4 = {
  2458. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2459. },
  2460. },
  2461. };
  2462. /* prm */
  2463. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2464. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2465. { .irq = -1 }
  2466. };
  2467. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2468. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2469. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2470. };
  2471. static struct omap_hwmod omap44xx_prm_hwmod = {
  2472. .name = "prm",
  2473. .class = &omap44xx_prcm_hwmod_class,
  2474. .mpu_irqs = omap44xx_prm_irqs,
  2475. .rst_lines = omap44xx_prm_resets,
  2476. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2477. };
  2478. /*
  2479. * 'scrm' class
  2480. * system clock and reset manager
  2481. */
  2482. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2483. .name = "scrm",
  2484. };
  2485. /* scrm */
  2486. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2487. .name = "scrm",
  2488. .class = &omap44xx_scrm_hwmod_class,
  2489. .clkdm_name = "l4_wkup_clkdm",
  2490. .prcm = {
  2491. .omap4 = {
  2492. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2493. },
  2494. },
  2495. };
  2496. /*
  2497. * 'sl2if' class
  2498. * shared level 2 memory interface
  2499. */
  2500. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2501. .name = "sl2if",
  2502. };
  2503. /* sl2if */
  2504. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2505. .name = "sl2if",
  2506. .class = &omap44xx_sl2if_hwmod_class,
  2507. .clkdm_name = "ivahd_clkdm",
  2508. .prcm = {
  2509. .omap4 = {
  2510. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2511. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2512. .modulemode = MODULEMODE_HWCTRL,
  2513. },
  2514. },
  2515. };
  2516. /*
  2517. * 'slimbus' class
  2518. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2519. * the device and external components
  2520. */
  2521. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2522. .rev_offs = 0x0000,
  2523. .sysc_offs = 0x0010,
  2524. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2525. SYSC_HAS_SOFTRESET),
  2526. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2527. SIDLE_SMART_WKUP),
  2528. .sysc_fields = &omap_hwmod_sysc_type2,
  2529. };
  2530. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2531. .name = "slimbus",
  2532. .sysc = &omap44xx_slimbus_sysc,
  2533. };
  2534. /* slimbus1 */
  2535. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2536. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2537. { .irq = -1 }
  2538. };
  2539. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2540. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2541. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2542. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2548. { .dma_req = -1 }
  2549. };
  2550. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2551. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2552. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2553. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2554. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2555. };
  2556. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2557. .name = "slimbus1",
  2558. .class = &omap44xx_slimbus_hwmod_class,
  2559. .clkdm_name = "abe_clkdm",
  2560. .mpu_irqs = omap44xx_slimbus1_irqs,
  2561. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2562. .prcm = {
  2563. .omap4 = {
  2564. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2565. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2566. .modulemode = MODULEMODE_SWCTRL,
  2567. },
  2568. },
  2569. .opt_clks = slimbus1_opt_clks,
  2570. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2571. };
  2572. /* slimbus2 */
  2573. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2574. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2575. { .irq = -1 }
  2576. };
  2577. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2578. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2579. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2580. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2581. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2582. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2585. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2586. { .dma_req = -1 }
  2587. };
  2588. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2589. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2590. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2591. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2592. };
  2593. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2594. .name = "slimbus2",
  2595. .class = &omap44xx_slimbus_hwmod_class,
  2596. .clkdm_name = "l4_per_clkdm",
  2597. .mpu_irqs = omap44xx_slimbus2_irqs,
  2598. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2599. .prcm = {
  2600. .omap4 = {
  2601. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2602. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2603. .modulemode = MODULEMODE_SWCTRL,
  2604. },
  2605. },
  2606. .opt_clks = slimbus2_opt_clks,
  2607. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2608. };
  2609. /*
  2610. * 'smartreflex' class
  2611. * smartreflex module (monitor silicon performance and outputs a measure of
  2612. * performance error)
  2613. */
  2614. /* The IP is not compliant to type1 / type2 scheme */
  2615. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2616. .sidle_shift = 24,
  2617. .enwkup_shift = 26,
  2618. };
  2619. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2620. .sysc_offs = 0x0038,
  2621. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2622. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2623. SIDLE_SMART_WKUP),
  2624. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2625. };
  2626. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2627. .name = "smartreflex",
  2628. .sysc = &omap44xx_smartreflex_sysc,
  2629. .rev = 2,
  2630. };
  2631. /* smartreflex_core */
  2632. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2633. .sensor_voltdm_name = "core",
  2634. };
  2635. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2636. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2637. { .irq = -1 }
  2638. };
  2639. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2640. .name = "smartreflex_core",
  2641. .class = &omap44xx_smartreflex_hwmod_class,
  2642. .clkdm_name = "l4_ao_clkdm",
  2643. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2644. .main_clk = "smartreflex_core_fck",
  2645. .prcm = {
  2646. .omap4 = {
  2647. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2648. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2649. .modulemode = MODULEMODE_SWCTRL,
  2650. },
  2651. },
  2652. .dev_attr = &smartreflex_core_dev_attr,
  2653. };
  2654. /* smartreflex_iva */
  2655. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2656. .sensor_voltdm_name = "iva",
  2657. };
  2658. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2659. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2660. { .irq = -1 }
  2661. };
  2662. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2663. .name = "smartreflex_iva",
  2664. .class = &omap44xx_smartreflex_hwmod_class,
  2665. .clkdm_name = "l4_ao_clkdm",
  2666. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2667. .main_clk = "smartreflex_iva_fck",
  2668. .prcm = {
  2669. .omap4 = {
  2670. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2671. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2672. .modulemode = MODULEMODE_SWCTRL,
  2673. },
  2674. },
  2675. .dev_attr = &smartreflex_iva_dev_attr,
  2676. };
  2677. /* smartreflex_mpu */
  2678. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2679. .sensor_voltdm_name = "mpu",
  2680. };
  2681. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2682. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2683. { .irq = -1 }
  2684. };
  2685. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2686. .name = "smartreflex_mpu",
  2687. .class = &omap44xx_smartreflex_hwmod_class,
  2688. .clkdm_name = "l4_ao_clkdm",
  2689. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2690. .main_clk = "smartreflex_mpu_fck",
  2691. .prcm = {
  2692. .omap4 = {
  2693. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2694. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2695. .modulemode = MODULEMODE_SWCTRL,
  2696. },
  2697. },
  2698. .dev_attr = &smartreflex_mpu_dev_attr,
  2699. };
  2700. /*
  2701. * 'spinlock' class
  2702. * spinlock provides hardware assistance for synchronizing the processes
  2703. * running on multiple processors
  2704. */
  2705. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2706. .rev_offs = 0x0000,
  2707. .sysc_offs = 0x0010,
  2708. .syss_offs = 0x0014,
  2709. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2710. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2711. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2712. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2713. SIDLE_SMART_WKUP),
  2714. .sysc_fields = &omap_hwmod_sysc_type1,
  2715. };
  2716. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2717. .name = "spinlock",
  2718. .sysc = &omap44xx_spinlock_sysc,
  2719. };
  2720. /* spinlock */
  2721. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2722. .name = "spinlock",
  2723. .class = &omap44xx_spinlock_hwmod_class,
  2724. .clkdm_name = "l4_cfg_clkdm",
  2725. .prcm = {
  2726. .omap4 = {
  2727. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2728. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2729. },
  2730. },
  2731. };
  2732. /*
  2733. * 'timer' class
  2734. * general purpose timer module with accurate 1ms tick
  2735. * This class contains several variants: ['timer_1ms', 'timer']
  2736. */
  2737. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2738. .rev_offs = 0x0000,
  2739. .sysc_offs = 0x0010,
  2740. .syss_offs = 0x0014,
  2741. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2742. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2743. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2744. SYSS_HAS_RESET_STATUS),
  2745. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2746. .clockact = CLOCKACT_TEST_ICLK,
  2747. .sysc_fields = &omap_hwmod_sysc_type1,
  2748. };
  2749. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2750. .name = "timer",
  2751. .sysc = &omap44xx_timer_1ms_sysc,
  2752. };
  2753. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2754. .rev_offs = 0x0000,
  2755. .sysc_offs = 0x0010,
  2756. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2757. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2759. SIDLE_SMART_WKUP),
  2760. .sysc_fields = &omap_hwmod_sysc_type2,
  2761. };
  2762. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2763. .name = "timer",
  2764. .sysc = &omap44xx_timer_sysc,
  2765. };
  2766. /* always-on timers dev attribute */
  2767. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2768. .timer_capability = OMAP_TIMER_ALWON,
  2769. };
  2770. /* pwm timers dev attribute */
  2771. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2772. .timer_capability = OMAP_TIMER_HAS_PWM,
  2773. };
  2774. /* timers with DSP interrupt dev attribute */
  2775. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2776. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2777. };
  2778. /* pwm timers with DSP interrupt dev attribute */
  2779. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2780. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2781. };
  2782. /* timer1 */
  2783. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2784. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2785. { .irq = -1 }
  2786. };
  2787. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2788. .name = "timer1",
  2789. .class = &omap44xx_timer_1ms_hwmod_class,
  2790. .clkdm_name = "l4_wkup_clkdm",
  2791. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2792. .mpu_irqs = omap44xx_timer1_irqs,
  2793. .main_clk = "timer1_fck",
  2794. .prcm = {
  2795. .omap4 = {
  2796. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2797. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2798. .modulemode = MODULEMODE_SWCTRL,
  2799. },
  2800. },
  2801. .dev_attr = &capability_alwon_dev_attr,
  2802. };
  2803. /* timer2 */
  2804. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2805. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2806. { .irq = -1 }
  2807. };
  2808. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2809. .name = "timer2",
  2810. .class = &omap44xx_timer_1ms_hwmod_class,
  2811. .clkdm_name = "l4_per_clkdm",
  2812. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2813. .mpu_irqs = omap44xx_timer2_irqs,
  2814. .main_clk = "timer2_fck",
  2815. .prcm = {
  2816. .omap4 = {
  2817. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2818. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2819. .modulemode = MODULEMODE_SWCTRL,
  2820. },
  2821. },
  2822. };
  2823. /* timer3 */
  2824. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2825. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2826. { .irq = -1 }
  2827. };
  2828. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2829. .name = "timer3",
  2830. .class = &omap44xx_timer_hwmod_class,
  2831. .clkdm_name = "l4_per_clkdm",
  2832. .mpu_irqs = omap44xx_timer3_irqs,
  2833. .main_clk = "timer3_fck",
  2834. .prcm = {
  2835. .omap4 = {
  2836. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2837. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2838. .modulemode = MODULEMODE_SWCTRL,
  2839. },
  2840. },
  2841. };
  2842. /* timer4 */
  2843. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2844. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2845. { .irq = -1 }
  2846. };
  2847. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2848. .name = "timer4",
  2849. .class = &omap44xx_timer_hwmod_class,
  2850. .clkdm_name = "l4_per_clkdm",
  2851. .mpu_irqs = omap44xx_timer4_irqs,
  2852. .main_clk = "timer4_fck",
  2853. .prcm = {
  2854. .omap4 = {
  2855. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2856. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2857. .modulemode = MODULEMODE_SWCTRL,
  2858. },
  2859. },
  2860. };
  2861. /* timer5 */
  2862. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2863. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2864. { .irq = -1 }
  2865. };
  2866. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2867. .name = "timer5",
  2868. .class = &omap44xx_timer_hwmod_class,
  2869. .clkdm_name = "abe_clkdm",
  2870. .mpu_irqs = omap44xx_timer5_irqs,
  2871. .main_clk = "timer5_fck",
  2872. .prcm = {
  2873. .omap4 = {
  2874. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2875. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2876. .modulemode = MODULEMODE_SWCTRL,
  2877. },
  2878. },
  2879. .dev_attr = &capability_dsp_dev_attr,
  2880. };
  2881. /* timer6 */
  2882. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2883. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2884. { .irq = -1 }
  2885. };
  2886. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2887. .name = "timer6",
  2888. .class = &omap44xx_timer_hwmod_class,
  2889. .clkdm_name = "abe_clkdm",
  2890. .mpu_irqs = omap44xx_timer6_irqs,
  2891. .main_clk = "timer6_fck",
  2892. .prcm = {
  2893. .omap4 = {
  2894. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2895. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2896. .modulemode = MODULEMODE_SWCTRL,
  2897. },
  2898. },
  2899. .dev_attr = &capability_dsp_dev_attr,
  2900. };
  2901. /* timer7 */
  2902. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2903. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2904. { .irq = -1 }
  2905. };
  2906. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2907. .name = "timer7",
  2908. .class = &omap44xx_timer_hwmod_class,
  2909. .clkdm_name = "abe_clkdm",
  2910. .mpu_irqs = omap44xx_timer7_irqs,
  2911. .main_clk = "timer7_fck",
  2912. .prcm = {
  2913. .omap4 = {
  2914. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2915. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2916. .modulemode = MODULEMODE_SWCTRL,
  2917. },
  2918. },
  2919. .dev_attr = &capability_dsp_dev_attr,
  2920. };
  2921. /* timer8 */
  2922. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2923. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2924. { .irq = -1 }
  2925. };
  2926. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2927. .name = "timer8",
  2928. .class = &omap44xx_timer_hwmod_class,
  2929. .clkdm_name = "abe_clkdm",
  2930. .mpu_irqs = omap44xx_timer8_irqs,
  2931. .main_clk = "timer8_fck",
  2932. .prcm = {
  2933. .omap4 = {
  2934. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2935. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2936. .modulemode = MODULEMODE_SWCTRL,
  2937. },
  2938. },
  2939. .dev_attr = &capability_dsp_pwm_dev_attr,
  2940. };
  2941. /* timer9 */
  2942. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2943. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2944. { .irq = -1 }
  2945. };
  2946. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2947. .name = "timer9",
  2948. .class = &omap44xx_timer_hwmod_class,
  2949. .clkdm_name = "l4_per_clkdm",
  2950. .mpu_irqs = omap44xx_timer9_irqs,
  2951. .main_clk = "timer9_fck",
  2952. .prcm = {
  2953. .omap4 = {
  2954. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2955. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2956. .modulemode = MODULEMODE_SWCTRL,
  2957. },
  2958. },
  2959. .dev_attr = &capability_pwm_dev_attr,
  2960. };
  2961. /* timer10 */
  2962. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2963. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2964. { .irq = -1 }
  2965. };
  2966. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2967. .name = "timer10",
  2968. .class = &omap44xx_timer_1ms_hwmod_class,
  2969. .clkdm_name = "l4_per_clkdm",
  2970. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2971. .mpu_irqs = omap44xx_timer10_irqs,
  2972. .main_clk = "timer10_fck",
  2973. .prcm = {
  2974. .omap4 = {
  2975. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2976. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2977. .modulemode = MODULEMODE_SWCTRL,
  2978. },
  2979. },
  2980. .dev_attr = &capability_pwm_dev_attr,
  2981. };
  2982. /* timer11 */
  2983. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2984. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2985. { .irq = -1 }
  2986. };
  2987. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2988. .name = "timer11",
  2989. .class = &omap44xx_timer_hwmod_class,
  2990. .clkdm_name = "l4_per_clkdm",
  2991. .mpu_irqs = omap44xx_timer11_irqs,
  2992. .main_clk = "timer11_fck",
  2993. .prcm = {
  2994. .omap4 = {
  2995. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2996. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2997. .modulemode = MODULEMODE_SWCTRL,
  2998. },
  2999. },
  3000. .dev_attr = &capability_pwm_dev_attr,
  3001. };
  3002. /*
  3003. * 'uart' class
  3004. * universal asynchronous receiver/transmitter (uart)
  3005. */
  3006. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3007. .rev_offs = 0x0050,
  3008. .sysc_offs = 0x0054,
  3009. .syss_offs = 0x0058,
  3010. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3011. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3012. SYSS_HAS_RESET_STATUS),
  3013. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3014. SIDLE_SMART_WKUP),
  3015. .sysc_fields = &omap_hwmod_sysc_type1,
  3016. };
  3017. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3018. .name = "uart",
  3019. .sysc = &omap44xx_uart_sysc,
  3020. };
  3021. /* uart1 */
  3022. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3023. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3024. { .irq = -1 }
  3025. };
  3026. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3027. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3028. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3029. { .dma_req = -1 }
  3030. };
  3031. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3032. .name = "uart1",
  3033. .class = &omap44xx_uart_hwmod_class,
  3034. .clkdm_name = "l4_per_clkdm",
  3035. .mpu_irqs = omap44xx_uart1_irqs,
  3036. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3037. .main_clk = "uart1_fck",
  3038. .prcm = {
  3039. .omap4 = {
  3040. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3041. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3042. .modulemode = MODULEMODE_SWCTRL,
  3043. },
  3044. },
  3045. };
  3046. /* uart2 */
  3047. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3048. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3049. { .irq = -1 }
  3050. };
  3051. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3052. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3053. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3054. { .dma_req = -1 }
  3055. };
  3056. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3057. .name = "uart2",
  3058. .class = &omap44xx_uart_hwmod_class,
  3059. .clkdm_name = "l4_per_clkdm",
  3060. .mpu_irqs = omap44xx_uart2_irqs,
  3061. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3062. .main_clk = "uart2_fck",
  3063. .prcm = {
  3064. .omap4 = {
  3065. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3066. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3067. .modulemode = MODULEMODE_SWCTRL,
  3068. },
  3069. },
  3070. };
  3071. /* uart3 */
  3072. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3073. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3074. { .irq = -1 }
  3075. };
  3076. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3077. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3078. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3079. { .dma_req = -1 }
  3080. };
  3081. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3082. .name = "uart3",
  3083. .class = &omap44xx_uart_hwmod_class,
  3084. .clkdm_name = "l4_per_clkdm",
  3085. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3086. .mpu_irqs = omap44xx_uart3_irqs,
  3087. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3088. .main_clk = "uart3_fck",
  3089. .prcm = {
  3090. .omap4 = {
  3091. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3092. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3093. .modulemode = MODULEMODE_SWCTRL,
  3094. },
  3095. },
  3096. };
  3097. /* uart4 */
  3098. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3099. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3100. { .irq = -1 }
  3101. };
  3102. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3103. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3104. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3105. { .dma_req = -1 }
  3106. };
  3107. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3108. .name = "uart4",
  3109. .class = &omap44xx_uart_hwmod_class,
  3110. .clkdm_name = "l4_per_clkdm",
  3111. .mpu_irqs = omap44xx_uart4_irqs,
  3112. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3113. .main_clk = "uart4_fck",
  3114. .prcm = {
  3115. .omap4 = {
  3116. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3117. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3118. .modulemode = MODULEMODE_SWCTRL,
  3119. },
  3120. },
  3121. };
  3122. /*
  3123. * 'usb_host_fs' class
  3124. * full-speed usb host controller
  3125. */
  3126. /* The IP is not compliant to type1 / type2 scheme */
  3127. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3128. .midle_shift = 4,
  3129. .sidle_shift = 2,
  3130. .srst_shift = 1,
  3131. };
  3132. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3133. .rev_offs = 0x0000,
  3134. .sysc_offs = 0x0210,
  3135. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3136. SYSC_HAS_SOFTRESET),
  3137. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3138. SIDLE_SMART_WKUP),
  3139. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3140. };
  3141. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3142. .name = "usb_host_fs",
  3143. .sysc = &omap44xx_usb_host_fs_sysc,
  3144. };
  3145. /* usb_host_fs */
  3146. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3147. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3148. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3149. { .irq = -1 }
  3150. };
  3151. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3152. .name = "usb_host_fs",
  3153. .class = &omap44xx_usb_host_fs_hwmod_class,
  3154. .clkdm_name = "l3_init_clkdm",
  3155. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3156. .main_clk = "usb_host_fs_fck",
  3157. .prcm = {
  3158. .omap4 = {
  3159. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3160. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3161. .modulemode = MODULEMODE_SWCTRL,
  3162. },
  3163. },
  3164. };
  3165. /*
  3166. * 'usb_host_hs' class
  3167. * high-speed multi-port usb host controller
  3168. */
  3169. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3170. .rev_offs = 0x0000,
  3171. .sysc_offs = 0x0010,
  3172. .syss_offs = 0x0014,
  3173. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3174. SYSC_HAS_SOFTRESET),
  3175. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3176. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3177. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3178. .sysc_fields = &omap_hwmod_sysc_type2,
  3179. };
  3180. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3181. .name = "usb_host_hs",
  3182. .sysc = &omap44xx_usb_host_hs_sysc,
  3183. };
  3184. /* usb_host_hs */
  3185. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3186. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3187. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3188. { .irq = -1 }
  3189. };
  3190. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3191. .name = "usb_host_hs",
  3192. .class = &omap44xx_usb_host_hs_hwmod_class,
  3193. .clkdm_name = "l3_init_clkdm",
  3194. .main_clk = "usb_host_hs_fck",
  3195. .prcm = {
  3196. .omap4 = {
  3197. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3198. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3199. .modulemode = MODULEMODE_SWCTRL,
  3200. },
  3201. },
  3202. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3203. /*
  3204. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3205. * id: i660
  3206. *
  3207. * Description:
  3208. * In the following configuration :
  3209. * - USBHOST module is set to smart-idle mode
  3210. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3211. * happens when the system is going to a low power mode : all ports
  3212. * have been suspended, the master part of the USBHOST module has
  3213. * entered the standby state, and SW has cut the functional clocks)
  3214. * - an USBHOST interrupt occurs before the module is able to answer
  3215. * idle_ack, typically a remote wakeup IRQ.
  3216. * Then the USB HOST module will enter a deadlock situation where it
  3217. * is no more accessible nor functional.
  3218. *
  3219. * Workaround:
  3220. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3221. */
  3222. /*
  3223. * Errata: USB host EHCI may stall when entering smart-standby mode
  3224. * Id: i571
  3225. *
  3226. * Description:
  3227. * When the USBHOST module is set to smart-standby mode, and when it is
  3228. * ready to enter the standby state (i.e. all ports are suspended and
  3229. * all attached devices are in suspend mode), then it can wrongly assert
  3230. * the Mstandby signal too early while there are still some residual OCP
  3231. * transactions ongoing. If this condition occurs, the internal state
  3232. * machine may go to an undefined state and the USB link may be stuck
  3233. * upon the next resume.
  3234. *
  3235. * Workaround:
  3236. * Don't use smart standby; use only force standby,
  3237. * hence HWMOD_SWSUP_MSTANDBY
  3238. */
  3239. /*
  3240. * During system boot; If the hwmod framework resets the module
  3241. * the module will have smart idle settings; which can lead to deadlock
  3242. * (above Errata Id:i660); so, dont reset the module during boot;
  3243. * Use HWMOD_INIT_NO_RESET.
  3244. */
  3245. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3246. HWMOD_INIT_NO_RESET,
  3247. };
  3248. /*
  3249. * 'usb_otg_hs' class
  3250. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3251. */
  3252. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3253. .rev_offs = 0x0400,
  3254. .sysc_offs = 0x0404,
  3255. .syss_offs = 0x0408,
  3256. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3257. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3258. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3259. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3260. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3261. MSTANDBY_SMART),
  3262. .sysc_fields = &omap_hwmod_sysc_type1,
  3263. };
  3264. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3265. .name = "usb_otg_hs",
  3266. .sysc = &omap44xx_usb_otg_hs_sysc,
  3267. };
  3268. /* usb_otg_hs */
  3269. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3270. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3271. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3272. { .irq = -1 }
  3273. };
  3274. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3275. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3276. };
  3277. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3278. .name = "usb_otg_hs",
  3279. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3280. .clkdm_name = "l3_init_clkdm",
  3281. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3282. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3283. .main_clk = "usb_otg_hs_ick",
  3284. .prcm = {
  3285. .omap4 = {
  3286. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3287. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3288. .modulemode = MODULEMODE_HWCTRL,
  3289. },
  3290. },
  3291. .opt_clks = usb_otg_hs_opt_clks,
  3292. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3293. };
  3294. /*
  3295. * 'usb_tll_hs' class
  3296. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3297. */
  3298. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3299. .rev_offs = 0x0000,
  3300. .sysc_offs = 0x0010,
  3301. .syss_offs = 0x0014,
  3302. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3303. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3304. SYSC_HAS_AUTOIDLE),
  3305. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3306. .sysc_fields = &omap_hwmod_sysc_type1,
  3307. };
  3308. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3309. .name = "usb_tll_hs",
  3310. .sysc = &omap44xx_usb_tll_hs_sysc,
  3311. };
  3312. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3313. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3314. { .irq = -1 }
  3315. };
  3316. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3317. .name = "usb_tll_hs",
  3318. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3319. .clkdm_name = "l3_init_clkdm",
  3320. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3321. .main_clk = "usb_tll_hs_ick",
  3322. .prcm = {
  3323. .omap4 = {
  3324. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3325. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3326. .modulemode = MODULEMODE_HWCTRL,
  3327. },
  3328. },
  3329. };
  3330. /*
  3331. * 'wd_timer' class
  3332. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3333. * overflow condition
  3334. */
  3335. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3336. .rev_offs = 0x0000,
  3337. .sysc_offs = 0x0010,
  3338. .syss_offs = 0x0014,
  3339. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3340. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3341. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3342. SIDLE_SMART_WKUP),
  3343. .sysc_fields = &omap_hwmod_sysc_type1,
  3344. };
  3345. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3346. .name = "wd_timer",
  3347. .sysc = &omap44xx_wd_timer_sysc,
  3348. .pre_shutdown = &omap2_wd_timer_disable,
  3349. .reset = &omap2_wd_timer_reset,
  3350. };
  3351. /* wd_timer2 */
  3352. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3353. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3354. { .irq = -1 }
  3355. };
  3356. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3357. .name = "wd_timer2",
  3358. .class = &omap44xx_wd_timer_hwmod_class,
  3359. .clkdm_name = "l4_wkup_clkdm",
  3360. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3361. .main_clk = "wd_timer2_fck",
  3362. .prcm = {
  3363. .omap4 = {
  3364. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3365. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3366. .modulemode = MODULEMODE_SWCTRL,
  3367. },
  3368. },
  3369. };
  3370. /* wd_timer3 */
  3371. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3372. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3373. { .irq = -1 }
  3374. };
  3375. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3376. .name = "wd_timer3",
  3377. .class = &omap44xx_wd_timer_hwmod_class,
  3378. .clkdm_name = "abe_clkdm",
  3379. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3380. .main_clk = "wd_timer3_fck",
  3381. .prcm = {
  3382. .omap4 = {
  3383. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3384. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3385. .modulemode = MODULEMODE_SWCTRL,
  3386. },
  3387. },
  3388. };
  3389. /*
  3390. * interfaces
  3391. */
  3392. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3393. {
  3394. .pa_start = 0x4a204000,
  3395. .pa_end = 0x4a2040ff,
  3396. .flags = ADDR_TYPE_RT
  3397. },
  3398. { }
  3399. };
  3400. /* c2c -> c2c_target_fw */
  3401. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3402. .master = &omap44xx_c2c_hwmod,
  3403. .slave = &omap44xx_c2c_target_fw_hwmod,
  3404. .clk = "div_core_ck",
  3405. .addr = omap44xx_c2c_target_fw_addrs,
  3406. .user = OCP_USER_MPU,
  3407. };
  3408. /* l4_cfg -> c2c_target_fw */
  3409. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3410. .master = &omap44xx_l4_cfg_hwmod,
  3411. .slave = &omap44xx_c2c_target_fw_hwmod,
  3412. .clk = "l4_div_ck",
  3413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3414. };
  3415. /* l3_main_1 -> dmm */
  3416. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3417. .master = &omap44xx_l3_main_1_hwmod,
  3418. .slave = &omap44xx_dmm_hwmod,
  3419. .clk = "l3_div_ck",
  3420. .user = OCP_USER_SDMA,
  3421. };
  3422. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3423. {
  3424. .pa_start = 0x4e000000,
  3425. .pa_end = 0x4e0007ff,
  3426. .flags = ADDR_TYPE_RT
  3427. },
  3428. { }
  3429. };
  3430. /* mpu -> dmm */
  3431. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3432. .master = &omap44xx_mpu_hwmod,
  3433. .slave = &omap44xx_dmm_hwmod,
  3434. .clk = "l3_div_ck",
  3435. .addr = omap44xx_dmm_addrs,
  3436. .user = OCP_USER_MPU,
  3437. };
  3438. /* c2c -> emif_fw */
  3439. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3440. .master = &omap44xx_c2c_hwmod,
  3441. .slave = &omap44xx_emif_fw_hwmod,
  3442. .clk = "div_core_ck",
  3443. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3444. };
  3445. /* dmm -> emif_fw */
  3446. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3447. .master = &omap44xx_dmm_hwmod,
  3448. .slave = &omap44xx_emif_fw_hwmod,
  3449. .clk = "l3_div_ck",
  3450. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3451. };
  3452. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3453. {
  3454. .pa_start = 0x4a20c000,
  3455. .pa_end = 0x4a20c0ff,
  3456. .flags = ADDR_TYPE_RT
  3457. },
  3458. { }
  3459. };
  3460. /* l4_cfg -> emif_fw */
  3461. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3462. .master = &omap44xx_l4_cfg_hwmod,
  3463. .slave = &omap44xx_emif_fw_hwmod,
  3464. .clk = "l4_div_ck",
  3465. .addr = omap44xx_emif_fw_addrs,
  3466. .user = OCP_USER_MPU,
  3467. };
  3468. /* iva -> l3_instr */
  3469. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3470. .master = &omap44xx_iva_hwmod,
  3471. .slave = &omap44xx_l3_instr_hwmod,
  3472. .clk = "l3_div_ck",
  3473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3474. };
  3475. /* l3_main_3 -> l3_instr */
  3476. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3477. .master = &omap44xx_l3_main_3_hwmod,
  3478. .slave = &omap44xx_l3_instr_hwmod,
  3479. .clk = "l3_div_ck",
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. /* ocp_wp_noc -> l3_instr */
  3483. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3484. .master = &omap44xx_ocp_wp_noc_hwmod,
  3485. .slave = &omap44xx_l3_instr_hwmod,
  3486. .clk = "l3_div_ck",
  3487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3488. };
  3489. /* dsp -> l3_main_1 */
  3490. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3491. .master = &omap44xx_dsp_hwmod,
  3492. .slave = &omap44xx_l3_main_1_hwmod,
  3493. .clk = "l3_div_ck",
  3494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3495. };
  3496. /* dss -> l3_main_1 */
  3497. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3498. .master = &omap44xx_dss_hwmod,
  3499. .slave = &omap44xx_l3_main_1_hwmod,
  3500. .clk = "l3_div_ck",
  3501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3502. };
  3503. /* l3_main_2 -> l3_main_1 */
  3504. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3505. .master = &omap44xx_l3_main_2_hwmod,
  3506. .slave = &omap44xx_l3_main_1_hwmod,
  3507. .clk = "l3_div_ck",
  3508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3509. };
  3510. /* l4_cfg -> l3_main_1 */
  3511. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3512. .master = &omap44xx_l4_cfg_hwmod,
  3513. .slave = &omap44xx_l3_main_1_hwmod,
  3514. .clk = "l4_div_ck",
  3515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3516. };
  3517. /* mmc1 -> l3_main_1 */
  3518. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3519. .master = &omap44xx_mmc1_hwmod,
  3520. .slave = &omap44xx_l3_main_1_hwmod,
  3521. .clk = "l3_div_ck",
  3522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3523. };
  3524. /* mmc2 -> l3_main_1 */
  3525. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3526. .master = &omap44xx_mmc2_hwmod,
  3527. .slave = &omap44xx_l3_main_1_hwmod,
  3528. .clk = "l3_div_ck",
  3529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3530. };
  3531. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3532. {
  3533. .pa_start = 0x44000000,
  3534. .pa_end = 0x44000fff,
  3535. .flags = ADDR_TYPE_RT
  3536. },
  3537. { }
  3538. };
  3539. /* mpu -> l3_main_1 */
  3540. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3541. .master = &omap44xx_mpu_hwmod,
  3542. .slave = &omap44xx_l3_main_1_hwmod,
  3543. .clk = "l3_div_ck",
  3544. .addr = omap44xx_l3_main_1_addrs,
  3545. .user = OCP_USER_MPU,
  3546. };
  3547. /* c2c_target_fw -> l3_main_2 */
  3548. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3549. .master = &omap44xx_c2c_target_fw_hwmod,
  3550. .slave = &omap44xx_l3_main_2_hwmod,
  3551. .clk = "l3_div_ck",
  3552. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3553. };
  3554. /* debugss -> l3_main_2 */
  3555. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3556. .master = &omap44xx_debugss_hwmod,
  3557. .slave = &omap44xx_l3_main_2_hwmod,
  3558. .clk = "dbgclk_mux_ck",
  3559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3560. };
  3561. /* dma_system -> l3_main_2 */
  3562. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3563. .master = &omap44xx_dma_system_hwmod,
  3564. .slave = &omap44xx_l3_main_2_hwmod,
  3565. .clk = "l3_div_ck",
  3566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3567. };
  3568. /* fdif -> l3_main_2 */
  3569. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3570. .master = &omap44xx_fdif_hwmod,
  3571. .slave = &omap44xx_l3_main_2_hwmod,
  3572. .clk = "l3_div_ck",
  3573. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3574. };
  3575. /* gpu -> l3_main_2 */
  3576. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3577. .master = &omap44xx_gpu_hwmod,
  3578. .slave = &omap44xx_l3_main_2_hwmod,
  3579. .clk = "l3_div_ck",
  3580. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3581. };
  3582. /* hsi -> l3_main_2 */
  3583. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3584. .master = &omap44xx_hsi_hwmod,
  3585. .slave = &omap44xx_l3_main_2_hwmod,
  3586. .clk = "l3_div_ck",
  3587. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3588. };
  3589. /* ipu -> l3_main_2 */
  3590. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3591. .master = &omap44xx_ipu_hwmod,
  3592. .slave = &omap44xx_l3_main_2_hwmod,
  3593. .clk = "l3_div_ck",
  3594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3595. };
  3596. /* iss -> l3_main_2 */
  3597. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3598. .master = &omap44xx_iss_hwmod,
  3599. .slave = &omap44xx_l3_main_2_hwmod,
  3600. .clk = "l3_div_ck",
  3601. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3602. };
  3603. /* iva -> l3_main_2 */
  3604. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3605. .master = &omap44xx_iva_hwmod,
  3606. .slave = &omap44xx_l3_main_2_hwmod,
  3607. .clk = "l3_div_ck",
  3608. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3609. };
  3610. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3611. {
  3612. .pa_start = 0x44800000,
  3613. .pa_end = 0x44801fff,
  3614. .flags = ADDR_TYPE_RT
  3615. },
  3616. { }
  3617. };
  3618. /* l3_main_1 -> l3_main_2 */
  3619. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3620. .master = &omap44xx_l3_main_1_hwmod,
  3621. .slave = &omap44xx_l3_main_2_hwmod,
  3622. .clk = "l3_div_ck",
  3623. .addr = omap44xx_l3_main_2_addrs,
  3624. .user = OCP_USER_MPU,
  3625. };
  3626. /* l4_cfg -> l3_main_2 */
  3627. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3628. .master = &omap44xx_l4_cfg_hwmod,
  3629. .slave = &omap44xx_l3_main_2_hwmod,
  3630. .clk = "l4_div_ck",
  3631. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3632. };
  3633. /* usb_host_fs -> l3_main_2 */
  3634. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3635. .master = &omap44xx_usb_host_fs_hwmod,
  3636. .slave = &omap44xx_l3_main_2_hwmod,
  3637. .clk = "l3_div_ck",
  3638. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3639. };
  3640. /* usb_host_hs -> l3_main_2 */
  3641. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3642. .master = &omap44xx_usb_host_hs_hwmod,
  3643. .slave = &omap44xx_l3_main_2_hwmod,
  3644. .clk = "l3_div_ck",
  3645. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3646. };
  3647. /* usb_otg_hs -> l3_main_2 */
  3648. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3649. .master = &omap44xx_usb_otg_hs_hwmod,
  3650. .slave = &omap44xx_l3_main_2_hwmod,
  3651. .clk = "l3_div_ck",
  3652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3653. };
  3654. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3655. {
  3656. .pa_start = 0x45000000,
  3657. .pa_end = 0x45000fff,
  3658. .flags = ADDR_TYPE_RT
  3659. },
  3660. { }
  3661. };
  3662. /* l3_main_1 -> l3_main_3 */
  3663. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3664. .master = &omap44xx_l3_main_1_hwmod,
  3665. .slave = &omap44xx_l3_main_3_hwmod,
  3666. .clk = "l3_div_ck",
  3667. .addr = omap44xx_l3_main_3_addrs,
  3668. .user = OCP_USER_MPU,
  3669. };
  3670. /* l3_main_2 -> l3_main_3 */
  3671. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3672. .master = &omap44xx_l3_main_2_hwmod,
  3673. .slave = &omap44xx_l3_main_3_hwmod,
  3674. .clk = "l3_div_ck",
  3675. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3676. };
  3677. /* l4_cfg -> l3_main_3 */
  3678. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3679. .master = &omap44xx_l4_cfg_hwmod,
  3680. .slave = &omap44xx_l3_main_3_hwmod,
  3681. .clk = "l4_div_ck",
  3682. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3683. };
  3684. /* aess -> l4_abe */
  3685. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3686. .master = &omap44xx_aess_hwmod,
  3687. .slave = &omap44xx_l4_abe_hwmod,
  3688. .clk = "ocp_abe_iclk",
  3689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3690. };
  3691. /* dsp -> l4_abe */
  3692. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3693. .master = &omap44xx_dsp_hwmod,
  3694. .slave = &omap44xx_l4_abe_hwmod,
  3695. .clk = "ocp_abe_iclk",
  3696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3697. };
  3698. /* l3_main_1 -> l4_abe */
  3699. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3700. .master = &omap44xx_l3_main_1_hwmod,
  3701. .slave = &omap44xx_l4_abe_hwmod,
  3702. .clk = "l3_div_ck",
  3703. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3704. };
  3705. /* mpu -> l4_abe */
  3706. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3707. .master = &omap44xx_mpu_hwmod,
  3708. .slave = &omap44xx_l4_abe_hwmod,
  3709. .clk = "ocp_abe_iclk",
  3710. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3711. };
  3712. /* l3_main_1 -> l4_cfg */
  3713. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3714. .master = &omap44xx_l3_main_1_hwmod,
  3715. .slave = &omap44xx_l4_cfg_hwmod,
  3716. .clk = "l3_div_ck",
  3717. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3718. };
  3719. /* l3_main_2 -> l4_per */
  3720. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3721. .master = &omap44xx_l3_main_2_hwmod,
  3722. .slave = &omap44xx_l4_per_hwmod,
  3723. .clk = "l3_div_ck",
  3724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3725. };
  3726. /* l4_cfg -> l4_wkup */
  3727. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3728. .master = &omap44xx_l4_cfg_hwmod,
  3729. .slave = &omap44xx_l4_wkup_hwmod,
  3730. .clk = "l4_div_ck",
  3731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3732. };
  3733. /* mpu -> mpu_private */
  3734. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3735. .master = &omap44xx_mpu_hwmod,
  3736. .slave = &omap44xx_mpu_private_hwmod,
  3737. .clk = "l3_div_ck",
  3738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3739. };
  3740. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3741. {
  3742. .pa_start = 0x4a102000,
  3743. .pa_end = 0x4a10207f,
  3744. .flags = ADDR_TYPE_RT
  3745. },
  3746. { }
  3747. };
  3748. /* l4_cfg -> ocp_wp_noc */
  3749. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3750. .master = &omap44xx_l4_cfg_hwmod,
  3751. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3752. .clk = "l4_div_ck",
  3753. .addr = omap44xx_ocp_wp_noc_addrs,
  3754. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3755. };
  3756. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3757. {
  3758. .pa_start = 0x401f1000,
  3759. .pa_end = 0x401f13ff,
  3760. .flags = ADDR_TYPE_RT
  3761. },
  3762. { }
  3763. };
  3764. /* l4_abe -> aess */
  3765. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3766. .master = &omap44xx_l4_abe_hwmod,
  3767. .slave = &omap44xx_aess_hwmod,
  3768. .clk = "ocp_abe_iclk",
  3769. .addr = omap44xx_aess_addrs,
  3770. .user = OCP_USER_MPU,
  3771. };
  3772. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3773. {
  3774. .pa_start = 0x490f1000,
  3775. .pa_end = 0x490f13ff,
  3776. .flags = ADDR_TYPE_RT
  3777. },
  3778. { }
  3779. };
  3780. /* l4_abe -> aess (dma) */
  3781. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3782. .master = &omap44xx_l4_abe_hwmod,
  3783. .slave = &omap44xx_aess_hwmod,
  3784. .clk = "ocp_abe_iclk",
  3785. .addr = omap44xx_aess_dma_addrs,
  3786. .user = OCP_USER_SDMA,
  3787. };
  3788. /* l3_main_2 -> c2c */
  3789. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3790. .master = &omap44xx_l3_main_2_hwmod,
  3791. .slave = &omap44xx_c2c_hwmod,
  3792. .clk = "l3_div_ck",
  3793. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3794. };
  3795. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3796. {
  3797. .pa_start = 0x4a304000,
  3798. .pa_end = 0x4a30401f,
  3799. .flags = ADDR_TYPE_RT
  3800. },
  3801. { }
  3802. };
  3803. /* l4_wkup -> counter_32k */
  3804. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3805. .master = &omap44xx_l4_wkup_hwmod,
  3806. .slave = &omap44xx_counter_32k_hwmod,
  3807. .clk = "l4_wkup_clk_mux_ck",
  3808. .addr = omap44xx_counter_32k_addrs,
  3809. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3810. };
  3811. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3812. {
  3813. .pa_start = 0x4a002000,
  3814. .pa_end = 0x4a0027ff,
  3815. .flags = ADDR_TYPE_RT
  3816. },
  3817. { }
  3818. };
  3819. /* l4_cfg -> ctrl_module_core */
  3820. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3821. .master = &omap44xx_l4_cfg_hwmod,
  3822. .slave = &omap44xx_ctrl_module_core_hwmod,
  3823. .clk = "l4_div_ck",
  3824. .addr = omap44xx_ctrl_module_core_addrs,
  3825. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3826. };
  3827. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3828. {
  3829. .pa_start = 0x4a100000,
  3830. .pa_end = 0x4a1007ff,
  3831. .flags = ADDR_TYPE_RT
  3832. },
  3833. { }
  3834. };
  3835. /* l4_cfg -> ctrl_module_pad_core */
  3836. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3837. .master = &omap44xx_l4_cfg_hwmod,
  3838. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3839. .clk = "l4_div_ck",
  3840. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3841. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3842. };
  3843. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3844. {
  3845. .pa_start = 0x4a30c000,
  3846. .pa_end = 0x4a30c7ff,
  3847. .flags = ADDR_TYPE_RT
  3848. },
  3849. { }
  3850. };
  3851. /* l4_wkup -> ctrl_module_wkup */
  3852. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3853. .master = &omap44xx_l4_wkup_hwmod,
  3854. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3855. .clk = "l4_wkup_clk_mux_ck",
  3856. .addr = omap44xx_ctrl_module_wkup_addrs,
  3857. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3858. };
  3859. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3860. {
  3861. .pa_start = 0x4a31e000,
  3862. .pa_end = 0x4a31e7ff,
  3863. .flags = ADDR_TYPE_RT
  3864. },
  3865. { }
  3866. };
  3867. /* l4_wkup -> ctrl_module_pad_wkup */
  3868. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3869. .master = &omap44xx_l4_wkup_hwmod,
  3870. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3871. .clk = "l4_wkup_clk_mux_ck",
  3872. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3873. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3874. };
  3875. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3876. {
  3877. .pa_start = 0x54160000,
  3878. .pa_end = 0x54167fff,
  3879. .flags = ADDR_TYPE_RT
  3880. },
  3881. { }
  3882. };
  3883. /* l3_instr -> debugss */
  3884. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3885. .master = &omap44xx_l3_instr_hwmod,
  3886. .slave = &omap44xx_debugss_hwmod,
  3887. .clk = "l3_div_ck",
  3888. .addr = omap44xx_debugss_addrs,
  3889. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3890. };
  3891. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3892. {
  3893. .pa_start = 0x4a056000,
  3894. .pa_end = 0x4a056fff,
  3895. .flags = ADDR_TYPE_RT
  3896. },
  3897. { }
  3898. };
  3899. /* l4_cfg -> dma_system */
  3900. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3901. .master = &omap44xx_l4_cfg_hwmod,
  3902. .slave = &omap44xx_dma_system_hwmod,
  3903. .clk = "l4_div_ck",
  3904. .addr = omap44xx_dma_system_addrs,
  3905. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3906. };
  3907. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3908. {
  3909. .name = "mpu",
  3910. .pa_start = 0x4012e000,
  3911. .pa_end = 0x4012e07f,
  3912. .flags = ADDR_TYPE_RT
  3913. },
  3914. { }
  3915. };
  3916. /* l4_abe -> dmic */
  3917. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3918. .master = &omap44xx_l4_abe_hwmod,
  3919. .slave = &omap44xx_dmic_hwmod,
  3920. .clk = "ocp_abe_iclk",
  3921. .addr = omap44xx_dmic_addrs,
  3922. .user = OCP_USER_MPU,
  3923. };
  3924. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3925. {
  3926. .name = "dma",
  3927. .pa_start = 0x4902e000,
  3928. .pa_end = 0x4902e07f,
  3929. .flags = ADDR_TYPE_RT
  3930. },
  3931. { }
  3932. };
  3933. /* l4_abe -> dmic (dma) */
  3934. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3935. .master = &omap44xx_l4_abe_hwmod,
  3936. .slave = &omap44xx_dmic_hwmod,
  3937. .clk = "ocp_abe_iclk",
  3938. .addr = omap44xx_dmic_dma_addrs,
  3939. .user = OCP_USER_SDMA,
  3940. };
  3941. /* dsp -> iva */
  3942. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3943. .master = &omap44xx_dsp_hwmod,
  3944. .slave = &omap44xx_iva_hwmod,
  3945. .clk = "dpll_iva_m5x2_ck",
  3946. .user = OCP_USER_DSP,
  3947. };
  3948. /* dsp -> sl2if */
  3949. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3950. .master = &omap44xx_dsp_hwmod,
  3951. .slave = &omap44xx_sl2if_hwmod,
  3952. .clk = "dpll_iva_m5x2_ck",
  3953. .user = OCP_USER_DSP,
  3954. };
  3955. /* l4_cfg -> dsp */
  3956. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3957. .master = &omap44xx_l4_cfg_hwmod,
  3958. .slave = &omap44xx_dsp_hwmod,
  3959. .clk = "l4_div_ck",
  3960. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3961. };
  3962. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3963. {
  3964. .pa_start = 0x58000000,
  3965. .pa_end = 0x5800007f,
  3966. .flags = ADDR_TYPE_RT
  3967. },
  3968. { }
  3969. };
  3970. /* l3_main_2 -> dss */
  3971. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3972. .master = &omap44xx_l3_main_2_hwmod,
  3973. .slave = &omap44xx_dss_hwmod,
  3974. .clk = "dss_fck",
  3975. .addr = omap44xx_dss_dma_addrs,
  3976. .user = OCP_USER_SDMA,
  3977. };
  3978. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3979. {
  3980. .pa_start = 0x48040000,
  3981. .pa_end = 0x4804007f,
  3982. .flags = ADDR_TYPE_RT
  3983. },
  3984. { }
  3985. };
  3986. /* l4_per -> dss */
  3987. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3988. .master = &omap44xx_l4_per_hwmod,
  3989. .slave = &omap44xx_dss_hwmod,
  3990. .clk = "l4_div_ck",
  3991. .addr = omap44xx_dss_addrs,
  3992. .user = OCP_USER_MPU,
  3993. };
  3994. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3995. {
  3996. .pa_start = 0x58001000,
  3997. .pa_end = 0x58001fff,
  3998. .flags = ADDR_TYPE_RT
  3999. },
  4000. { }
  4001. };
  4002. /* l3_main_2 -> dss_dispc */
  4003. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4004. .master = &omap44xx_l3_main_2_hwmod,
  4005. .slave = &omap44xx_dss_dispc_hwmod,
  4006. .clk = "dss_fck",
  4007. .addr = omap44xx_dss_dispc_dma_addrs,
  4008. .user = OCP_USER_SDMA,
  4009. };
  4010. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4011. {
  4012. .pa_start = 0x48041000,
  4013. .pa_end = 0x48041fff,
  4014. .flags = ADDR_TYPE_RT
  4015. },
  4016. { }
  4017. };
  4018. /* l4_per -> dss_dispc */
  4019. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4020. .master = &omap44xx_l4_per_hwmod,
  4021. .slave = &omap44xx_dss_dispc_hwmod,
  4022. .clk = "l4_div_ck",
  4023. .addr = omap44xx_dss_dispc_addrs,
  4024. .user = OCP_USER_MPU,
  4025. };
  4026. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4027. {
  4028. .pa_start = 0x58004000,
  4029. .pa_end = 0x580041ff,
  4030. .flags = ADDR_TYPE_RT
  4031. },
  4032. { }
  4033. };
  4034. /* l3_main_2 -> dss_dsi1 */
  4035. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4036. .master = &omap44xx_l3_main_2_hwmod,
  4037. .slave = &omap44xx_dss_dsi1_hwmod,
  4038. .clk = "dss_fck",
  4039. .addr = omap44xx_dss_dsi1_dma_addrs,
  4040. .user = OCP_USER_SDMA,
  4041. };
  4042. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4043. {
  4044. .pa_start = 0x48044000,
  4045. .pa_end = 0x480441ff,
  4046. .flags = ADDR_TYPE_RT
  4047. },
  4048. { }
  4049. };
  4050. /* l4_per -> dss_dsi1 */
  4051. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4052. .master = &omap44xx_l4_per_hwmod,
  4053. .slave = &omap44xx_dss_dsi1_hwmod,
  4054. .clk = "l4_div_ck",
  4055. .addr = omap44xx_dss_dsi1_addrs,
  4056. .user = OCP_USER_MPU,
  4057. };
  4058. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4059. {
  4060. .pa_start = 0x58005000,
  4061. .pa_end = 0x580051ff,
  4062. .flags = ADDR_TYPE_RT
  4063. },
  4064. { }
  4065. };
  4066. /* l3_main_2 -> dss_dsi2 */
  4067. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4068. .master = &omap44xx_l3_main_2_hwmod,
  4069. .slave = &omap44xx_dss_dsi2_hwmod,
  4070. .clk = "dss_fck",
  4071. .addr = omap44xx_dss_dsi2_dma_addrs,
  4072. .user = OCP_USER_SDMA,
  4073. };
  4074. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4075. {
  4076. .pa_start = 0x48045000,
  4077. .pa_end = 0x480451ff,
  4078. .flags = ADDR_TYPE_RT
  4079. },
  4080. { }
  4081. };
  4082. /* l4_per -> dss_dsi2 */
  4083. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4084. .master = &omap44xx_l4_per_hwmod,
  4085. .slave = &omap44xx_dss_dsi2_hwmod,
  4086. .clk = "l4_div_ck",
  4087. .addr = omap44xx_dss_dsi2_addrs,
  4088. .user = OCP_USER_MPU,
  4089. };
  4090. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4091. {
  4092. .pa_start = 0x58006000,
  4093. .pa_end = 0x58006fff,
  4094. .flags = ADDR_TYPE_RT
  4095. },
  4096. { }
  4097. };
  4098. /* l3_main_2 -> dss_hdmi */
  4099. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4100. .master = &omap44xx_l3_main_2_hwmod,
  4101. .slave = &omap44xx_dss_hdmi_hwmod,
  4102. .clk = "dss_fck",
  4103. .addr = omap44xx_dss_hdmi_dma_addrs,
  4104. .user = OCP_USER_SDMA,
  4105. };
  4106. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4107. {
  4108. .pa_start = 0x48046000,
  4109. .pa_end = 0x48046fff,
  4110. .flags = ADDR_TYPE_RT
  4111. },
  4112. { }
  4113. };
  4114. /* l4_per -> dss_hdmi */
  4115. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4116. .master = &omap44xx_l4_per_hwmod,
  4117. .slave = &omap44xx_dss_hdmi_hwmod,
  4118. .clk = "l4_div_ck",
  4119. .addr = omap44xx_dss_hdmi_addrs,
  4120. .user = OCP_USER_MPU,
  4121. };
  4122. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4123. {
  4124. .pa_start = 0x58002000,
  4125. .pa_end = 0x580020ff,
  4126. .flags = ADDR_TYPE_RT
  4127. },
  4128. { }
  4129. };
  4130. /* l3_main_2 -> dss_rfbi */
  4131. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4132. .master = &omap44xx_l3_main_2_hwmod,
  4133. .slave = &omap44xx_dss_rfbi_hwmod,
  4134. .clk = "dss_fck",
  4135. .addr = omap44xx_dss_rfbi_dma_addrs,
  4136. .user = OCP_USER_SDMA,
  4137. };
  4138. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4139. {
  4140. .pa_start = 0x48042000,
  4141. .pa_end = 0x480420ff,
  4142. .flags = ADDR_TYPE_RT
  4143. },
  4144. { }
  4145. };
  4146. /* l4_per -> dss_rfbi */
  4147. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4148. .master = &omap44xx_l4_per_hwmod,
  4149. .slave = &omap44xx_dss_rfbi_hwmod,
  4150. .clk = "l4_div_ck",
  4151. .addr = omap44xx_dss_rfbi_addrs,
  4152. .user = OCP_USER_MPU,
  4153. };
  4154. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4155. {
  4156. .pa_start = 0x58003000,
  4157. .pa_end = 0x580030ff,
  4158. .flags = ADDR_TYPE_RT
  4159. },
  4160. { }
  4161. };
  4162. /* l3_main_2 -> dss_venc */
  4163. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4164. .master = &omap44xx_l3_main_2_hwmod,
  4165. .slave = &omap44xx_dss_venc_hwmod,
  4166. .clk = "dss_fck",
  4167. .addr = omap44xx_dss_venc_dma_addrs,
  4168. .user = OCP_USER_SDMA,
  4169. };
  4170. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4171. {
  4172. .pa_start = 0x48043000,
  4173. .pa_end = 0x480430ff,
  4174. .flags = ADDR_TYPE_RT
  4175. },
  4176. { }
  4177. };
  4178. /* l4_per -> dss_venc */
  4179. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4180. .master = &omap44xx_l4_per_hwmod,
  4181. .slave = &omap44xx_dss_venc_hwmod,
  4182. .clk = "l4_div_ck",
  4183. .addr = omap44xx_dss_venc_addrs,
  4184. .user = OCP_USER_MPU,
  4185. };
  4186. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4187. {
  4188. .pa_start = 0x48078000,
  4189. .pa_end = 0x48078fff,
  4190. .flags = ADDR_TYPE_RT
  4191. },
  4192. { }
  4193. };
  4194. /* l4_per -> elm */
  4195. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4196. .master = &omap44xx_l4_per_hwmod,
  4197. .slave = &omap44xx_elm_hwmod,
  4198. .clk = "l4_div_ck",
  4199. .addr = omap44xx_elm_addrs,
  4200. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4201. };
  4202. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4203. {
  4204. .pa_start = 0x4c000000,
  4205. .pa_end = 0x4c0000ff,
  4206. .flags = ADDR_TYPE_RT
  4207. },
  4208. { }
  4209. };
  4210. /* emif_fw -> emif1 */
  4211. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4212. .master = &omap44xx_emif_fw_hwmod,
  4213. .slave = &omap44xx_emif1_hwmod,
  4214. .clk = "l3_div_ck",
  4215. .addr = omap44xx_emif1_addrs,
  4216. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4217. };
  4218. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4219. {
  4220. .pa_start = 0x4d000000,
  4221. .pa_end = 0x4d0000ff,
  4222. .flags = ADDR_TYPE_RT
  4223. },
  4224. { }
  4225. };
  4226. /* emif_fw -> emif2 */
  4227. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4228. .master = &omap44xx_emif_fw_hwmod,
  4229. .slave = &omap44xx_emif2_hwmod,
  4230. .clk = "l3_div_ck",
  4231. .addr = omap44xx_emif2_addrs,
  4232. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4233. };
  4234. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4235. {
  4236. .pa_start = 0x4a10a000,
  4237. .pa_end = 0x4a10a1ff,
  4238. .flags = ADDR_TYPE_RT
  4239. },
  4240. { }
  4241. };
  4242. /* l4_cfg -> fdif */
  4243. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4244. .master = &omap44xx_l4_cfg_hwmod,
  4245. .slave = &omap44xx_fdif_hwmod,
  4246. .clk = "l4_div_ck",
  4247. .addr = omap44xx_fdif_addrs,
  4248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4249. };
  4250. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4251. {
  4252. .pa_start = 0x4a310000,
  4253. .pa_end = 0x4a3101ff,
  4254. .flags = ADDR_TYPE_RT
  4255. },
  4256. { }
  4257. };
  4258. /* l4_wkup -> gpio1 */
  4259. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4260. .master = &omap44xx_l4_wkup_hwmod,
  4261. .slave = &omap44xx_gpio1_hwmod,
  4262. .clk = "l4_wkup_clk_mux_ck",
  4263. .addr = omap44xx_gpio1_addrs,
  4264. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4265. };
  4266. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4267. {
  4268. .pa_start = 0x48055000,
  4269. .pa_end = 0x480551ff,
  4270. .flags = ADDR_TYPE_RT
  4271. },
  4272. { }
  4273. };
  4274. /* l4_per -> gpio2 */
  4275. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4276. .master = &omap44xx_l4_per_hwmod,
  4277. .slave = &omap44xx_gpio2_hwmod,
  4278. .clk = "l4_div_ck",
  4279. .addr = omap44xx_gpio2_addrs,
  4280. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4281. };
  4282. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4283. {
  4284. .pa_start = 0x48057000,
  4285. .pa_end = 0x480571ff,
  4286. .flags = ADDR_TYPE_RT
  4287. },
  4288. { }
  4289. };
  4290. /* l4_per -> gpio3 */
  4291. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4292. .master = &omap44xx_l4_per_hwmod,
  4293. .slave = &omap44xx_gpio3_hwmod,
  4294. .clk = "l4_div_ck",
  4295. .addr = omap44xx_gpio3_addrs,
  4296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4297. };
  4298. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4299. {
  4300. .pa_start = 0x48059000,
  4301. .pa_end = 0x480591ff,
  4302. .flags = ADDR_TYPE_RT
  4303. },
  4304. { }
  4305. };
  4306. /* l4_per -> gpio4 */
  4307. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4308. .master = &omap44xx_l4_per_hwmod,
  4309. .slave = &omap44xx_gpio4_hwmod,
  4310. .clk = "l4_div_ck",
  4311. .addr = omap44xx_gpio4_addrs,
  4312. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4313. };
  4314. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4315. {
  4316. .pa_start = 0x4805b000,
  4317. .pa_end = 0x4805b1ff,
  4318. .flags = ADDR_TYPE_RT
  4319. },
  4320. { }
  4321. };
  4322. /* l4_per -> gpio5 */
  4323. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4324. .master = &omap44xx_l4_per_hwmod,
  4325. .slave = &omap44xx_gpio5_hwmod,
  4326. .clk = "l4_div_ck",
  4327. .addr = omap44xx_gpio5_addrs,
  4328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4329. };
  4330. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4331. {
  4332. .pa_start = 0x4805d000,
  4333. .pa_end = 0x4805d1ff,
  4334. .flags = ADDR_TYPE_RT
  4335. },
  4336. { }
  4337. };
  4338. /* l4_per -> gpio6 */
  4339. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4340. .master = &omap44xx_l4_per_hwmod,
  4341. .slave = &omap44xx_gpio6_hwmod,
  4342. .clk = "l4_div_ck",
  4343. .addr = omap44xx_gpio6_addrs,
  4344. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4345. };
  4346. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4347. {
  4348. .pa_start = 0x50000000,
  4349. .pa_end = 0x500003ff,
  4350. .flags = ADDR_TYPE_RT
  4351. },
  4352. { }
  4353. };
  4354. /* l3_main_2 -> gpmc */
  4355. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4356. .master = &omap44xx_l3_main_2_hwmod,
  4357. .slave = &omap44xx_gpmc_hwmod,
  4358. .clk = "l3_div_ck",
  4359. .addr = omap44xx_gpmc_addrs,
  4360. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4361. };
  4362. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4363. {
  4364. .pa_start = 0x56000000,
  4365. .pa_end = 0x5600ffff,
  4366. .flags = ADDR_TYPE_RT
  4367. },
  4368. { }
  4369. };
  4370. /* l3_main_2 -> gpu */
  4371. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4372. .master = &omap44xx_l3_main_2_hwmod,
  4373. .slave = &omap44xx_gpu_hwmod,
  4374. .clk = "l3_div_ck",
  4375. .addr = omap44xx_gpu_addrs,
  4376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4377. };
  4378. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4379. {
  4380. .pa_start = 0x480b2000,
  4381. .pa_end = 0x480b201f,
  4382. .flags = ADDR_TYPE_RT
  4383. },
  4384. { }
  4385. };
  4386. /* l4_per -> hdq1w */
  4387. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4388. .master = &omap44xx_l4_per_hwmod,
  4389. .slave = &omap44xx_hdq1w_hwmod,
  4390. .clk = "l4_div_ck",
  4391. .addr = omap44xx_hdq1w_addrs,
  4392. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4393. };
  4394. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4395. {
  4396. .pa_start = 0x4a058000,
  4397. .pa_end = 0x4a05bfff,
  4398. .flags = ADDR_TYPE_RT
  4399. },
  4400. { }
  4401. };
  4402. /* l4_cfg -> hsi */
  4403. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4404. .master = &omap44xx_l4_cfg_hwmod,
  4405. .slave = &omap44xx_hsi_hwmod,
  4406. .clk = "l4_div_ck",
  4407. .addr = omap44xx_hsi_addrs,
  4408. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4409. };
  4410. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4411. {
  4412. .pa_start = 0x48070000,
  4413. .pa_end = 0x480700ff,
  4414. .flags = ADDR_TYPE_RT
  4415. },
  4416. { }
  4417. };
  4418. /* l4_per -> i2c1 */
  4419. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4420. .master = &omap44xx_l4_per_hwmod,
  4421. .slave = &omap44xx_i2c1_hwmod,
  4422. .clk = "l4_div_ck",
  4423. .addr = omap44xx_i2c1_addrs,
  4424. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4425. };
  4426. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4427. {
  4428. .pa_start = 0x48072000,
  4429. .pa_end = 0x480720ff,
  4430. .flags = ADDR_TYPE_RT
  4431. },
  4432. { }
  4433. };
  4434. /* l4_per -> i2c2 */
  4435. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4436. .master = &omap44xx_l4_per_hwmod,
  4437. .slave = &omap44xx_i2c2_hwmod,
  4438. .clk = "l4_div_ck",
  4439. .addr = omap44xx_i2c2_addrs,
  4440. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4441. };
  4442. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4443. {
  4444. .pa_start = 0x48060000,
  4445. .pa_end = 0x480600ff,
  4446. .flags = ADDR_TYPE_RT
  4447. },
  4448. { }
  4449. };
  4450. /* l4_per -> i2c3 */
  4451. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4452. .master = &omap44xx_l4_per_hwmod,
  4453. .slave = &omap44xx_i2c3_hwmod,
  4454. .clk = "l4_div_ck",
  4455. .addr = omap44xx_i2c3_addrs,
  4456. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4457. };
  4458. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4459. {
  4460. .pa_start = 0x48350000,
  4461. .pa_end = 0x483500ff,
  4462. .flags = ADDR_TYPE_RT
  4463. },
  4464. { }
  4465. };
  4466. /* l4_per -> i2c4 */
  4467. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4468. .master = &omap44xx_l4_per_hwmod,
  4469. .slave = &omap44xx_i2c4_hwmod,
  4470. .clk = "l4_div_ck",
  4471. .addr = omap44xx_i2c4_addrs,
  4472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4473. };
  4474. /* l3_main_2 -> ipu */
  4475. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4476. .master = &omap44xx_l3_main_2_hwmod,
  4477. .slave = &omap44xx_ipu_hwmod,
  4478. .clk = "l3_div_ck",
  4479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4480. };
  4481. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4482. {
  4483. .pa_start = 0x52000000,
  4484. .pa_end = 0x520000ff,
  4485. .flags = ADDR_TYPE_RT
  4486. },
  4487. { }
  4488. };
  4489. /* l3_main_2 -> iss */
  4490. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4491. .master = &omap44xx_l3_main_2_hwmod,
  4492. .slave = &omap44xx_iss_hwmod,
  4493. .clk = "l3_div_ck",
  4494. .addr = omap44xx_iss_addrs,
  4495. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4496. };
  4497. /* iva -> sl2if */
  4498. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4499. .master = &omap44xx_iva_hwmod,
  4500. .slave = &omap44xx_sl2if_hwmod,
  4501. .clk = "dpll_iva_m5x2_ck",
  4502. .user = OCP_USER_IVA,
  4503. };
  4504. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4505. {
  4506. .pa_start = 0x5a000000,
  4507. .pa_end = 0x5a07ffff,
  4508. .flags = ADDR_TYPE_RT
  4509. },
  4510. { }
  4511. };
  4512. /* l3_main_2 -> iva */
  4513. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4514. .master = &omap44xx_l3_main_2_hwmod,
  4515. .slave = &omap44xx_iva_hwmod,
  4516. .clk = "l3_div_ck",
  4517. .addr = omap44xx_iva_addrs,
  4518. .user = OCP_USER_MPU,
  4519. };
  4520. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4521. {
  4522. .pa_start = 0x4a31c000,
  4523. .pa_end = 0x4a31c07f,
  4524. .flags = ADDR_TYPE_RT
  4525. },
  4526. { }
  4527. };
  4528. /* l4_wkup -> kbd */
  4529. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4530. .master = &omap44xx_l4_wkup_hwmod,
  4531. .slave = &omap44xx_kbd_hwmod,
  4532. .clk = "l4_wkup_clk_mux_ck",
  4533. .addr = omap44xx_kbd_addrs,
  4534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4535. };
  4536. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4537. {
  4538. .pa_start = 0x4a0f4000,
  4539. .pa_end = 0x4a0f41ff,
  4540. .flags = ADDR_TYPE_RT
  4541. },
  4542. { }
  4543. };
  4544. /* l4_cfg -> mailbox */
  4545. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4546. .master = &omap44xx_l4_cfg_hwmod,
  4547. .slave = &omap44xx_mailbox_hwmod,
  4548. .clk = "l4_div_ck",
  4549. .addr = omap44xx_mailbox_addrs,
  4550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4551. };
  4552. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4553. {
  4554. .pa_start = 0x40128000,
  4555. .pa_end = 0x401283ff,
  4556. .flags = ADDR_TYPE_RT
  4557. },
  4558. { }
  4559. };
  4560. /* l4_abe -> mcasp */
  4561. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4562. .master = &omap44xx_l4_abe_hwmod,
  4563. .slave = &omap44xx_mcasp_hwmod,
  4564. .clk = "ocp_abe_iclk",
  4565. .addr = omap44xx_mcasp_addrs,
  4566. .user = OCP_USER_MPU,
  4567. };
  4568. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4569. {
  4570. .pa_start = 0x49028000,
  4571. .pa_end = 0x490283ff,
  4572. .flags = ADDR_TYPE_RT
  4573. },
  4574. { }
  4575. };
  4576. /* l4_abe -> mcasp (dma) */
  4577. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4578. .master = &omap44xx_l4_abe_hwmod,
  4579. .slave = &omap44xx_mcasp_hwmod,
  4580. .clk = "ocp_abe_iclk",
  4581. .addr = omap44xx_mcasp_dma_addrs,
  4582. .user = OCP_USER_SDMA,
  4583. };
  4584. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4585. {
  4586. .name = "mpu",
  4587. .pa_start = 0x40122000,
  4588. .pa_end = 0x401220ff,
  4589. .flags = ADDR_TYPE_RT
  4590. },
  4591. { }
  4592. };
  4593. /* l4_abe -> mcbsp1 */
  4594. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4595. .master = &omap44xx_l4_abe_hwmod,
  4596. .slave = &omap44xx_mcbsp1_hwmod,
  4597. .clk = "ocp_abe_iclk",
  4598. .addr = omap44xx_mcbsp1_addrs,
  4599. .user = OCP_USER_MPU,
  4600. };
  4601. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4602. {
  4603. .name = "dma",
  4604. .pa_start = 0x49022000,
  4605. .pa_end = 0x490220ff,
  4606. .flags = ADDR_TYPE_RT
  4607. },
  4608. { }
  4609. };
  4610. /* l4_abe -> mcbsp1 (dma) */
  4611. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4612. .master = &omap44xx_l4_abe_hwmod,
  4613. .slave = &omap44xx_mcbsp1_hwmod,
  4614. .clk = "ocp_abe_iclk",
  4615. .addr = omap44xx_mcbsp1_dma_addrs,
  4616. .user = OCP_USER_SDMA,
  4617. };
  4618. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4619. {
  4620. .name = "mpu",
  4621. .pa_start = 0x40124000,
  4622. .pa_end = 0x401240ff,
  4623. .flags = ADDR_TYPE_RT
  4624. },
  4625. { }
  4626. };
  4627. /* l4_abe -> mcbsp2 */
  4628. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4629. .master = &omap44xx_l4_abe_hwmod,
  4630. .slave = &omap44xx_mcbsp2_hwmod,
  4631. .clk = "ocp_abe_iclk",
  4632. .addr = omap44xx_mcbsp2_addrs,
  4633. .user = OCP_USER_MPU,
  4634. };
  4635. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4636. {
  4637. .name = "dma",
  4638. .pa_start = 0x49024000,
  4639. .pa_end = 0x490240ff,
  4640. .flags = ADDR_TYPE_RT
  4641. },
  4642. { }
  4643. };
  4644. /* l4_abe -> mcbsp2 (dma) */
  4645. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4646. .master = &omap44xx_l4_abe_hwmod,
  4647. .slave = &omap44xx_mcbsp2_hwmod,
  4648. .clk = "ocp_abe_iclk",
  4649. .addr = omap44xx_mcbsp2_dma_addrs,
  4650. .user = OCP_USER_SDMA,
  4651. };
  4652. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4653. {
  4654. .name = "mpu",
  4655. .pa_start = 0x40126000,
  4656. .pa_end = 0x401260ff,
  4657. .flags = ADDR_TYPE_RT
  4658. },
  4659. { }
  4660. };
  4661. /* l4_abe -> mcbsp3 */
  4662. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4663. .master = &omap44xx_l4_abe_hwmod,
  4664. .slave = &omap44xx_mcbsp3_hwmod,
  4665. .clk = "ocp_abe_iclk",
  4666. .addr = omap44xx_mcbsp3_addrs,
  4667. .user = OCP_USER_MPU,
  4668. };
  4669. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4670. {
  4671. .name = "dma",
  4672. .pa_start = 0x49026000,
  4673. .pa_end = 0x490260ff,
  4674. .flags = ADDR_TYPE_RT
  4675. },
  4676. { }
  4677. };
  4678. /* l4_abe -> mcbsp3 (dma) */
  4679. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4680. .master = &omap44xx_l4_abe_hwmod,
  4681. .slave = &omap44xx_mcbsp3_hwmod,
  4682. .clk = "ocp_abe_iclk",
  4683. .addr = omap44xx_mcbsp3_dma_addrs,
  4684. .user = OCP_USER_SDMA,
  4685. };
  4686. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4687. {
  4688. .pa_start = 0x48096000,
  4689. .pa_end = 0x480960ff,
  4690. .flags = ADDR_TYPE_RT
  4691. },
  4692. { }
  4693. };
  4694. /* l4_per -> mcbsp4 */
  4695. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4696. .master = &omap44xx_l4_per_hwmod,
  4697. .slave = &omap44xx_mcbsp4_hwmod,
  4698. .clk = "l4_div_ck",
  4699. .addr = omap44xx_mcbsp4_addrs,
  4700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4701. };
  4702. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4703. {
  4704. .name = "mpu",
  4705. .pa_start = 0x40132000,
  4706. .pa_end = 0x4013207f,
  4707. .flags = ADDR_TYPE_RT
  4708. },
  4709. { }
  4710. };
  4711. /* l4_abe -> mcpdm */
  4712. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4713. .master = &omap44xx_l4_abe_hwmod,
  4714. .slave = &omap44xx_mcpdm_hwmod,
  4715. .clk = "ocp_abe_iclk",
  4716. .addr = omap44xx_mcpdm_addrs,
  4717. .user = OCP_USER_MPU,
  4718. };
  4719. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4720. {
  4721. .name = "dma",
  4722. .pa_start = 0x49032000,
  4723. .pa_end = 0x4903207f,
  4724. .flags = ADDR_TYPE_RT
  4725. },
  4726. { }
  4727. };
  4728. /* l4_abe -> mcpdm (dma) */
  4729. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4730. .master = &omap44xx_l4_abe_hwmod,
  4731. .slave = &omap44xx_mcpdm_hwmod,
  4732. .clk = "ocp_abe_iclk",
  4733. .addr = omap44xx_mcpdm_dma_addrs,
  4734. .user = OCP_USER_SDMA,
  4735. };
  4736. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4737. {
  4738. .pa_start = 0x48098000,
  4739. .pa_end = 0x480981ff,
  4740. .flags = ADDR_TYPE_RT
  4741. },
  4742. { }
  4743. };
  4744. /* l4_per -> mcspi1 */
  4745. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4746. .master = &omap44xx_l4_per_hwmod,
  4747. .slave = &omap44xx_mcspi1_hwmod,
  4748. .clk = "l4_div_ck",
  4749. .addr = omap44xx_mcspi1_addrs,
  4750. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4751. };
  4752. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4753. {
  4754. .pa_start = 0x4809a000,
  4755. .pa_end = 0x4809a1ff,
  4756. .flags = ADDR_TYPE_RT
  4757. },
  4758. { }
  4759. };
  4760. /* l4_per -> mcspi2 */
  4761. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4762. .master = &omap44xx_l4_per_hwmod,
  4763. .slave = &omap44xx_mcspi2_hwmod,
  4764. .clk = "l4_div_ck",
  4765. .addr = omap44xx_mcspi2_addrs,
  4766. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4767. };
  4768. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4769. {
  4770. .pa_start = 0x480b8000,
  4771. .pa_end = 0x480b81ff,
  4772. .flags = ADDR_TYPE_RT
  4773. },
  4774. { }
  4775. };
  4776. /* l4_per -> mcspi3 */
  4777. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4778. .master = &omap44xx_l4_per_hwmod,
  4779. .slave = &omap44xx_mcspi3_hwmod,
  4780. .clk = "l4_div_ck",
  4781. .addr = omap44xx_mcspi3_addrs,
  4782. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4783. };
  4784. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4785. {
  4786. .pa_start = 0x480ba000,
  4787. .pa_end = 0x480ba1ff,
  4788. .flags = ADDR_TYPE_RT
  4789. },
  4790. { }
  4791. };
  4792. /* l4_per -> mcspi4 */
  4793. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4794. .master = &omap44xx_l4_per_hwmod,
  4795. .slave = &omap44xx_mcspi4_hwmod,
  4796. .clk = "l4_div_ck",
  4797. .addr = omap44xx_mcspi4_addrs,
  4798. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4799. };
  4800. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4801. {
  4802. .pa_start = 0x4809c000,
  4803. .pa_end = 0x4809c3ff,
  4804. .flags = ADDR_TYPE_RT
  4805. },
  4806. { }
  4807. };
  4808. /* l4_per -> mmc1 */
  4809. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4810. .master = &omap44xx_l4_per_hwmod,
  4811. .slave = &omap44xx_mmc1_hwmod,
  4812. .clk = "l4_div_ck",
  4813. .addr = omap44xx_mmc1_addrs,
  4814. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4815. };
  4816. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4817. {
  4818. .pa_start = 0x480b4000,
  4819. .pa_end = 0x480b43ff,
  4820. .flags = ADDR_TYPE_RT
  4821. },
  4822. { }
  4823. };
  4824. /* l4_per -> mmc2 */
  4825. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4826. .master = &omap44xx_l4_per_hwmod,
  4827. .slave = &omap44xx_mmc2_hwmod,
  4828. .clk = "l4_div_ck",
  4829. .addr = omap44xx_mmc2_addrs,
  4830. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4831. };
  4832. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4833. {
  4834. .pa_start = 0x480ad000,
  4835. .pa_end = 0x480ad3ff,
  4836. .flags = ADDR_TYPE_RT
  4837. },
  4838. { }
  4839. };
  4840. /* l4_per -> mmc3 */
  4841. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4842. .master = &omap44xx_l4_per_hwmod,
  4843. .slave = &omap44xx_mmc3_hwmod,
  4844. .clk = "l4_div_ck",
  4845. .addr = omap44xx_mmc3_addrs,
  4846. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4847. };
  4848. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4849. {
  4850. .pa_start = 0x480d1000,
  4851. .pa_end = 0x480d13ff,
  4852. .flags = ADDR_TYPE_RT
  4853. },
  4854. { }
  4855. };
  4856. /* l4_per -> mmc4 */
  4857. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4858. .master = &omap44xx_l4_per_hwmod,
  4859. .slave = &omap44xx_mmc4_hwmod,
  4860. .clk = "l4_div_ck",
  4861. .addr = omap44xx_mmc4_addrs,
  4862. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4863. };
  4864. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4865. {
  4866. .pa_start = 0x480d5000,
  4867. .pa_end = 0x480d53ff,
  4868. .flags = ADDR_TYPE_RT
  4869. },
  4870. { }
  4871. };
  4872. /* l4_per -> mmc5 */
  4873. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4874. .master = &omap44xx_l4_per_hwmod,
  4875. .slave = &omap44xx_mmc5_hwmod,
  4876. .clk = "l4_div_ck",
  4877. .addr = omap44xx_mmc5_addrs,
  4878. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4879. };
  4880. /* l3_main_2 -> ocmc_ram */
  4881. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4882. .master = &omap44xx_l3_main_2_hwmod,
  4883. .slave = &omap44xx_ocmc_ram_hwmod,
  4884. .clk = "l3_div_ck",
  4885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4886. };
  4887. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4888. {
  4889. .pa_start = 0x4a0ad000,
  4890. .pa_end = 0x4a0ad01f,
  4891. .flags = ADDR_TYPE_RT
  4892. },
  4893. { }
  4894. };
  4895. /* l4_cfg -> ocp2scp_usb_phy */
  4896. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4897. .master = &omap44xx_l4_cfg_hwmod,
  4898. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4899. .clk = "l4_div_ck",
  4900. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4901. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4902. };
  4903. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4904. {
  4905. .pa_start = 0x48243000,
  4906. .pa_end = 0x48243fff,
  4907. .flags = ADDR_TYPE_RT
  4908. },
  4909. { }
  4910. };
  4911. /* mpu_private -> prcm_mpu */
  4912. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4913. .master = &omap44xx_mpu_private_hwmod,
  4914. .slave = &omap44xx_prcm_mpu_hwmod,
  4915. .clk = "l3_div_ck",
  4916. .addr = omap44xx_prcm_mpu_addrs,
  4917. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4918. };
  4919. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4920. {
  4921. .pa_start = 0x4a004000,
  4922. .pa_end = 0x4a004fff,
  4923. .flags = ADDR_TYPE_RT
  4924. },
  4925. { }
  4926. };
  4927. /* l4_wkup -> cm_core_aon */
  4928. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4929. .master = &omap44xx_l4_wkup_hwmod,
  4930. .slave = &omap44xx_cm_core_aon_hwmod,
  4931. .clk = "l4_wkup_clk_mux_ck",
  4932. .addr = omap44xx_cm_core_aon_addrs,
  4933. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4934. };
  4935. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4936. {
  4937. .pa_start = 0x4a008000,
  4938. .pa_end = 0x4a009fff,
  4939. .flags = ADDR_TYPE_RT
  4940. },
  4941. { }
  4942. };
  4943. /* l4_cfg -> cm_core */
  4944. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4945. .master = &omap44xx_l4_cfg_hwmod,
  4946. .slave = &omap44xx_cm_core_hwmod,
  4947. .clk = "l4_div_ck",
  4948. .addr = omap44xx_cm_core_addrs,
  4949. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4950. };
  4951. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4952. {
  4953. .pa_start = 0x4a306000,
  4954. .pa_end = 0x4a307fff,
  4955. .flags = ADDR_TYPE_RT
  4956. },
  4957. { }
  4958. };
  4959. /* l4_wkup -> prm */
  4960. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4961. .master = &omap44xx_l4_wkup_hwmod,
  4962. .slave = &omap44xx_prm_hwmod,
  4963. .clk = "l4_wkup_clk_mux_ck",
  4964. .addr = omap44xx_prm_addrs,
  4965. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4966. };
  4967. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4968. {
  4969. .pa_start = 0x4a30a000,
  4970. .pa_end = 0x4a30a7ff,
  4971. .flags = ADDR_TYPE_RT
  4972. },
  4973. { }
  4974. };
  4975. /* l4_wkup -> scrm */
  4976. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4977. .master = &omap44xx_l4_wkup_hwmod,
  4978. .slave = &omap44xx_scrm_hwmod,
  4979. .clk = "l4_wkup_clk_mux_ck",
  4980. .addr = omap44xx_scrm_addrs,
  4981. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4982. };
  4983. /* l3_main_2 -> sl2if */
  4984. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4985. .master = &omap44xx_l3_main_2_hwmod,
  4986. .slave = &omap44xx_sl2if_hwmod,
  4987. .clk = "l3_div_ck",
  4988. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4989. };
  4990. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4991. {
  4992. .pa_start = 0x4012c000,
  4993. .pa_end = 0x4012c3ff,
  4994. .flags = ADDR_TYPE_RT
  4995. },
  4996. { }
  4997. };
  4998. /* l4_abe -> slimbus1 */
  4999. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  5000. .master = &omap44xx_l4_abe_hwmod,
  5001. .slave = &omap44xx_slimbus1_hwmod,
  5002. .clk = "ocp_abe_iclk",
  5003. .addr = omap44xx_slimbus1_addrs,
  5004. .user = OCP_USER_MPU,
  5005. };
  5006. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5007. {
  5008. .pa_start = 0x4902c000,
  5009. .pa_end = 0x4902c3ff,
  5010. .flags = ADDR_TYPE_RT
  5011. },
  5012. { }
  5013. };
  5014. /* l4_abe -> slimbus1 (dma) */
  5015. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5016. .master = &omap44xx_l4_abe_hwmod,
  5017. .slave = &omap44xx_slimbus1_hwmod,
  5018. .clk = "ocp_abe_iclk",
  5019. .addr = omap44xx_slimbus1_dma_addrs,
  5020. .user = OCP_USER_SDMA,
  5021. };
  5022. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5023. {
  5024. .pa_start = 0x48076000,
  5025. .pa_end = 0x480763ff,
  5026. .flags = ADDR_TYPE_RT
  5027. },
  5028. { }
  5029. };
  5030. /* l4_per -> slimbus2 */
  5031. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5032. .master = &omap44xx_l4_per_hwmod,
  5033. .slave = &omap44xx_slimbus2_hwmod,
  5034. .clk = "l4_div_ck",
  5035. .addr = omap44xx_slimbus2_addrs,
  5036. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5037. };
  5038. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5039. {
  5040. .pa_start = 0x4a0dd000,
  5041. .pa_end = 0x4a0dd03f,
  5042. .flags = ADDR_TYPE_RT
  5043. },
  5044. { }
  5045. };
  5046. /* l4_cfg -> smartreflex_core */
  5047. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5048. .master = &omap44xx_l4_cfg_hwmod,
  5049. .slave = &omap44xx_smartreflex_core_hwmod,
  5050. .clk = "l4_div_ck",
  5051. .addr = omap44xx_smartreflex_core_addrs,
  5052. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5053. };
  5054. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5055. {
  5056. .pa_start = 0x4a0db000,
  5057. .pa_end = 0x4a0db03f,
  5058. .flags = ADDR_TYPE_RT
  5059. },
  5060. { }
  5061. };
  5062. /* l4_cfg -> smartreflex_iva */
  5063. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5064. .master = &omap44xx_l4_cfg_hwmod,
  5065. .slave = &omap44xx_smartreflex_iva_hwmod,
  5066. .clk = "l4_div_ck",
  5067. .addr = omap44xx_smartreflex_iva_addrs,
  5068. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5069. };
  5070. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5071. {
  5072. .pa_start = 0x4a0d9000,
  5073. .pa_end = 0x4a0d903f,
  5074. .flags = ADDR_TYPE_RT
  5075. },
  5076. { }
  5077. };
  5078. /* l4_cfg -> smartreflex_mpu */
  5079. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5080. .master = &omap44xx_l4_cfg_hwmod,
  5081. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5082. .clk = "l4_div_ck",
  5083. .addr = omap44xx_smartreflex_mpu_addrs,
  5084. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5085. };
  5086. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5087. {
  5088. .pa_start = 0x4a0f6000,
  5089. .pa_end = 0x4a0f6fff,
  5090. .flags = ADDR_TYPE_RT
  5091. },
  5092. { }
  5093. };
  5094. /* l4_cfg -> spinlock */
  5095. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5096. .master = &omap44xx_l4_cfg_hwmod,
  5097. .slave = &omap44xx_spinlock_hwmod,
  5098. .clk = "l4_div_ck",
  5099. .addr = omap44xx_spinlock_addrs,
  5100. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5101. };
  5102. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5103. {
  5104. .pa_start = 0x4a318000,
  5105. .pa_end = 0x4a31807f,
  5106. .flags = ADDR_TYPE_RT
  5107. },
  5108. { }
  5109. };
  5110. /* l4_wkup -> timer1 */
  5111. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5112. .master = &omap44xx_l4_wkup_hwmod,
  5113. .slave = &omap44xx_timer1_hwmod,
  5114. .clk = "l4_wkup_clk_mux_ck",
  5115. .addr = omap44xx_timer1_addrs,
  5116. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5117. };
  5118. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5119. {
  5120. .pa_start = 0x48032000,
  5121. .pa_end = 0x4803207f,
  5122. .flags = ADDR_TYPE_RT
  5123. },
  5124. { }
  5125. };
  5126. /* l4_per -> timer2 */
  5127. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5128. .master = &omap44xx_l4_per_hwmod,
  5129. .slave = &omap44xx_timer2_hwmod,
  5130. .clk = "l4_div_ck",
  5131. .addr = omap44xx_timer2_addrs,
  5132. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5133. };
  5134. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5135. {
  5136. .pa_start = 0x48034000,
  5137. .pa_end = 0x4803407f,
  5138. .flags = ADDR_TYPE_RT
  5139. },
  5140. { }
  5141. };
  5142. /* l4_per -> timer3 */
  5143. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5144. .master = &omap44xx_l4_per_hwmod,
  5145. .slave = &omap44xx_timer3_hwmod,
  5146. .clk = "l4_div_ck",
  5147. .addr = omap44xx_timer3_addrs,
  5148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5149. };
  5150. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5151. {
  5152. .pa_start = 0x48036000,
  5153. .pa_end = 0x4803607f,
  5154. .flags = ADDR_TYPE_RT
  5155. },
  5156. { }
  5157. };
  5158. /* l4_per -> timer4 */
  5159. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5160. .master = &omap44xx_l4_per_hwmod,
  5161. .slave = &omap44xx_timer4_hwmod,
  5162. .clk = "l4_div_ck",
  5163. .addr = omap44xx_timer4_addrs,
  5164. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5165. };
  5166. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5167. {
  5168. .pa_start = 0x40138000,
  5169. .pa_end = 0x4013807f,
  5170. .flags = ADDR_TYPE_RT
  5171. },
  5172. { }
  5173. };
  5174. /* l4_abe -> timer5 */
  5175. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5176. .master = &omap44xx_l4_abe_hwmod,
  5177. .slave = &omap44xx_timer5_hwmod,
  5178. .clk = "ocp_abe_iclk",
  5179. .addr = omap44xx_timer5_addrs,
  5180. .user = OCP_USER_MPU,
  5181. };
  5182. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5183. {
  5184. .pa_start = 0x49038000,
  5185. .pa_end = 0x4903807f,
  5186. .flags = ADDR_TYPE_RT
  5187. },
  5188. { }
  5189. };
  5190. /* l4_abe -> timer5 (dma) */
  5191. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5192. .master = &omap44xx_l4_abe_hwmod,
  5193. .slave = &omap44xx_timer5_hwmod,
  5194. .clk = "ocp_abe_iclk",
  5195. .addr = omap44xx_timer5_dma_addrs,
  5196. .user = OCP_USER_SDMA,
  5197. };
  5198. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5199. {
  5200. .pa_start = 0x4013a000,
  5201. .pa_end = 0x4013a07f,
  5202. .flags = ADDR_TYPE_RT
  5203. },
  5204. { }
  5205. };
  5206. /* l4_abe -> timer6 */
  5207. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5208. .master = &omap44xx_l4_abe_hwmod,
  5209. .slave = &omap44xx_timer6_hwmod,
  5210. .clk = "ocp_abe_iclk",
  5211. .addr = omap44xx_timer6_addrs,
  5212. .user = OCP_USER_MPU,
  5213. };
  5214. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5215. {
  5216. .pa_start = 0x4903a000,
  5217. .pa_end = 0x4903a07f,
  5218. .flags = ADDR_TYPE_RT
  5219. },
  5220. { }
  5221. };
  5222. /* l4_abe -> timer6 (dma) */
  5223. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5224. .master = &omap44xx_l4_abe_hwmod,
  5225. .slave = &omap44xx_timer6_hwmod,
  5226. .clk = "ocp_abe_iclk",
  5227. .addr = omap44xx_timer6_dma_addrs,
  5228. .user = OCP_USER_SDMA,
  5229. };
  5230. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5231. {
  5232. .pa_start = 0x4013c000,
  5233. .pa_end = 0x4013c07f,
  5234. .flags = ADDR_TYPE_RT
  5235. },
  5236. { }
  5237. };
  5238. /* l4_abe -> timer7 */
  5239. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5240. .master = &omap44xx_l4_abe_hwmod,
  5241. .slave = &omap44xx_timer7_hwmod,
  5242. .clk = "ocp_abe_iclk",
  5243. .addr = omap44xx_timer7_addrs,
  5244. .user = OCP_USER_MPU,
  5245. };
  5246. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5247. {
  5248. .pa_start = 0x4903c000,
  5249. .pa_end = 0x4903c07f,
  5250. .flags = ADDR_TYPE_RT
  5251. },
  5252. { }
  5253. };
  5254. /* l4_abe -> timer7 (dma) */
  5255. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5256. .master = &omap44xx_l4_abe_hwmod,
  5257. .slave = &omap44xx_timer7_hwmod,
  5258. .clk = "ocp_abe_iclk",
  5259. .addr = omap44xx_timer7_dma_addrs,
  5260. .user = OCP_USER_SDMA,
  5261. };
  5262. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5263. {
  5264. .pa_start = 0x4013e000,
  5265. .pa_end = 0x4013e07f,
  5266. .flags = ADDR_TYPE_RT
  5267. },
  5268. { }
  5269. };
  5270. /* l4_abe -> timer8 */
  5271. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5272. .master = &omap44xx_l4_abe_hwmod,
  5273. .slave = &omap44xx_timer8_hwmod,
  5274. .clk = "ocp_abe_iclk",
  5275. .addr = omap44xx_timer8_addrs,
  5276. .user = OCP_USER_MPU,
  5277. };
  5278. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5279. {
  5280. .pa_start = 0x4903e000,
  5281. .pa_end = 0x4903e07f,
  5282. .flags = ADDR_TYPE_RT
  5283. },
  5284. { }
  5285. };
  5286. /* l4_abe -> timer8 (dma) */
  5287. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5288. .master = &omap44xx_l4_abe_hwmod,
  5289. .slave = &omap44xx_timer8_hwmod,
  5290. .clk = "ocp_abe_iclk",
  5291. .addr = omap44xx_timer8_dma_addrs,
  5292. .user = OCP_USER_SDMA,
  5293. };
  5294. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5295. {
  5296. .pa_start = 0x4803e000,
  5297. .pa_end = 0x4803e07f,
  5298. .flags = ADDR_TYPE_RT
  5299. },
  5300. { }
  5301. };
  5302. /* l4_per -> timer9 */
  5303. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5304. .master = &omap44xx_l4_per_hwmod,
  5305. .slave = &omap44xx_timer9_hwmod,
  5306. .clk = "l4_div_ck",
  5307. .addr = omap44xx_timer9_addrs,
  5308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5309. };
  5310. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5311. {
  5312. .pa_start = 0x48086000,
  5313. .pa_end = 0x4808607f,
  5314. .flags = ADDR_TYPE_RT
  5315. },
  5316. { }
  5317. };
  5318. /* l4_per -> timer10 */
  5319. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5320. .master = &omap44xx_l4_per_hwmod,
  5321. .slave = &omap44xx_timer10_hwmod,
  5322. .clk = "l4_div_ck",
  5323. .addr = omap44xx_timer10_addrs,
  5324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5325. };
  5326. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5327. {
  5328. .pa_start = 0x48088000,
  5329. .pa_end = 0x4808807f,
  5330. .flags = ADDR_TYPE_RT
  5331. },
  5332. { }
  5333. };
  5334. /* l4_per -> timer11 */
  5335. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5336. .master = &omap44xx_l4_per_hwmod,
  5337. .slave = &omap44xx_timer11_hwmod,
  5338. .clk = "l4_div_ck",
  5339. .addr = omap44xx_timer11_addrs,
  5340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5341. };
  5342. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5343. {
  5344. .pa_start = 0x4806a000,
  5345. .pa_end = 0x4806a0ff,
  5346. .flags = ADDR_TYPE_RT
  5347. },
  5348. { }
  5349. };
  5350. /* l4_per -> uart1 */
  5351. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5352. .master = &omap44xx_l4_per_hwmod,
  5353. .slave = &omap44xx_uart1_hwmod,
  5354. .clk = "l4_div_ck",
  5355. .addr = omap44xx_uart1_addrs,
  5356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5357. };
  5358. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5359. {
  5360. .pa_start = 0x4806c000,
  5361. .pa_end = 0x4806c0ff,
  5362. .flags = ADDR_TYPE_RT
  5363. },
  5364. { }
  5365. };
  5366. /* l4_per -> uart2 */
  5367. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5368. .master = &omap44xx_l4_per_hwmod,
  5369. .slave = &omap44xx_uart2_hwmod,
  5370. .clk = "l4_div_ck",
  5371. .addr = omap44xx_uart2_addrs,
  5372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5373. };
  5374. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5375. {
  5376. .pa_start = 0x48020000,
  5377. .pa_end = 0x480200ff,
  5378. .flags = ADDR_TYPE_RT
  5379. },
  5380. { }
  5381. };
  5382. /* l4_per -> uart3 */
  5383. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5384. .master = &omap44xx_l4_per_hwmod,
  5385. .slave = &omap44xx_uart3_hwmod,
  5386. .clk = "l4_div_ck",
  5387. .addr = omap44xx_uart3_addrs,
  5388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5389. };
  5390. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5391. {
  5392. .pa_start = 0x4806e000,
  5393. .pa_end = 0x4806e0ff,
  5394. .flags = ADDR_TYPE_RT
  5395. },
  5396. { }
  5397. };
  5398. /* l4_per -> uart4 */
  5399. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5400. .master = &omap44xx_l4_per_hwmod,
  5401. .slave = &omap44xx_uart4_hwmod,
  5402. .clk = "l4_div_ck",
  5403. .addr = omap44xx_uart4_addrs,
  5404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5405. };
  5406. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5407. {
  5408. .pa_start = 0x4a0a9000,
  5409. .pa_end = 0x4a0a93ff,
  5410. .flags = ADDR_TYPE_RT
  5411. },
  5412. { }
  5413. };
  5414. /* l4_cfg -> usb_host_fs */
  5415. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5416. .master = &omap44xx_l4_cfg_hwmod,
  5417. .slave = &omap44xx_usb_host_fs_hwmod,
  5418. .clk = "l4_div_ck",
  5419. .addr = omap44xx_usb_host_fs_addrs,
  5420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5421. };
  5422. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5423. {
  5424. .name = "uhh",
  5425. .pa_start = 0x4a064000,
  5426. .pa_end = 0x4a0647ff,
  5427. .flags = ADDR_TYPE_RT
  5428. },
  5429. {
  5430. .name = "ohci",
  5431. .pa_start = 0x4a064800,
  5432. .pa_end = 0x4a064bff,
  5433. },
  5434. {
  5435. .name = "ehci",
  5436. .pa_start = 0x4a064c00,
  5437. .pa_end = 0x4a064fff,
  5438. },
  5439. {}
  5440. };
  5441. /* l4_cfg -> usb_host_hs */
  5442. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5443. .master = &omap44xx_l4_cfg_hwmod,
  5444. .slave = &omap44xx_usb_host_hs_hwmod,
  5445. .clk = "l4_div_ck",
  5446. .addr = omap44xx_usb_host_hs_addrs,
  5447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5448. };
  5449. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5450. {
  5451. .pa_start = 0x4a0ab000,
  5452. .pa_end = 0x4a0ab7ff,
  5453. .flags = ADDR_TYPE_RT
  5454. },
  5455. {
  5456. /* XXX: Remove this once control module driver is in place */
  5457. .pa_start = 0x4a00233c,
  5458. .pa_end = 0x4a00233f,
  5459. .flags = ADDR_TYPE_RT
  5460. },
  5461. { }
  5462. };
  5463. /* l4_cfg -> usb_otg_hs */
  5464. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5465. .master = &omap44xx_l4_cfg_hwmod,
  5466. .slave = &omap44xx_usb_otg_hs_hwmod,
  5467. .clk = "l4_div_ck",
  5468. .addr = omap44xx_usb_otg_hs_addrs,
  5469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5470. };
  5471. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5472. {
  5473. .name = "tll",
  5474. .pa_start = 0x4a062000,
  5475. .pa_end = 0x4a063fff,
  5476. .flags = ADDR_TYPE_RT
  5477. },
  5478. {}
  5479. };
  5480. /* l4_cfg -> usb_tll_hs */
  5481. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5482. .master = &omap44xx_l4_cfg_hwmod,
  5483. .slave = &omap44xx_usb_tll_hs_hwmod,
  5484. .clk = "l4_div_ck",
  5485. .addr = omap44xx_usb_tll_hs_addrs,
  5486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5487. };
  5488. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5489. {
  5490. .pa_start = 0x4a314000,
  5491. .pa_end = 0x4a31407f,
  5492. .flags = ADDR_TYPE_RT
  5493. },
  5494. { }
  5495. };
  5496. /* l4_wkup -> wd_timer2 */
  5497. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5498. .master = &omap44xx_l4_wkup_hwmod,
  5499. .slave = &omap44xx_wd_timer2_hwmod,
  5500. .clk = "l4_wkup_clk_mux_ck",
  5501. .addr = omap44xx_wd_timer2_addrs,
  5502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5503. };
  5504. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5505. {
  5506. .pa_start = 0x40130000,
  5507. .pa_end = 0x4013007f,
  5508. .flags = ADDR_TYPE_RT
  5509. },
  5510. { }
  5511. };
  5512. /* l4_abe -> wd_timer3 */
  5513. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5514. .master = &omap44xx_l4_abe_hwmod,
  5515. .slave = &omap44xx_wd_timer3_hwmod,
  5516. .clk = "ocp_abe_iclk",
  5517. .addr = omap44xx_wd_timer3_addrs,
  5518. .user = OCP_USER_MPU,
  5519. };
  5520. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5521. {
  5522. .pa_start = 0x49030000,
  5523. .pa_end = 0x4903007f,
  5524. .flags = ADDR_TYPE_RT
  5525. },
  5526. { }
  5527. };
  5528. /* l4_abe -> wd_timer3 (dma) */
  5529. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5530. .master = &omap44xx_l4_abe_hwmod,
  5531. .slave = &omap44xx_wd_timer3_hwmod,
  5532. .clk = "ocp_abe_iclk",
  5533. .addr = omap44xx_wd_timer3_dma_addrs,
  5534. .user = OCP_USER_SDMA,
  5535. };
  5536. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5537. &omap44xx_c2c__c2c_target_fw,
  5538. &omap44xx_l4_cfg__c2c_target_fw,
  5539. &omap44xx_l3_main_1__dmm,
  5540. &omap44xx_mpu__dmm,
  5541. &omap44xx_c2c__emif_fw,
  5542. &omap44xx_dmm__emif_fw,
  5543. &omap44xx_l4_cfg__emif_fw,
  5544. &omap44xx_iva__l3_instr,
  5545. &omap44xx_l3_main_3__l3_instr,
  5546. &omap44xx_ocp_wp_noc__l3_instr,
  5547. &omap44xx_dsp__l3_main_1,
  5548. &omap44xx_dss__l3_main_1,
  5549. &omap44xx_l3_main_2__l3_main_1,
  5550. &omap44xx_l4_cfg__l3_main_1,
  5551. &omap44xx_mmc1__l3_main_1,
  5552. &omap44xx_mmc2__l3_main_1,
  5553. &omap44xx_mpu__l3_main_1,
  5554. &omap44xx_c2c_target_fw__l3_main_2,
  5555. &omap44xx_debugss__l3_main_2,
  5556. &omap44xx_dma_system__l3_main_2,
  5557. &omap44xx_fdif__l3_main_2,
  5558. &omap44xx_gpu__l3_main_2,
  5559. &omap44xx_hsi__l3_main_2,
  5560. &omap44xx_ipu__l3_main_2,
  5561. &omap44xx_iss__l3_main_2,
  5562. &omap44xx_iva__l3_main_2,
  5563. &omap44xx_l3_main_1__l3_main_2,
  5564. &omap44xx_l4_cfg__l3_main_2,
  5565. /* &omap44xx_usb_host_fs__l3_main_2, */
  5566. &omap44xx_usb_host_hs__l3_main_2,
  5567. &omap44xx_usb_otg_hs__l3_main_2,
  5568. &omap44xx_l3_main_1__l3_main_3,
  5569. &omap44xx_l3_main_2__l3_main_3,
  5570. &omap44xx_l4_cfg__l3_main_3,
  5571. /* &omap44xx_aess__l4_abe, */
  5572. &omap44xx_dsp__l4_abe,
  5573. &omap44xx_l3_main_1__l4_abe,
  5574. &omap44xx_mpu__l4_abe,
  5575. &omap44xx_l3_main_1__l4_cfg,
  5576. &omap44xx_l3_main_2__l4_per,
  5577. &omap44xx_l4_cfg__l4_wkup,
  5578. &omap44xx_mpu__mpu_private,
  5579. &omap44xx_l4_cfg__ocp_wp_noc,
  5580. /* &omap44xx_l4_abe__aess, */
  5581. /* &omap44xx_l4_abe__aess_dma, */
  5582. &omap44xx_l3_main_2__c2c,
  5583. &omap44xx_l4_wkup__counter_32k,
  5584. &omap44xx_l4_cfg__ctrl_module_core,
  5585. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5586. &omap44xx_l4_wkup__ctrl_module_wkup,
  5587. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5588. &omap44xx_l3_instr__debugss,
  5589. &omap44xx_l4_cfg__dma_system,
  5590. &omap44xx_l4_abe__dmic,
  5591. &omap44xx_l4_abe__dmic_dma,
  5592. &omap44xx_dsp__iva,
  5593. /* &omap44xx_dsp__sl2if, */
  5594. &omap44xx_l4_cfg__dsp,
  5595. &omap44xx_l3_main_2__dss,
  5596. &omap44xx_l4_per__dss,
  5597. &omap44xx_l3_main_2__dss_dispc,
  5598. &omap44xx_l4_per__dss_dispc,
  5599. &omap44xx_l3_main_2__dss_dsi1,
  5600. &omap44xx_l4_per__dss_dsi1,
  5601. &omap44xx_l3_main_2__dss_dsi2,
  5602. &omap44xx_l4_per__dss_dsi2,
  5603. &omap44xx_l3_main_2__dss_hdmi,
  5604. &omap44xx_l4_per__dss_hdmi,
  5605. &omap44xx_l3_main_2__dss_rfbi,
  5606. &omap44xx_l4_per__dss_rfbi,
  5607. &omap44xx_l3_main_2__dss_venc,
  5608. &omap44xx_l4_per__dss_venc,
  5609. &omap44xx_l4_per__elm,
  5610. &omap44xx_emif_fw__emif1,
  5611. &omap44xx_emif_fw__emif2,
  5612. &omap44xx_l4_cfg__fdif,
  5613. &omap44xx_l4_wkup__gpio1,
  5614. &omap44xx_l4_per__gpio2,
  5615. &omap44xx_l4_per__gpio3,
  5616. &omap44xx_l4_per__gpio4,
  5617. &omap44xx_l4_per__gpio5,
  5618. &omap44xx_l4_per__gpio6,
  5619. &omap44xx_l3_main_2__gpmc,
  5620. &omap44xx_l3_main_2__gpu,
  5621. &omap44xx_l4_per__hdq1w,
  5622. &omap44xx_l4_cfg__hsi,
  5623. &omap44xx_l4_per__i2c1,
  5624. &omap44xx_l4_per__i2c2,
  5625. &omap44xx_l4_per__i2c3,
  5626. &omap44xx_l4_per__i2c4,
  5627. &omap44xx_l3_main_2__ipu,
  5628. &omap44xx_l3_main_2__iss,
  5629. /* &omap44xx_iva__sl2if, */
  5630. &omap44xx_l3_main_2__iva,
  5631. &omap44xx_l4_wkup__kbd,
  5632. &omap44xx_l4_cfg__mailbox,
  5633. &omap44xx_l4_abe__mcasp,
  5634. &omap44xx_l4_abe__mcasp_dma,
  5635. &omap44xx_l4_abe__mcbsp1,
  5636. &omap44xx_l4_abe__mcbsp1_dma,
  5637. &omap44xx_l4_abe__mcbsp2,
  5638. &omap44xx_l4_abe__mcbsp2_dma,
  5639. &omap44xx_l4_abe__mcbsp3,
  5640. &omap44xx_l4_abe__mcbsp3_dma,
  5641. &omap44xx_l4_per__mcbsp4,
  5642. &omap44xx_l4_abe__mcpdm,
  5643. &omap44xx_l4_abe__mcpdm_dma,
  5644. &omap44xx_l4_per__mcspi1,
  5645. &omap44xx_l4_per__mcspi2,
  5646. &omap44xx_l4_per__mcspi3,
  5647. &omap44xx_l4_per__mcspi4,
  5648. &omap44xx_l4_per__mmc1,
  5649. &omap44xx_l4_per__mmc2,
  5650. &omap44xx_l4_per__mmc3,
  5651. &omap44xx_l4_per__mmc4,
  5652. &omap44xx_l4_per__mmc5,
  5653. &omap44xx_l3_main_2__mmu_ipu,
  5654. &omap44xx_l4_cfg__mmu_dsp,
  5655. &omap44xx_l3_main_2__ocmc_ram,
  5656. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5657. &omap44xx_mpu_private__prcm_mpu,
  5658. &omap44xx_l4_wkup__cm_core_aon,
  5659. &omap44xx_l4_cfg__cm_core,
  5660. &omap44xx_l4_wkup__prm,
  5661. &omap44xx_l4_wkup__scrm,
  5662. /* &omap44xx_l3_main_2__sl2if, */
  5663. &omap44xx_l4_abe__slimbus1,
  5664. &omap44xx_l4_abe__slimbus1_dma,
  5665. &omap44xx_l4_per__slimbus2,
  5666. &omap44xx_l4_cfg__smartreflex_core,
  5667. &omap44xx_l4_cfg__smartreflex_iva,
  5668. &omap44xx_l4_cfg__smartreflex_mpu,
  5669. &omap44xx_l4_cfg__spinlock,
  5670. &omap44xx_l4_wkup__timer1,
  5671. &omap44xx_l4_per__timer2,
  5672. &omap44xx_l4_per__timer3,
  5673. &omap44xx_l4_per__timer4,
  5674. &omap44xx_l4_abe__timer5,
  5675. &omap44xx_l4_abe__timer5_dma,
  5676. &omap44xx_l4_abe__timer6,
  5677. &omap44xx_l4_abe__timer6_dma,
  5678. &omap44xx_l4_abe__timer7,
  5679. &omap44xx_l4_abe__timer7_dma,
  5680. &omap44xx_l4_abe__timer8,
  5681. &omap44xx_l4_abe__timer8_dma,
  5682. &omap44xx_l4_per__timer9,
  5683. &omap44xx_l4_per__timer10,
  5684. &omap44xx_l4_per__timer11,
  5685. &omap44xx_l4_per__uart1,
  5686. &omap44xx_l4_per__uart2,
  5687. &omap44xx_l4_per__uart3,
  5688. &omap44xx_l4_per__uart4,
  5689. /* &omap44xx_l4_cfg__usb_host_fs, */
  5690. &omap44xx_l4_cfg__usb_host_hs,
  5691. &omap44xx_l4_cfg__usb_otg_hs,
  5692. &omap44xx_l4_cfg__usb_tll_hs,
  5693. &omap44xx_l4_wkup__wd_timer2,
  5694. &omap44xx_l4_abe__wd_timer3,
  5695. &omap44xx_l4_abe__wd_timer3_dma,
  5696. NULL,
  5697. };
  5698. int __init omap44xx_hwmod_init(void)
  5699. {
  5700. omap_hwmod_init();
  5701. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5702. }