omap_hwmod_2430_data.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/asoc-ti-mcbsp.h>
  17. #include <linux/platform_data/spi-omap2-mcspi.h>
  18. #include <linux/omap-dma.h>
  19. #include <plat/dmtimer.h>
  20. #include "omap_hwmod.h"
  21. #include "mmc.h"
  22. #include "l3_2xxx.h"
  23. #include "soc.h"
  24. #include "omap_hwmod_common_data.h"
  25. #include "prm-regbits-24xx.h"
  26. #include "cm-regbits-24xx.h"
  27. #include "i2c.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2430 hardware module integration data
  31. *
  32. * All of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. /*
  38. * IP blocks
  39. */
  40. /* IVA2 (IVA2) */
  41. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  42. { .name = "logic", .rst_shift = 0 },
  43. { .name = "mmu", .rst_shift = 1 },
  44. };
  45. static struct omap_hwmod omap2430_iva_hwmod = {
  46. .name = "iva",
  47. .class = &iva_hwmod_class,
  48. .clkdm_name = "dsp_clkdm",
  49. .rst_lines = omap2430_iva_resets,
  50. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  51. .main_clk = "dsp_fck",
  52. };
  53. /* I2C common */
  54. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  55. .rev_offs = 0x00,
  56. .sysc_offs = 0x20,
  57. .syss_offs = 0x10,
  58. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  59. SYSS_HAS_RESET_STATUS),
  60. .sysc_fields = &omap_hwmod_sysc_type1,
  61. };
  62. static struct omap_hwmod_class i2c_class = {
  63. .name = "i2c",
  64. .sysc = &i2c_sysc,
  65. .rev = OMAP_I2C_IP_VERSION_1,
  66. .reset = &omap_i2c_reset,
  67. };
  68. static struct omap_i2c_dev_attr i2c_dev_attr = {
  69. .fifo_depth = 8, /* bytes */
  70. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  71. OMAP_I2C_FLAG_BUS_SHIFT_2 |
  72. OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
  73. };
  74. /* I2C1 */
  75. static struct omap_hwmod omap2430_i2c1_hwmod = {
  76. .name = "i2c1",
  77. .flags = HWMOD_16BIT_REG,
  78. .mpu_irqs = omap2_i2c1_mpu_irqs,
  79. .sdma_reqs = omap2_i2c1_sdma_reqs,
  80. .main_clk = "i2chs1_fck",
  81. .prcm = {
  82. .omap2 = {
  83. /*
  84. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  85. * I2CHS IP's do not follow the usual pattern.
  86. * prcm_reg_id alone cannot be used to program
  87. * the iclk and fclk. Needs to be handled using
  88. * additional flags when clk handling is moved
  89. * to hwmod framework.
  90. */
  91. .module_offs = CORE_MOD,
  92. .prcm_reg_id = 1,
  93. .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
  94. .idlest_reg_id = 1,
  95. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  96. },
  97. },
  98. .class = &i2c_class,
  99. .dev_attr = &i2c_dev_attr,
  100. };
  101. /* I2C2 */
  102. static struct omap_hwmod omap2430_i2c2_hwmod = {
  103. .name = "i2c2",
  104. .flags = HWMOD_16BIT_REG,
  105. .mpu_irqs = omap2_i2c2_mpu_irqs,
  106. .sdma_reqs = omap2_i2c2_sdma_reqs,
  107. .main_clk = "i2chs2_fck",
  108. .prcm = {
  109. .omap2 = {
  110. .module_offs = CORE_MOD,
  111. .prcm_reg_id = 1,
  112. .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
  113. .idlest_reg_id = 1,
  114. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  115. },
  116. },
  117. .class = &i2c_class,
  118. .dev_attr = &i2c_dev_attr,
  119. };
  120. /* gpio5 */
  121. static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
  122. { .irq = 33 + OMAP_INTC_START, }, /* INT_24XX_GPIO_BANK5 */
  123. { .irq = -1 },
  124. };
  125. static struct omap_hwmod omap2430_gpio5_hwmod = {
  126. .name = "gpio5",
  127. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  128. .mpu_irqs = omap243x_gpio5_irqs,
  129. .main_clk = "gpio5_fck",
  130. .prcm = {
  131. .omap2 = {
  132. .prcm_reg_id = 2,
  133. .module_bit = OMAP2430_EN_GPIO5_SHIFT,
  134. .module_offs = CORE_MOD,
  135. .idlest_reg_id = 2,
  136. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  137. },
  138. },
  139. .class = &omap2xxx_gpio_hwmod_class,
  140. .dev_attr = &omap2xxx_gpio_dev_attr,
  141. };
  142. /* dma attributes */
  143. static struct omap_dma_dev_attr dma_dev_attr = {
  144. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  145. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  146. .lch_count = 32,
  147. };
  148. static struct omap_hwmod omap2430_dma_system_hwmod = {
  149. .name = "dma",
  150. .class = &omap2xxx_dma_hwmod_class,
  151. .mpu_irqs = omap2_dma_system_irqs,
  152. .main_clk = "core_l3_ck",
  153. .dev_attr = &dma_dev_attr,
  154. .flags = HWMOD_NO_IDLEST,
  155. };
  156. /* mailbox */
  157. static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
  158. { .irq = 26 + OMAP_INTC_START, },
  159. { .irq = -1 },
  160. };
  161. static struct omap_hwmod omap2430_mailbox_hwmod = {
  162. .name = "mailbox",
  163. .class = &omap2xxx_mailbox_hwmod_class,
  164. .mpu_irqs = omap2430_mailbox_irqs,
  165. .main_clk = "mailboxes_ick",
  166. .prcm = {
  167. .omap2 = {
  168. .prcm_reg_id = 1,
  169. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  170. .module_offs = CORE_MOD,
  171. .idlest_reg_id = 1,
  172. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  173. },
  174. },
  175. };
  176. /* mcspi3 */
  177. static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
  178. { .irq = 91 + OMAP_INTC_START, },
  179. { .irq = -1 },
  180. };
  181. static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
  182. { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
  183. { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
  184. { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
  185. { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
  186. { .dma_req = -1 }
  187. };
  188. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  189. .num_chipselect = 2,
  190. };
  191. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  192. .name = "mcspi3",
  193. .mpu_irqs = omap2430_mcspi3_mpu_irqs,
  194. .sdma_reqs = omap2430_mcspi3_sdma_reqs,
  195. .main_clk = "mcspi3_fck",
  196. .prcm = {
  197. .omap2 = {
  198. .module_offs = CORE_MOD,
  199. .prcm_reg_id = 2,
  200. .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
  201. .idlest_reg_id = 2,
  202. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  203. },
  204. },
  205. .class = &omap2xxx_mcspi_class,
  206. .dev_attr = &omap_mcspi3_dev_attr,
  207. };
  208. /* usbhsotg */
  209. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  210. .rev_offs = 0x0400,
  211. .sysc_offs = 0x0404,
  212. .syss_offs = 0x0408,
  213. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  214. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  215. SYSC_HAS_AUTOIDLE),
  216. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  217. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  218. .sysc_fields = &omap_hwmod_sysc_type1,
  219. };
  220. static struct omap_hwmod_class usbotg_class = {
  221. .name = "usbotg",
  222. .sysc = &omap2430_usbhsotg_sysc,
  223. };
  224. /* usb_otg_hs */
  225. static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
  226. { .name = "mc", .irq = 92 + OMAP_INTC_START, },
  227. { .name = "dma", .irq = 93 + OMAP_INTC_START, },
  228. { .irq = -1 },
  229. };
  230. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  231. .name = "usb_otg_hs",
  232. .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
  233. .main_clk = "usbhs_ick",
  234. .prcm = {
  235. .omap2 = {
  236. .prcm_reg_id = 1,
  237. .module_bit = OMAP2430_EN_USBHS_MASK,
  238. .module_offs = CORE_MOD,
  239. .idlest_reg_id = 1,
  240. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  241. },
  242. },
  243. .class = &usbotg_class,
  244. /*
  245. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  246. * broken when autoidle is enabled
  247. * workaround is to disable the autoidle bit at module level.
  248. */
  249. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  250. | HWMOD_SWSUP_MSTANDBY,
  251. };
  252. /*
  253. * 'mcbsp' class
  254. * multi channel buffered serial port controller
  255. */
  256. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  257. .rev_offs = 0x007C,
  258. .sysc_offs = 0x008C,
  259. .sysc_flags = (SYSC_HAS_SOFTRESET),
  260. .sysc_fields = &omap_hwmod_sysc_type1,
  261. };
  262. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  263. .name = "mcbsp",
  264. .sysc = &omap2430_mcbsp_sysc,
  265. .rev = MCBSP_CONFIG_TYPE2,
  266. };
  267. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  268. { .role = "pad_fck", .clk = "mcbsp_clks" },
  269. { .role = "prcm_fck", .clk = "func_96m_ck" },
  270. };
  271. /* mcbsp1 */
  272. static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
  273. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  274. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  275. { .name = "ovr", .irq = 61 + OMAP_INTC_START, },
  276. { .name = "common", .irq = 64 + OMAP_INTC_START, },
  277. { .irq = -1 },
  278. };
  279. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  280. .name = "mcbsp1",
  281. .class = &omap2430_mcbsp_hwmod_class,
  282. .mpu_irqs = omap2430_mcbsp1_irqs,
  283. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  284. .main_clk = "mcbsp1_fck",
  285. .prcm = {
  286. .omap2 = {
  287. .prcm_reg_id = 1,
  288. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  289. .module_offs = CORE_MOD,
  290. .idlest_reg_id = 1,
  291. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  292. },
  293. },
  294. .opt_clks = mcbsp_opt_clks,
  295. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  296. };
  297. /* mcbsp2 */
  298. static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
  299. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  300. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  301. { .name = "common", .irq = 16 + OMAP_INTC_START, },
  302. { .irq = -1 },
  303. };
  304. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  305. .name = "mcbsp2",
  306. .class = &omap2430_mcbsp_hwmod_class,
  307. .mpu_irqs = omap2430_mcbsp2_irqs,
  308. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  309. .main_clk = "mcbsp2_fck",
  310. .prcm = {
  311. .omap2 = {
  312. .prcm_reg_id = 1,
  313. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  314. .module_offs = CORE_MOD,
  315. .idlest_reg_id = 1,
  316. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  317. },
  318. },
  319. .opt_clks = mcbsp_opt_clks,
  320. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  321. };
  322. /* mcbsp3 */
  323. static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
  324. { .name = "tx", .irq = 89 + OMAP_INTC_START, },
  325. { .name = "rx", .irq = 90 + OMAP_INTC_START, },
  326. { .name = "common", .irq = 17 + OMAP_INTC_START, },
  327. { .irq = -1 },
  328. };
  329. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  330. .name = "mcbsp3",
  331. .class = &omap2430_mcbsp_hwmod_class,
  332. .mpu_irqs = omap2430_mcbsp3_irqs,
  333. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  334. .main_clk = "mcbsp3_fck",
  335. .prcm = {
  336. .omap2 = {
  337. .prcm_reg_id = 1,
  338. .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
  339. .module_offs = CORE_MOD,
  340. .idlest_reg_id = 2,
  341. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  342. },
  343. },
  344. .opt_clks = mcbsp_opt_clks,
  345. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  346. };
  347. /* mcbsp4 */
  348. static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
  349. { .name = "tx", .irq = 54 + OMAP_INTC_START, },
  350. { .name = "rx", .irq = 55 + OMAP_INTC_START, },
  351. { .name = "common", .irq = 18 + OMAP_INTC_START, },
  352. { .irq = -1 },
  353. };
  354. static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
  355. { .name = "rx", .dma_req = 20 },
  356. { .name = "tx", .dma_req = 19 },
  357. { .dma_req = -1 }
  358. };
  359. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  360. .name = "mcbsp4",
  361. .class = &omap2430_mcbsp_hwmod_class,
  362. .mpu_irqs = omap2430_mcbsp4_irqs,
  363. .sdma_reqs = omap2430_mcbsp4_sdma_chs,
  364. .main_clk = "mcbsp4_fck",
  365. .prcm = {
  366. .omap2 = {
  367. .prcm_reg_id = 1,
  368. .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
  369. .module_offs = CORE_MOD,
  370. .idlest_reg_id = 2,
  371. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  372. },
  373. },
  374. .opt_clks = mcbsp_opt_clks,
  375. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  376. };
  377. /* mcbsp5 */
  378. static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
  379. { .name = "tx", .irq = 81 + OMAP_INTC_START, },
  380. { .name = "rx", .irq = 82 + OMAP_INTC_START, },
  381. { .name = "common", .irq = 19 + OMAP_INTC_START, },
  382. { .irq = -1 },
  383. };
  384. static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
  385. { .name = "rx", .dma_req = 22 },
  386. { .name = "tx", .dma_req = 21 },
  387. { .dma_req = -1 }
  388. };
  389. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  390. .name = "mcbsp5",
  391. .class = &omap2430_mcbsp_hwmod_class,
  392. .mpu_irqs = omap2430_mcbsp5_irqs,
  393. .sdma_reqs = omap2430_mcbsp5_sdma_chs,
  394. .main_clk = "mcbsp5_fck",
  395. .prcm = {
  396. .omap2 = {
  397. .prcm_reg_id = 1,
  398. .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
  399. .module_offs = CORE_MOD,
  400. .idlest_reg_id = 2,
  401. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  402. },
  403. },
  404. .opt_clks = mcbsp_opt_clks,
  405. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  406. };
  407. /* MMC/SD/SDIO common */
  408. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  409. .rev_offs = 0x1fc,
  410. .sysc_offs = 0x10,
  411. .syss_offs = 0x14,
  412. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  413. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  414. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  415. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  416. .sysc_fields = &omap_hwmod_sysc_type1,
  417. };
  418. static struct omap_hwmod_class omap2430_mmc_class = {
  419. .name = "mmc",
  420. .sysc = &omap2430_mmc_sysc,
  421. };
  422. /* MMC/SD/SDIO1 */
  423. static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
  424. { .irq = 83 + OMAP_INTC_START, },
  425. { .irq = -1 },
  426. };
  427. static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
  428. { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
  429. { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
  430. { .dma_req = -1 }
  431. };
  432. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  433. { .role = "dbck", .clk = "mmchsdb1_fck" },
  434. };
  435. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  436. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  437. };
  438. static struct omap_hwmod omap2430_mmc1_hwmod = {
  439. .name = "mmc1",
  440. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  441. .mpu_irqs = omap2430_mmc1_mpu_irqs,
  442. .sdma_reqs = omap2430_mmc1_sdma_reqs,
  443. .opt_clks = omap2430_mmc1_opt_clks,
  444. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  445. .main_clk = "mmchs1_fck",
  446. .prcm = {
  447. .omap2 = {
  448. .module_offs = CORE_MOD,
  449. .prcm_reg_id = 2,
  450. .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
  451. .idlest_reg_id = 2,
  452. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  453. },
  454. },
  455. .dev_attr = &mmc1_dev_attr,
  456. .class = &omap2430_mmc_class,
  457. };
  458. /* MMC/SD/SDIO2 */
  459. static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
  460. { .irq = 86 + OMAP_INTC_START, },
  461. { .irq = -1 },
  462. };
  463. static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
  464. { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
  465. { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
  466. { .dma_req = -1 }
  467. };
  468. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  469. { .role = "dbck", .clk = "mmchsdb2_fck" },
  470. };
  471. static struct omap_hwmod omap2430_mmc2_hwmod = {
  472. .name = "mmc2",
  473. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  474. .mpu_irqs = omap2430_mmc2_mpu_irqs,
  475. .sdma_reqs = omap2430_mmc2_sdma_reqs,
  476. .opt_clks = omap2430_mmc2_opt_clks,
  477. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  478. .main_clk = "mmchs2_fck",
  479. .prcm = {
  480. .omap2 = {
  481. .module_offs = CORE_MOD,
  482. .prcm_reg_id = 2,
  483. .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
  484. .idlest_reg_id = 2,
  485. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  486. },
  487. },
  488. .class = &omap2430_mmc_class,
  489. };
  490. /* HDQ1W/1-wire */
  491. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  492. .name = "hdq1w",
  493. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  494. .main_clk = "hdq_fck",
  495. .prcm = {
  496. .omap2 = {
  497. .module_offs = CORE_MOD,
  498. .prcm_reg_id = 1,
  499. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  500. .idlest_reg_id = 1,
  501. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  502. },
  503. },
  504. .class = &omap2_hdq1w_class,
  505. };
  506. /*
  507. * interfaces
  508. */
  509. /* L3 -> L4_CORE interface */
  510. /* l3_core -> usbhsotg interface */
  511. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  512. .master = &omap2430_usbhsotg_hwmod,
  513. .slave = &omap2xxx_l3_main_hwmod,
  514. .clk = "core_l3_ck",
  515. .user = OCP_USER_MPU,
  516. };
  517. /* L4 CORE -> I2C1 interface */
  518. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  519. .master = &omap2xxx_l4_core_hwmod,
  520. .slave = &omap2430_i2c1_hwmod,
  521. .clk = "i2c1_ick",
  522. .addr = omap2_i2c1_addr_space,
  523. .user = OCP_USER_MPU | OCP_USER_SDMA,
  524. };
  525. /* L4 CORE -> I2C2 interface */
  526. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  527. .master = &omap2xxx_l4_core_hwmod,
  528. .slave = &omap2430_i2c2_hwmod,
  529. .clk = "i2c2_ick",
  530. .addr = omap2_i2c2_addr_space,
  531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  532. };
  533. static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
  534. {
  535. .pa_start = OMAP243X_HS_BASE,
  536. .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
  537. .flags = ADDR_TYPE_RT
  538. },
  539. { }
  540. };
  541. /* l4_core ->usbhsotg interface */
  542. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  543. .master = &omap2xxx_l4_core_hwmod,
  544. .slave = &omap2430_usbhsotg_hwmod,
  545. .clk = "usb_l4_ick",
  546. .addr = omap2430_usbhsotg_addrs,
  547. .user = OCP_USER_MPU,
  548. };
  549. /* L4 CORE -> MMC1 interface */
  550. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  551. .master = &omap2xxx_l4_core_hwmod,
  552. .slave = &omap2430_mmc1_hwmod,
  553. .clk = "mmchs1_ick",
  554. .addr = omap2430_mmc1_addr_space,
  555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  556. };
  557. /* L4 CORE -> MMC2 interface */
  558. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  559. .master = &omap2xxx_l4_core_hwmod,
  560. .slave = &omap2430_mmc2_hwmod,
  561. .clk = "mmchs2_ick",
  562. .addr = omap2430_mmc2_addr_space,
  563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  564. };
  565. /* l4 core -> mcspi3 interface */
  566. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  567. .master = &omap2xxx_l4_core_hwmod,
  568. .slave = &omap2430_mcspi3_hwmod,
  569. .clk = "mcspi3_ick",
  570. .addr = omap2430_mcspi3_addr_space,
  571. .user = OCP_USER_MPU | OCP_USER_SDMA,
  572. };
  573. /* IVA2 <- L3 interface */
  574. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  575. .master = &omap2xxx_l3_main_hwmod,
  576. .slave = &omap2430_iva_hwmod,
  577. .clk = "core_l3_ck",
  578. .user = OCP_USER_MPU | OCP_USER_SDMA,
  579. };
  580. static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
  581. {
  582. .pa_start = 0x49018000,
  583. .pa_end = 0x49018000 + SZ_1K - 1,
  584. .flags = ADDR_TYPE_RT
  585. },
  586. { }
  587. };
  588. /* l4_wkup -> timer1 */
  589. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  590. .master = &omap2xxx_l4_wkup_hwmod,
  591. .slave = &omap2xxx_timer1_hwmod,
  592. .clk = "gpt1_ick",
  593. .addr = omap2430_timer1_addrs,
  594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  595. };
  596. /* l4_wkup -> wd_timer2 */
  597. static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
  598. {
  599. .pa_start = 0x49016000,
  600. .pa_end = 0x4901607f,
  601. .flags = ADDR_TYPE_RT
  602. },
  603. { }
  604. };
  605. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  606. .master = &omap2xxx_l4_wkup_hwmod,
  607. .slave = &omap2xxx_wd_timer2_hwmod,
  608. .clk = "mpu_wdt_ick",
  609. .addr = omap2430_wd_timer2_addrs,
  610. .user = OCP_USER_MPU | OCP_USER_SDMA,
  611. };
  612. /* l4_wkup -> gpio1 */
  613. static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
  614. {
  615. .pa_start = 0x4900C000,
  616. .pa_end = 0x4900C1ff,
  617. .flags = ADDR_TYPE_RT
  618. },
  619. { }
  620. };
  621. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  622. .master = &omap2xxx_l4_wkup_hwmod,
  623. .slave = &omap2xxx_gpio1_hwmod,
  624. .clk = "gpios_ick",
  625. .addr = omap2430_gpio1_addr_space,
  626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  627. };
  628. /* l4_wkup -> gpio2 */
  629. static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
  630. {
  631. .pa_start = 0x4900E000,
  632. .pa_end = 0x4900E1ff,
  633. .flags = ADDR_TYPE_RT
  634. },
  635. { }
  636. };
  637. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  638. .master = &omap2xxx_l4_wkup_hwmod,
  639. .slave = &omap2xxx_gpio2_hwmod,
  640. .clk = "gpios_ick",
  641. .addr = omap2430_gpio2_addr_space,
  642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  643. };
  644. /* l4_wkup -> gpio3 */
  645. static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
  646. {
  647. .pa_start = 0x49010000,
  648. .pa_end = 0x490101ff,
  649. .flags = ADDR_TYPE_RT
  650. },
  651. { }
  652. };
  653. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  654. .master = &omap2xxx_l4_wkup_hwmod,
  655. .slave = &omap2xxx_gpio3_hwmod,
  656. .clk = "gpios_ick",
  657. .addr = omap2430_gpio3_addr_space,
  658. .user = OCP_USER_MPU | OCP_USER_SDMA,
  659. };
  660. /* l4_wkup -> gpio4 */
  661. static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
  662. {
  663. .pa_start = 0x49012000,
  664. .pa_end = 0x490121ff,
  665. .flags = ADDR_TYPE_RT
  666. },
  667. { }
  668. };
  669. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  670. .master = &omap2xxx_l4_wkup_hwmod,
  671. .slave = &omap2xxx_gpio4_hwmod,
  672. .clk = "gpios_ick",
  673. .addr = omap2430_gpio4_addr_space,
  674. .user = OCP_USER_MPU | OCP_USER_SDMA,
  675. };
  676. /* l4_core -> gpio5 */
  677. static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
  678. {
  679. .pa_start = 0x480B6000,
  680. .pa_end = 0x480B61ff,
  681. .flags = ADDR_TYPE_RT
  682. },
  683. { }
  684. };
  685. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  686. .master = &omap2xxx_l4_core_hwmod,
  687. .slave = &omap2430_gpio5_hwmod,
  688. .clk = "gpio5_ick",
  689. .addr = omap2430_gpio5_addr_space,
  690. .user = OCP_USER_MPU | OCP_USER_SDMA,
  691. };
  692. /* dma_system -> L3 */
  693. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  694. .master = &omap2430_dma_system_hwmod,
  695. .slave = &omap2xxx_l3_main_hwmod,
  696. .clk = "core_l3_ck",
  697. .user = OCP_USER_MPU | OCP_USER_SDMA,
  698. };
  699. /* l4_core -> dma_system */
  700. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  701. .master = &omap2xxx_l4_core_hwmod,
  702. .slave = &omap2430_dma_system_hwmod,
  703. .clk = "sdma_ick",
  704. .addr = omap2_dma_system_addrs,
  705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  706. };
  707. /* l4_core -> mailbox */
  708. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  709. .master = &omap2xxx_l4_core_hwmod,
  710. .slave = &omap2430_mailbox_hwmod,
  711. .addr = omap2_mailbox_addrs,
  712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  713. };
  714. /* l4_core -> mcbsp1 */
  715. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  716. .master = &omap2xxx_l4_core_hwmod,
  717. .slave = &omap2430_mcbsp1_hwmod,
  718. .clk = "mcbsp1_ick",
  719. .addr = omap2_mcbsp1_addrs,
  720. .user = OCP_USER_MPU | OCP_USER_SDMA,
  721. };
  722. /* l4_core -> mcbsp2 */
  723. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  724. .master = &omap2xxx_l4_core_hwmod,
  725. .slave = &omap2430_mcbsp2_hwmod,
  726. .clk = "mcbsp2_ick",
  727. .addr = omap2xxx_mcbsp2_addrs,
  728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  729. };
  730. static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
  731. {
  732. .name = "mpu",
  733. .pa_start = 0x4808C000,
  734. .pa_end = 0x4808C0ff,
  735. .flags = ADDR_TYPE_RT
  736. },
  737. { }
  738. };
  739. /* l4_core -> mcbsp3 */
  740. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  741. .master = &omap2xxx_l4_core_hwmod,
  742. .slave = &omap2430_mcbsp3_hwmod,
  743. .clk = "mcbsp3_ick",
  744. .addr = omap2430_mcbsp3_addrs,
  745. .user = OCP_USER_MPU | OCP_USER_SDMA,
  746. };
  747. static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
  748. {
  749. .name = "mpu",
  750. .pa_start = 0x4808E000,
  751. .pa_end = 0x4808E0ff,
  752. .flags = ADDR_TYPE_RT
  753. },
  754. { }
  755. };
  756. /* l4_core -> mcbsp4 */
  757. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  758. .master = &omap2xxx_l4_core_hwmod,
  759. .slave = &omap2430_mcbsp4_hwmod,
  760. .clk = "mcbsp4_ick",
  761. .addr = omap2430_mcbsp4_addrs,
  762. .user = OCP_USER_MPU | OCP_USER_SDMA,
  763. };
  764. static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
  765. {
  766. .name = "mpu",
  767. .pa_start = 0x48096000,
  768. .pa_end = 0x480960ff,
  769. .flags = ADDR_TYPE_RT
  770. },
  771. { }
  772. };
  773. /* l4_core -> mcbsp5 */
  774. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  775. .master = &omap2xxx_l4_core_hwmod,
  776. .slave = &omap2430_mcbsp5_hwmod,
  777. .clk = "mcbsp5_ick",
  778. .addr = omap2430_mcbsp5_addrs,
  779. .user = OCP_USER_MPU | OCP_USER_SDMA,
  780. };
  781. /* l4_core -> hdq1w */
  782. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  783. .master = &omap2xxx_l4_core_hwmod,
  784. .slave = &omap2430_hdq1w_hwmod,
  785. .clk = "hdq_ick",
  786. .addr = omap2_hdq1w_addr_space,
  787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  788. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  789. };
  790. /* l4_wkup -> 32ksync_counter */
  791. static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
  792. {
  793. .pa_start = 0x49020000,
  794. .pa_end = 0x4902001f,
  795. .flags = ADDR_TYPE_RT
  796. },
  797. { }
  798. };
  799. static struct omap_hwmod_addr_space omap2430_gpmc_addrs[] = {
  800. {
  801. .pa_start = 0x6e000000,
  802. .pa_end = 0x6e000fff,
  803. .flags = ADDR_TYPE_RT
  804. },
  805. { }
  806. };
  807. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  808. .master = &omap2xxx_l4_wkup_hwmod,
  809. .slave = &omap2xxx_counter_32k_hwmod,
  810. .clk = "sync_32k_ick",
  811. .addr = omap2430_counter_32k_addrs,
  812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  813. };
  814. static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
  815. .master = &omap2xxx_l3_main_hwmod,
  816. .slave = &omap2xxx_gpmc_hwmod,
  817. .clk = "core_l3_ck",
  818. .addr = omap2430_gpmc_addrs,
  819. .user = OCP_USER_MPU | OCP_USER_SDMA,
  820. };
  821. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  822. &omap2xxx_l3_main__l4_core,
  823. &omap2xxx_mpu__l3_main,
  824. &omap2xxx_dss__l3,
  825. &omap2430_usbhsotg__l3,
  826. &omap2430_l4_core__i2c1,
  827. &omap2430_l4_core__i2c2,
  828. &omap2xxx_l4_core__l4_wkup,
  829. &omap2_l4_core__uart1,
  830. &omap2_l4_core__uart2,
  831. &omap2_l4_core__uart3,
  832. &omap2430_l4_core__usbhsotg,
  833. &omap2430_l4_core__mmc1,
  834. &omap2430_l4_core__mmc2,
  835. &omap2xxx_l4_core__mcspi1,
  836. &omap2xxx_l4_core__mcspi2,
  837. &omap2430_l4_core__mcspi3,
  838. &omap2430_l3__iva,
  839. &omap2430_l4_wkup__timer1,
  840. &omap2xxx_l4_core__timer2,
  841. &omap2xxx_l4_core__timer3,
  842. &omap2xxx_l4_core__timer4,
  843. &omap2xxx_l4_core__timer5,
  844. &omap2xxx_l4_core__timer6,
  845. &omap2xxx_l4_core__timer7,
  846. &omap2xxx_l4_core__timer8,
  847. &omap2xxx_l4_core__timer9,
  848. &omap2xxx_l4_core__timer10,
  849. &omap2xxx_l4_core__timer11,
  850. &omap2xxx_l4_core__timer12,
  851. &omap2430_l4_wkup__wd_timer2,
  852. &omap2xxx_l4_core__dss,
  853. &omap2xxx_l4_core__dss_dispc,
  854. &omap2xxx_l4_core__dss_rfbi,
  855. &omap2xxx_l4_core__dss_venc,
  856. &omap2430_l4_wkup__gpio1,
  857. &omap2430_l4_wkup__gpio2,
  858. &omap2430_l4_wkup__gpio3,
  859. &omap2430_l4_wkup__gpio4,
  860. &omap2430_l4_core__gpio5,
  861. &omap2430_dma_system__l3,
  862. &omap2430_l4_core__dma_system,
  863. &omap2430_l4_core__mailbox,
  864. &omap2430_l4_core__mcbsp1,
  865. &omap2430_l4_core__mcbsp2,
  866. &omap2430_l4_core__mcbsp3,
  867. &omap2430_l4_core__mcbsp4,
  868. &omap2430_l4_core__mcbsp5,
  869. &omap2430_l4_core__hdq1w,
  870. &omap2xxx_l4_core__rng,
  871. &omap2430_l4_wkup__counter_32k,
  872. &omap2430_l3__gpmc,
  873. NULL,
  874. };
  875. int __init omap2430_hwmod_init(void)
  876. {
  877. omap_hwmod_init();
  878. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  879. }