netxen_nic.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 3
  60. #define _NETXEN_NIC_LINUX_MINOR 4
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 18
  62. #define NETXEN_NIC_LINUX_VERSIONID "3.4.18"
  63. #define NETXEN_NUM_FLASH_SECTORS (64)
  64. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  65. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  66. * NETXEN_FLASH_SECTOR_SIZE)
  67. #define PHAN_VENDOR_ID 0x4040
  68. #define RCV_DESC_RINGSIZE \
  69. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  70. #define STATUS_DESC_RINGSIZE \
  71. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  72. #define LRO_DESC_RINGSIZE \
  73. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  74. #define TX_RINGSIZE \
  75. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  76. #define RCV_BUFFSIZE \
  77. (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
  78. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  79. #define NETXEN_NETDEV_STATUS 0x1
  80. #define NETXEN_RCV_PRODUCER_OFFSET 0
  81. #define NETXEN_RCV_PEG_DB_ID 2
  82. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  83. #define FLASH_SUCCESS 0
  84. #define ADDR_IN_WINDOW1(off) \
  85. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  86. /*
  87. * normalize a 64MB crb address to 32MB PCI window
  88. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  89. */
  90. #define NETXEN_CRB_NORMAL(reg) \
  91. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  92. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  93. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  94. #define DB_NORMALIZE(adapter, off) \
  95. (adapter->ahw.db_base + (off))
  96. #define NX_P2_C0 0x24
  97. #define NX_P2_C1 0x25
  98. #define NX_P3_A0 0x30
  99. #define NX_P3_A2 0x30
  100. #define NX_P3_B0 0x40
  101. #define NX_P3_B1 0x41
  102. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  103. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  104. #define FIRST_PAGE_GROUP_START 0
  105. #define FIRST_PAGE_GROUP_END 0x100000
  106. #define SECOND_PAGE_GROUP_START 0x6000000
  107. #define SECOND_PAGE_GROUP_END 0x68BC000
  108. #define THIRD_PAGE_GROUP_START 0x70E4000
  109. #define THIRD_PAGE_GROUP_END 0x8000000
  110. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  111. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  112. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  113. #define P2_MAX_MTU (8000)
  114. #define P3_MAX_MTU (9600)
  115. #define NX_ETHERMTU 1500
  116. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  117. #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  118. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  119. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  120. #define MAX_RX_BUFFER_LENGTH 1760
  121. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  122. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  123. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  124. #define RX_JUMBO_DMA_MAP_LEN \
  125. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  126. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  127. /*
  128. * Maximum number of ring contexts
  129. */
  130. #define MAX_RING_CTX 1
  131. /* Opcodes to be used with the commands */
  132. #define TX_ETHER_PKT 0x01
  133. #define TX_TCP_PKT 0x02
  134. #define TX_UDP_PKT 0x03
  135. #define TX_IP_PKT 0x04
  136. #define TX_TCP_LSO 0x05
  137. #define TX_TCP_LSO6 0x06
  138. #define TX_IPSEC 0x07
  139. #define TX_IPSEC_CMD 0x0a
  140. #define TX_TCPV6_PKT 0x0b
  141. #define TX_UDPV6_PKT 0x0c
  142. /* The following opcodes are for internal consumption. */
  143. #define NETXEN_CONTROL_OP 0x10
  144. #define PEGNET_REQUEST 0x11
  145. #define MAX_NUM_CARDS 4
  146. #define MAX_BUFFERS_PER_CMD 32
  147. /*
  148. * Following are the states of the Phantom. Phantom will set them and
  149. * Host will read to check if the fields are correct.
  150. */
  151. #define PHAN_INITIALIZE_START 0xff00
  152. #define PHAN_INITIALIZE_FAILED 0xffff
  153. #define PHAN_INITIALIZE_COMPLETE 0xff01
  154. /* Host writes the following to notify that it has done the init-handshake */
  155. #define PHAN_INITIALIZE_ACK 0xf00f
  156. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  157. /* descriptor types */
  158. #define RCV_DESC_NORMAL 0x01
  159. #define RCV_DESC_JUMBO 0x02
  160. #define RCV_DESC_LRO 0x04
  161. #define RCV_DESC_NORMAL_CTXID 0
  162. #define RCV_DESC_JUMBO_CTXID 1
  163. #define RCV_DESC_LRO_CTXID 2
  164. #define RCV_DESC_TYPE(ID) \
  165. ((ID == RCV_DESC_JUMBO_CTXID) \
  166. ? RCV_DESC_JUMBO \
  167. : ((ID == RCV_DESC_LRO_CTXID) \
  168. ? RCV_DESC_LRO : \
  169. (RCV_DESC_NORMAL)))
  170. #define MAX_CMD_DESCRIPTORS 4096
  171. #define MAX_RCV_DESCRIPTORS 16384
  172. #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4)
  173. #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4)
  174. #define MAX_RCV_DESCRIPTORS_10G 8192
  175. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  176. #define MAX_LRO_RCV_DESCRIPTORS 64
  177. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  178. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  179. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  180. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  181. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  182. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  183. MAX_LRO_RCV_DESCRIPTORS)
  184. #define MIN_TX_COUNT 4096
  185. #define MIN_RX_COUNT 4096
  186. #define NETXEN_CTX_SIGNATURE 0xdee0
  187. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  188. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  189. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  190. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  191. #define get_next_index(index, length) \
  192. (((index) + 1) & ((length) - 1))
  193. #define get_index_range(index,length,count) \
  194. (((index) + (count)) & ((length) - 1))
  195. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  196. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  197. #include "netxen_nic_phan_reg.h"
  198. /*
  199. * NetXen host-peg signal message structure
  200. *
  201. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  202. * Bit 2 : priv_id => must be 1
  203. * Bit 3-17 : count => for doorbell
  204. * Bit 18-27 : ctx_id => Context id
  205. * Bit 28-31 : opcode
  206. */
  207. typedef u32 netxen_ctx_msg;
  208. #define netxen_set_msg_peg_id(config_word, val) \
  209. ((config_word) &= ~3, (config_word) |= val & 3)
  210. #define netxen_set_msg_privid(config_word) \
  211. ((config_word) |= 1 << 2)
  212. #define netxen_set_msg_count(config_word, val) \
  213. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  214. #define netxen_set_msg_ctxid(config_word, val) \
  215. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  216. #define netxen_set_msg_opcode(config_word, val) \
  217. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  218. struct netxen_rcv_context {
  219. __le64 rcv_ring_addr;
  220. __le32 rcv_ring_size;
  221. __le32 rsrvd;
  222. };
  223. struct netxen_ring_ctx {
  224. /* one command ring */
  225. __le64 cmd_consumer_offset;
  226. __le64 cmd_ring_addr;
  227. __le32 cmd_ring_size;
  228. __le32 rsrvd;
  229. /* three receive rings */
  230. struct netxen_rcv_context rcv_ctx[3];
  231. /* one status ring */
  232. __le64 sts_ring_addr;
  233. __le32 sts_ring_size;
  234. __le32 ctx_id;
  235. } __attribute__ ((aligned(64)));
  236. /*
  237. * Following data structures describe the descriptors that will be used.
  238. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  239. * we are doing LSO (above the 1500 size packet) only.
  240. */
  241. /*
  242. * The size of reference handle been changed to 16 bits to pass the MSS fields
  243. * for the LSO packet
  244. */
  245. #define FLAGS_CHECKSUM_ENABLED 0x01
  246. #define FLAGS_LSO_ENABLED 0x02
  247. #define FLAGS_IPSEC_SA_ADD 0x04
  248. #define FLAGS_IPSEC_SA_DELETE 0x08
  249. #define FLAGS_VLAN_TAGGED 0x10
  250. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  251. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  252. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  253. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  254. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  255. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  256. ~cpu_to_le16(0x7f)) | cpu_to_le16((val) & 0x7f)
  257. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  258. (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \
  259. ~cpu_to_le16((u16)0x3f << 7)) | cpu_to_le16(((val) & 0x3f) << 7)
  260. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  261. (cmd_desc)->num_of_buffers_total_length = \
  262. ((cmd_desc)->num_of_buffers_total_length & \
  263. ~cpu_to_le32(0xff)) | cpu_to_le32((val) & 0xff)
  264. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  265. (cmd_desc)->num_of_buffers_total_length = \
  266. ((cmd_desc)->num_of_buffers_total_length & \
  267. ~cpu_to_le32((u32)0xffffff << 8)) | \
  268. cpu_to_le32(((val) & 0xffffff) << 8)
  269. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  270. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003f)
  271. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  272. ((le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8) & 0xffffff)
  273. struct cmd_desc_type0 {
  274. u8 tcp_hdr_offset; /* For LSO only */
  275. u8 ip_hdr_offset; /* For LSO only */
  276. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  277. __le16 flags_opcode;
  278. /* Bit pattern: 0-7 total number of segments,
  279. 8-31 Total size of the packet */
  280. __le32 num_of_buffers_total_length;
  281. union {
  282. struct {
  283. __le32 addr_low_part2;
  284. __le32 addr_high_part2;
  285. };
  286. __le64 addr_buffer2;
  287. };
  288. __le16 reference_handle; /* changed to u16 to add mss */
  289. __le16 mss; /* passed by NDIS_PACKET for LSO */
  290. /* Bit pattern 0-3 port, 0-3 ctx id */
  291. u8 port_ctxid;
  292. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  293. __le16 conn_id; /* IPSec offoad only */
  294. union {
  295. struct {
  296. __le32 addr_low_part3;
  297. __le32 addr_high_part3;
  298. };
  299. __le64 addr_buffer3;
  300. };
  301. union {
  302. struct {
  303. __le32 addr_low_part1;
  304. __le32 addr_high_part1;
  305. };
  306. __le64 addr_buffer1;
  307. };
  308. __le16 buffer1_length;
  309. __le16 buffer2_length;
  310. __le16 buffer3_length;
  311. __le16 buffer4_length;
  312. union {
  313. struct {
  314. __le32 addr_low_part4;
  315. __le32 addr_high_part4;
  316. };
  317. __le64 addr_buffer4;
  318. };
  319. __le64 unused;
  320. } __attribute__ ((aligned(64)));
  321. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  322. struct rcv_desc {
  323. __le16 reference_handle;
  324. __le16 reserved;
  325. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  326. __le64 addr_buffer;
  327. };
  328. /* opcode field in status_desc */
  329. #define RCV_NIC_PKT (0xA)
  330. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  331. /* for status field in status_desc */
  332. #define STATUS_NEED_CKSUM (1)
  333. #define STATUS_CKSUM_OK (2)
  334. /* owner bits of status_desc */
  335. #define STATUS_OWNER_HOST (0x1)
  336. #define STATUS_OWNER_PHANTOM (0x2)
  337. #define NETXEN_PROT_IP (1)
  338. #define NETXEN_PROT_UNKNOWN (0)
  339. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  340. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  341. ((status_desc)->lro & 0x7F)
  342. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  343. (((status_desc)->lro & 0x80) >> 7)
  344. #define netxen_get_sts_port(sts_data) \
  345. ((sts_data) & 0x0F)
  346. #define netxen_get_sts_status(sts_data) \
  347. (((sts_data) >> 4) & 0x0F)
  348. #define netxen_get_sts_type(sts_data) \
  349. (((sts_data) >> 8) & 0x0F)
  350. #define netxen_get_sts_totallength(sts_data) \
  351. (((sts_data) >> 12) & 0xFFFF)
  352. #define netxen_get_sts_refhandle(sts_data) \
  353. (((sts_data) >> 28) & 0xFFFF)
  354. #define netxen_get_sts_prot(sts_data) \
  355. (((sts_data) >> 44) & 0x0F)
  356. #define netxen_get_sts_opcode(sts_data) \
  357. (((sts_data) >> 58) & 0x03F)
  358. #define netxen_get_sts_owner(status_desc) \
  359. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  360. #define netxen_set_sts_owner(status_desc, val) { \
  361. (status_desc)->status_desc_data = \
  362. ((status_desc)->status_desc_data & \
  363. ~cpu_to_le64(0x3ULL << 56)) | \
  364. cpu_to_le64((u64)((val) & 0x3) << 56); \
  365. }
  366. struct status_desc {
  367. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  368. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  369. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  370. */
  371. __le64 status_desc_data;
  372. __le32 hash_value;
  373. u8 hash_type;
  374. u8 msg_type;
  375. u8 unused;
  376. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  377. 7 last_frag indicates last frag */
  378. u8 lro;
  379. } __attribute__ ((aligned(16)));
  380. enum {
  381. NETXEN_RCV_PEG_0 = 0,
  382. NETXEN_RCV_PEG_1
  383. };
  384. /* The version of the main data structure */
  385. #define NETXEN_BDINFO_VERSION 1
  386. /* Magic number to let user know flash is programmed */
  387. #define NETXEN_BDINFO_MAGIC 0x12345678
  388. /* Max number of Gig ports on a Phantom board */
  389. #define NETXEN_MAX_PORTS 4
  390. typedef enum {
  391. NETXEN_BRDTYPE_P1_BD = 0x0000,
  392. NETXEN_BRDTYPE_P1_SB = 0x0001,
  393. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  394. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  395. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  396. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  397. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  398. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  399. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  400. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  401. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  402. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
  403. NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
  404. NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
  405. NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
  406. NETXEN_BRDTYPE_P3_4_GB = 0x0024,
  407. NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
  408. NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
  409. NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
  410. NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
  411. NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
  412. NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
  413. NETXEN_BRDTYPE_P3_10G_XFP = 0x0032
  414. } netxen_brdtype_t;
  415. typedef enum {
  416. NETXEN_BRDMFG_INVENTEC = 1
  417. } netxen_brdmfg;
  418. typedef enum {
  419. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  420. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  421. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  422. MEM_ORG_256Mbx4 = 0x3,
  423. MEM_ORG_256Mbx8 = 0x4,
  424. MEM_ORG_256Mbx16 = 0x5,
  425. MEM_ORG_512Mbx4 = 0x6,
  426. MEM_ORG_512Mbx8 = 0x7,
  427. MEM_ORG_512Mbx16 = 0x8,
  428. MEM_ORG_1Gbx4 = 0x9,
  429. MEM_ORG_1Gbx8 = 0xa,
  430. MEM_ORG_1Gbx16 = 0xb,
  431. MEM_ORG_2Gbx4 = 0xc,
  432. MEM_ORG_2Gbx8 = 0xd,
  433. MEM_ORG_2Gbx16 = 0xe,
  434. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  435. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  436. } netxen_mn_mem_org_t;
  437. typedef enum {
  438. MEM_ORG_512Kx36 = 0x0,
  439. MEM_ORG_1Mx36 = 0x1,
  440. MEM_ORG_2Mx36 = 0x2
  441. } netxen_sn_mem_org_t;
  442. typedef enum {
  443. MEM_DEPTH_4MB = 0x1,
  444. MEM_DEPTH_8MB = 0x2,
  445. MEM_DEPTH_16MB = 0x3,
  446. MEM_DEPTH_32MB = 0x4,
  447. MEM_DEPTH_64MB = 0x5,
  448. MEM_DEPTH_128MB = 0x6,
  449. MEM_DEPTH_256MB = 0x7,
  450. MEM_DEPTH_512MB = 0x8,
  451. MEM_DEPTH_1GB = 0x9,
  452. MEM_DEPTH_2GB = 0xa,
  453. MEM_DEPTH_4GB = 0xb,
  454. MEM_DEPTH_8GB = 0xc,
  455. MEM_DEPTH_16GB = 0xd,
  456. MEM_DEPTH_32GB = 0xe
  457. } netxen_mem_depth_t;
  458. struct netxen_board_info {
  459. u32 header_version;
  460. u32 board_mfg;
  461. u32 board_type;
  462. u32 board_num;
  463. u32 chip_id;
  464. u32 chip_minor;
  465. u32 chip_major;
  466. u32 chip_pkg;
  467. u32 chip_lot;
  468. u32 port_mask; /* available niu ports */
  469. u32 peg_mask; /* available pegs */
  470. u32 icache_ok; /* can we run with icache? */
  471. u32 dcache_ok; /* can we run with dcache? */
  472. u32 casper_ok;
  473. u32 mac_addr_lo_0;
  474. u32 mac_addr_lo_1;
  475. u32 mac_addr_lo_2;
  476. u32 mac_addr_lo_3;
  477. /* MN-related config */
  478. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  479. u32 mn_sync_shift_cclk;
  480. u32 mn_sync_shift_mclk;
  481. u32 mn_wb_en;
  482. u32 mn_crystal_freq; /* in MHz */
  483. u32 mn_speed; /* in MHz */
  484. u32 mn_org;
  485. u32 mn_depth;
  486. u32 mn_ranks_0; /* ranks per slot */
  487. u32 mn_ranks_1; /* ranks per slot */
  488. u32 mn_rd_latency_0;
  489. u32 mn_rd_latency_1;
  490. u32 mn_rd_latency_2;
  491. u32 mn_rd_latency_3;
  492. u32 mn_rd_latency_4;
  493. u32 mn_rd_latency_5;
  494. u32 mn_rd_latency_6;
  495. u32 mn_rd_latency_7;
  496. u32 mn_rd_latency_8;
  497. u32 mn_dll_val[18];
  498. u32 mn_mode_reg; /* MIU DDR Mode Register */
  499. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  500. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  501. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  502. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  503. /* SN-related config */
  504. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  505. u32 sn_pt_mode; /* pass through mode */
  506. u32 sn_ecc_en;
  507. u32 sn_wb_en;
  508. u32 sn_crystal_freq;
  509. u32 sn_speed;
  510. u32 sn_org;
  511. u32 sn_depth;
  512. u32 sn_dll_tap;
  513. u32 sn_rd_latency;
  514. u32 mac_addr_hi_0;
  515. u32 mac_addr_hi_1;
  516. u32 mac_addr_hi_2;
  517. u32 mac_addr_hi_3;
  518. u32 magic; /* indicates flash has been initialized */
  519. u32 mn_rdimm;
  520. u32 mn_dll_override;
  521. };
  522. #define FLASH_NUM_PORTS (4)
  523. struct netxen_flash_mac_addr {
  524. u32 flash_addr[32];
  525. };
  526. struct netxen_user_old_info {
  527. u8 flash_md5[16];
  528. u8 crbinit_md5[16];
  529. u8 brdcfg_md5[16];
  530. /* bootloader */
  531. u32 bootld_version;
  532. u32 bootld_size;
  533. u8 bootld_md5[16];
  534. /* image */
  535. u32 image_version;
  536. u32 image_size;
  537. u8 image_md5[16];
  538. /* primary image status */
  539. u32 primary_status;
  540. u32 secondary_present;
  541. /* MAC address , 4 ports */
  542. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  543. };
  544. #define FLASH_NUM_MAC_PER_PORT 32
  545. struct netxen_user_info {
  546. u8 flash_md5[16 * 64];
  547. /* bootloader */
  548. u32 bootld_version;
  549. u32 bootld_size;
  550. /* image */
  551. u32 image_version;
  552. u32 image_size;
  553. /* primary image status */
  554. u32 primary_status;
  555. u32 secondary_present;
  556. /* MAC address , 4 ports, 32 address per port */
  557. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  558. u32 sub_sys_id;
  559. u8 serial_num[32];
  560. /* Any user defined data */
  561. };
  562. /*
  563. * Flash Layout - new format.
  564. */
  565. struct netxen_new_user_info {
  566. u8 flash_md5[16 * 64];
  567. /* bootloader */
  568. u32 bootld_version;
  569. u32 bootld_size;
  570. /* image */
  571. u32 image_version;
  572. u32 image_size;
  573. /* primary image status */
  574. u32 primary_status;
  575. u32 secondary_present;
  576. /* MAC address , 4 ports, 32 address per port */
  577. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  578. u32 sub_sys_id;
  579. u8 serial_num[32];
  580. /* Any user defined data */
  581. };
  582. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  583. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  584. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  585. #define PRIMARY_IMAGE_BAD 0xffffffff
  586. /* Flash memory map */
  587. typedef enum {
  588. NETXEN_CRBINIT_START = 0, /* Crbinit section */
  589. NETXEN_BRDCFG_START = 0x4000, /* board config */
  590. NETXEN_INITCODE_START = 0x6000, /* pegtune code */
  591. NETXEN_BOOTLD_START = 0x10000, /* bootld */
  592. NETXEN_IMAGE_START = 0x43000, /* compressed image */
  593. NETXEN_SECONDARY_START = 0x200000, /* backup images */
  594. NETXEN_PXE_START = 0x3E0000, /* user defined region */
  595. NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
  596. NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
  597. } netxen_flash_map_t;
  598. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  599. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  600. #define NETXEN_INIT_SECTOR (0)
  601. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  602. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  603. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  604. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  605. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  606. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  607. #define NETXEN_NUM_CONFIG_SECTORS (1)
  608. #define PFX "NetXen: "
  609. extern char netxen_nic_driver_name[];
  610. /* Note: Make sure to not call this before adapter->port is valid */
  611. #if !defined(NETXEN_DEBUG)
  612. #define DPRINTK(klevel, fmt, args...) do { \
  613. } while (0)
  614. #else
  615. #define DPRINTK(klevel, fmt, args...) do { \
  616. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  617. (adapter != NULL && adapter->netdev != NULL) ? \
  618. adapter->netdev->name : NULL, \
  619. ## args); } while(0)
  620. #endif
  621. /* Number of status descriptors to handle per interrupt */
  622. #define MAX_STATUS_HANDLE (128)
  623. /*
  624. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  625. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  626. */
  627. struct netxen_skb_frag {
  628. u64 dma;
  629. u32 length;
  630. };
  631. #define _netxen_set_bits(config_word, start, bits, val) {\
  632. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  633. unsigned long long __tvalue = (val); \
  634. (config_word) &= ~__tmask; \
  635. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  636. }
  637. #define _netxen_clear_bits(config_word, start, bits) {\
  638. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  639. (config_word) &= ~__tmask; \
  640. }
  641. /* Following defines are for the state of the buffers */
  642. #define NETXEN_BUFFER_FREE 0
  643. #define NETXEN_BUFFER_BUSY 1
  644. /*
  645. * There will be one netxen_buffer per skb packet. These will be
  646. * used to save the dma info for pci_unmap_page()
  647. */
  648. struct netxen_cmd_buffer {
  649. struct sk_buff *skb;
  650. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  651. u32 total_length;
  652. u32 mss;
  653. u16 port;
  654. u8 cmd;
  655. u8 frag_count;
  656. unsigned long time_stamp;
  657. u32 state;
  658. };
  659. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  660. struct netxen_rx_buffer {
  661. struct sk_buff *skb;
  662. u64 dma;
  663. u16 ref_handle;
  664. u16 state;
  665. u32 lro_expected_frags;
  666. u32 lro_current_frags;
  667. u32 lro_length;
  668. };
  669. /* Board types */
  670. #define NETXEN_NIC_GBE 0x01
  671. #define NETXEN_NIC_XGBE 0x02
  672. /*
  673. * One hardware_context{} per adapter
  674. * contains interrupt info as well shared hardware info.
  675. */
  676. struct netxen_hardware_context {
  677. void __iomem *pci_base0;
  678. void __iomem *pci_base1;
  679. void __iomem *pci_base2;
  680. unsigned long first_page_group_end;
  681. unsigned long first_page_group_start;
  682. void __iomem *db_base;
  683. unsigned long db_len;
  684. unsigned long pci_len0;
  685. u8 cut_through;
  686. int qdr_sn_window;
  687. int ddr_mn_window;
  688. unsigned long mn_win_crb;
  689. unsigned long ms_win_crb;
  690. u8 revision_id;
  691. u16 board_type;
  692. struct netxen_board_info boardcfg;
  693. u32 linkup;
  694. /* Address of cmd ring in Phantom */
  695. struct cmd_desc_type0 *cmd_desc_head;
  696. dma_addr_t cmd_desc_phys_addr;
  697. struct netxen_adapter *adapter;
  698. int pci_func;
  699. };
  700. #define RCV_RING_LRO RCV_DESC_LRO
  701. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  702. #define ETHERNET_FCS_SIZE 4
  703. struct netxen_adapter_stats {
  704. u64 rcvdbadskb;
  705. u64 xmitcalled;
  706. u64 xmitedframes;
  707. u64 xmitfinished;
  708. u64 badskblen;
  709. u64 nocmddescriptor;
  710. u64 polled;
  711. u64 rxdropped;
  712. u64 txdropped;
  713. u64 csummed;
  714. u64 no_rcv;
  715. u64 rxbytes;
  716. u64 txbytes;
  717. u64 ints;
  718. };
  719. /*
  720. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  721. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  722. */
  723. struct nx_host_rds_ring {
  724. u32 flags;
  725. u32 producer;
  726. dma_addr_t phys_addr;
  727. u32 crb_rcv_producer; /* reg offset */
  728. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  729. u32 max_rx_desc_count;
  730. u32 dma_size;
  731. u32 skb_size;
  732. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  733. int begin_alloc;
  734. };
  735. /*
  736. * Receive context. There is one such structure per instance of the
  737. * receive processing. Any state information that is relevant to
  738. * the receive, and is must be in this structure. The global data may be
  739. * present elsewhere.
  740. */
  741. struct netxen_recv_context {
  742. u32 state;
  743. u16 context_id;
  744. u16 virt_port;
  745. struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
  746. u32 status_rx_consumer;
  747. u32 crb_sts_consumer; /* reg offset */
  748. dma_addr_t rcv_status_desc_phys_addr;
  749. struct status_desc *rcv_status_desc_head;
  750. };
  751. /* New HW context creation */
  752. #define NX_OS_CRB_RETRY_COUNT 4000
  753. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  754. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  755. #define NX_CDRP_CLEAR 0x00000000
  756. #define NX_CDRP_CMD_BIT 0x80000000
  757. /*
  758. * All responses must have the NX_CDRP_CMD_BIT cleared
  759. * in the crb NX_CDRP_CRB_OFFSET.
  760. */
  761. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  762. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  763. #define NX_CDRP_RSP_OK 0x00000001
  764. #define NX_CDRP_RSP_FAIL 0x00000002
  765. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  766. /*
  767. * All commands must have the NX_CDRP_CMD_BIT set in
  768. * the crb NX_CDRP_CRB_OFFSET.
  769. */
  770. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  771. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  772. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  773. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  774. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  775. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  776. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  777. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  778. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  779. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  780. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  781. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  782. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  783. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  784. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  785. #define NX_CDRP_CMD_SET_MTU 0x00000012
  786. #define NX_CDRP_CMD_MAX 0x00000013
  787. #define NX_RCODE_SUCCESS 0
  788. #define NX_RCODE_NO_HOST_MEM 1
  789. #define NX_RCODE_NO_HOST_RESOURCE 2
  790. #define NX_RCODE_NO_CARD_CRB 3
  791. #define NX_RCODE_NO_CARD_MEM 4
  792. #define NX_RCODE_NO_CARD_RESOURCE 5
  793. #define NX_RCODE_INVALID_ARGS 6
  794. #define NX_RCODE_INVALID_ACTION 7
  795. #define NX_RCODE_INVALID_STATE 8
  796. #define NX_RCODE_NOT_SUPPORTED 9
  797. #define NX_RCODE_NOT_PERMITTED 10
  798. #define NX_RCODE_NOT_READY 11
  799. #define NX_RCODE_DOES_NOT_EXIST 12
  800. #define NX_RCODE_ALREADY_EXISTS 13
  801. #define NX_RCODE_BAD_SIGNATURE 14
  802. #define NX_RCODE_CMD_NOT_IMPL 15
  803. #define NX_RCODE_CMD_INVALID 16
  804. #define NX_RCODE_TIMEOUT 17
  805. #define NX_RCODE_CMD_FAILED 18
  806. #define NX_RCODE_MAX_EXCEEDED 19
  807. #define NX_RCODE_MAX 20
  808. #define NX_DESTROY_CTX_RESET 0
  809. #define NX_DESTROY_CTX_D3_RESET 1
  810. #define NX_DESTROY_CTX_MAX 2
  811. /*
  812. * Capabilities
  813. */
  814. #define NX_CAP_BIT(class, bit) (1 << bit)
  815. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  816. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  817. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  818. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  819. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  820. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  821. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  822. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  823. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  824. /*
  825. * Context state
  826. */
  827. #define NX_HOST_CTX_STATE_FREED 0
  828. #define NX_HOST_CTX_STATE_ALLOCATED 1
  829. #define NX_HOST_CTX_STATE_ACTIVE 2
  830. #define NX_HOST_CTX_STATE_DISABLED 3
  831. #define NX_HOST_CTX_STATE_QUIESCED 4
  832. #define NX_HOST_CTX_STATE_MAX 5
  833. /*
  834. * Rx context
  835. */
  836. typedef struct {
  837. u64 host_phys_addr; /* Ring base addr */
  838. u32 ring_size; /* Ring entries */
  839. u16 msi_index;
  840. u16 rsvd; /* Padding */
  841. } nx_hostrq_sds_ring_t;
  842. typedef struct {
  843. u64 host_phys_addr; /* Ring base addr */
  844. u64 buff_size; /* Packet buffer size */
  845. u32 ring_size; /* Ring entries */
  846. u32 ring_kind; /* Class of ring */
  847. } nx_hostrq_rds_ring_t;
  848. typedef struct {
  849. u64 host_rsp_dma_addr; /* Response dma'd here */
  850. u32 capabilities[4]; /* Flag bit vector */
  851. u32 host_int_crb_mode; /* Interrupt crb usage */
  852. u32 host_rds_crb_mode; /* RDS crb usage */
  853. /* These ring offsets are relative to data[0] below */
  854. u32 rds_ring_offset; /* Offset to RDS config */
  855. u32 sds_ring_offset; /* Offset to SDS config */
  856. u16 num_rds_rings; /* Count of RDS rings */
  857. u16 num_sds_rings; /* Count of SDS rings */
  858. u16 rsvd1; /* Padding */
  859. u16 rsvd2; /* Padding */
  860. u8 reserved[128]; /* reserve space for future expansion*/
  861. /* MUST BE 64-bit aligned.
  862. The following is packed:
  863. - N hostrq_rds_rings
  864. - N hostrq_sds_rings */
  865. char data[0];
  866. } nx_hostrq_rx_ctx_t;
  867. typedef struct {
  868. u32 host_producer_crb; /* Crb to use */
  869. u32 rsvd1; /* Padding */
  870. } nx_cardrsp_rds_ring_t;
  871. typedef struct {
  872. u32 host_consumer_crb; /* Crb to use */
  873. u32 interrupt_crb; /* Crb to use */
  874. } nx_cardrsp_sds_ring_t;
  875. typedef struct {
  876. /* These ring offsets are relative to data[0] below */
  877. u32 rds_ring_offset; /* Offset to RDS config */
  878. u32 sds_ring_offset; /* Offset to SDS config */
  879. u32 host_ctx_state; /* Starting State */
  880. u32 num_fn_per_port; /* How many PCI fn share the port */
  881. u16 num_rds_rings; /* Count of RDS rings */
  882. u16 num_sds_rings; /* Count of SDS rings */
  883. u16 context_id; /* Handle for context */
  884. u8 phys_port; /* Physical id of port */
  885. u8 virt_port; /* Virtual/Logical id of port */
  886. u8 reserved[128]; /* save space for future expansion */
  887. /* MUST BE 64-bit aligned.
  888. The following is packed:
  889. - N cardrsp_rds_rings
  890. - N cardrs_sds_rings */
  891. char data[0];
  892. } nx_cardrsp_rx_ctx_t;
  893. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  894. (sizeof(HOSTRQ_RX) + \
  895. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  896. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  897. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  898. (sizeof(CARDRSP_RX) + \
  899. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  900. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  901. /*
  902. * Tx context
  903. */
  904. typedef struct {
  905. u64 host_phys_addr; /* Ring base addr */
  906. u32 ring_size; /* Ring entries */
  907. u32 rsvd; /* Padding */
  908. } nx_hostrq_cds_ring_t;
  909. typedef struct {
  910. u64 host_rsp_dma_addr; /* Response dma'd here */
  911. u64 cmd_cons_dma_addr; /* */
  912. u64 dummy_dma_addr; /* */
  913. u32 capabilities[4]; /* Flag bit vector */
  914. u32 host_int_crb_mode; /* Interrupt crb usage */
  915. u32 rsvd1; /* Padding */
  916. u16 rsvd2; /* Padding */
  917. u16 interrupt_ctl;
  918. u16 msi_index;
  919. u16 rsvd3; /* Padding */
  920. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  921. u8 reserved[128]; /* future expansion */
  922. } nx_hostrq_tx_ctx_t;
  923. typedef struct {
  924. u32 host_producer_crb; /* Crb to use */
  925. u32 interrupt_crb; /* Crb to use */
  926. } nx_cardrsp_cds_ring_t;
  927. typedef struct {
  928. u32 host_ctx_state; /* Starting state */
  929. u16 context_id; /* Handle for context */
  930. u8 phys_port; /* Physical id of port */
  931. u8 virt_port; /* Virtual/Logical id of port */
  932. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  933. u8 reserved[128]; /* future expansion */
  934. } nx_cardrsp_tx_ctx_t;
  935. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  936. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  937. /* CRB */
  938. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  939. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  940. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  941. #define NX_HOST_RDS_CRB_MODE_MAX 3
  942. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  943. #define NX_HOST_INT_CRB_MODE_SHARED 1
  944. #define NX_HOST_INT_CRB_MODE_NORX 2
  945. #define NX_HOST_INT_CRB_MODE_NOTX 3
  946. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  947. /* MAC */
  948. #define MC_COUNT_P2 16
  949. #define MC_COUNT_P3 38
  950. #define NETXEN_MAC_NOOP 0
  951. #define NETXEN_MAC_ADD 1
  952. #define NETXEN_MAC_DEL 2
  953. typedef struct nx_mac_list_s {
  954. struct nx_mac_list_s *next;
  955. uint8_t mac_addr[MAX_ADDR_LEN];
  956. } nx_mac_list_t;
  957. typedef struct {
  958. u64 qhdr;
  959. u64 req_hdr;
  960. u64 words[6];
  961. } nic_request_t;
  962. typedef struct {
  963. u8 op;
  964. u8 tag;
  965. u8 mac_addr[6];
  966. } nx_mac_req_t;
  967. #define NETXEN_NIC_MSI_ENABLED 0x02
  968. #define NETXEN_NIC_MSIX_ENABLED 0x04
  969. #define NETXEN_IS_MSI_FAMILY(adapter) \
  970. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  971. #define MSIX_ENTRIES_PER_ADAPTER 8
  972. #define NETXEN_MSIX_TBL_SPACE 8192
  973. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  974. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  975. struct netxen_dummy_dma {
  976. void *addr;
  977. dma_addr_t phys_addr;
  978. };
  979. struct netxen_adapter {
  980. struct netxen_hardware_context ahw;
  981. struct net_device *netdev;
  982. struct pci_dev *pdev;
  983. int pci_using_dac;
  984. struct napi_struct napi;
  985. struct net_device_stats net_stats;
  986. unsigned char mac_addr[ETH_ALEN];
  987. int mtu;
  988. int portnum;
  989. u8 physical_port;
  990. u16 tx_context_id;
  991. uint8_t mc_enabled;
  992. uint8_t max_mc_count;
  993. struct netxen_legacy_intr_set legacy_intr;
  994. u32 crb_intr_mask;
  995. struct work_struct watchdog_task;
  996. struct timer_list watchdog_timer;
  997. struct work_struct tx_timeout_task;
  998. u32 curr_window;
  999. u32 crb_win;
  1000. rwlock_t adapter_lock;
  1001. uint64_t dma_mask;
  1002. u32 cmd_producer;
  1003. __le32 *cmd_consumer;
  1004. u32 last_cmd_consumer;
  1005. u32 crb_addr_cmd_producer;
  1006. u32 crb_addr_cmd_consumer;
  1007. u32 max_tx_desc_count;
  1008. u32 max_rx_desc_count;
  1009. u32 max_jumbo_rx_desc_count;
  1010. u32 max_lro_rx_desc_count;
  1011. int max_rds_rings;
  1012. u32 flags;
  1013. u32 irq;
  1014. int driver_mismatch;
  1015. u32 temp;
  1016. u32 fw_major;
  1017. u8 msix_supported;
  1018. u8 max_possible_rss_rings;
  1019. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1020. struct netxen_adapter_stats stats;
  1021. u16 link_speed;
  1022. u16 link_duplex;
  1023. u16 state;
  1024. u16 link_autoneg;
  1025. int rx_csum;
  1026. int status;
  1027. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  1028. /*
  1029. * Receive instances. These can be either one per port,
  1030. * or one per peg, etc.
  1031. */
  1032. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  1033. int is_up;
  1034. struct netxen_dummy_dma dummy_dma;
  1035. /* Context interface shared between card and host */
  1036. struct netxen_ring_ctx *ctx_desc;
  1037. dma_addr_t ctx_desc_phys_addr;
  1038. int intr_scheme;
  1039. int msi_mode;
  1040. int (*enable_phy_interrupts) (struct netxen_adapter *);
  1041. int (*disable_phy_interrupts) (struct netxen_adapter *);
  1042. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  1043. int (*set_mtu) (struct netxen_adapter *, int);
  1044. int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  1045. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  1046. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  1047. int (*init_port) (struct netxen_adapter *, int);
  1048. void (*init_niu) (struct netxen_adapter *);
  1049. int (*stop_port) (struct netxen_adapter *);
  1050. int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
  1051. int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
  1052. int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
  1053. int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
  1054. int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
  1055. u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
  1056. void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
  1057. u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
  1058. unsigned long (*pci_set_window)(struct netxen_adapter *,
  1059. unsigned long long);
  1060. }; /* netxen_adapter structure */
  1061. /*
  1062. * NetXen dma watchdog control structure
  1063. *
  1064. * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
  1065. * Bit 1 : disable_request => 1 req disable dma watchdog
  1066. * Bit 2 : enable_request => 1 req enable dma watchdog
  1067. * Bit 3-31 : unused
  1068. */
  1069. #define netxen_set_dma_watchdog_disable_req(config_word) \
  1070. _netxen_set_bits(config_word, 1, 1, 1)
  1071. #define netxen_set_dma_watchdog_enable_req(config_word) \
  1072. _netxen_set_bits(config_word, 2, 1, 1)
  1073. #define netxen_get_dma_watchdog_enabled(config_word) \
  1074. ((config_word) & 0x1)
  1075. #define netxen_get_dma_watchdog_disabled(config_word) \
  1076. (((config_word) >> 1) & 0x1)
  1077. /* Max number of xmit producer threads that can run simultaneously */
  1078. #define MAX_XMIT_PRODUCERS 16
  1079. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  1080. ((adapter)->ahw.pci_base0 + (off))
  1081. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  1082. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  1083. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  1084. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  1085. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  1086. unsigned long off)
  1087. {
  1088. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1089. return (adapter->ahw.pci_base0 + off);
  1090. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1091. (off >= SECOND_PAGE_GROUP_START)) {
  1092. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  1093. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1094. (off >= THIRD_PAGE_GROUP_START)) {
  1095. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  1096. }
  1097. return NULL;
  1098. }
  1099. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  1100. unsigned long off)
  1101. {
  1102. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  1103. return adapter->ahw.pci_base0;
  1104. } else if ((off < SECOND_PAGE_GROUP_END) &&
  1105. (off >= SECOND_PAGE_GROUP_START)) {
  1106. return adapter->ahw.pci_base1;
  1107. } else if ((off < THIRD_PAGE_GROUP_END) &&
  1108. (off >= THIRD_PAGE_GROUP_START)) {
  1109. return adapter->ahw.pci_base2;
  1110. }
  1111. return NULL;
  1112. }
  1113. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1114. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1115. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1116. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1117. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  1118. __u32 * readval);
  1119. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  1120. long reg, __u32 val);
  1121. /* Functions available from netxen_nic_hw.c */
  1122. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  1123. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  1124. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  1125. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  1126. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  1127. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  1128. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
  1129. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
  1130. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
  1131. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1132. int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1133. ulong off, void *data, int len);
  1134. int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1135. ulong off, void *data, int len);
  1136. int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1137. u64 off, void *data, int size);
  1138. int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1139. u64 off, void *data, int size);
  1140. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1141. u64 off, u32 data);
  1142. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
  1143. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1144. u64 off, u32 data);
  1145. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
  1146. unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1147. unsigned long long addr);
  1148. void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
  1149. u32 wndw);
  1150. int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1151. ulong off, void *data, int len);
  1152. int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1153. ulong off, void *data, int len);
  1154. int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1155. u64 off, void *data, int size);
  1156. int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1157. u64 off, void *data, int size);
  1158. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1159. unsigned long off, int data);
  1160. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1161. u64 off, u32 data);
  1162. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
  1163. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1164. u64 off, u32 data);
  1165. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
  1166. unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1167. unsigned long long addr);
  1168. /* Functions from netxen_nic_init.c */
  1169. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  1170. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  1171. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1172. int netxen_receive_peg_ready(struct netxen_adapter *adapter);
  1173. int netxen_load_firmware(struct netxen_adapter *adapter);
  1174. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  1175. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1176. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1177. u8 *bytes, size_t size);
  1178. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1179. u8 *bytes, size_t size);
  1180. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1181. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1182. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1183. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1184. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1185. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1186. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1187. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1188. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1189. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1190. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1191. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1192. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  1193. int netxen_init_firmware(struct netxen_adapter *adapter);
  1194. void netxen_tso_check(struct netxen_adapter *adapter,
  1195. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  1196. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1197. void netxen_watchdog_task(struct work_struct *work);
  1198. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  1199. u32 ringid);
  1200. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1201. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  1202. void netxen_nic_set_multi(struct net_device *netdev);
  1203. u32 nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, u32 mtu);
  1204. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1205. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  1206. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  1207. /*
  1208. * NetXen Board information
  1209. */
  1210. #define NETXEN_MAX_SHORT_NAME 32
  1211. struct netxen_brdinfo {
  1212. netxen_brdtype_t brdtype; /* type of board */
  1213. long ports; /* max no of physical ports */
  1214. char short_name[NETXEN_MAX_SHORT_NAME];
  1215. };
  1216. static const struct netxen_brdinfo netxen_boards[] = {
  1217. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1218. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1219. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1220. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1221. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1222. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1223. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1224. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1225. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1226. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1227. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1228. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1229. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1230. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1231. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "Quad GB - March Madness"},
  1232. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1233. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1234. };
  1235. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1236. static inline void get_brd_name_by_type(u32 type, char *name)
  1237. {
  1238. int i, found = 0;
  1239. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1240. if (netxen_boards[i].brdtype == type) {
  1241. strcpy(name, netxen_boards[i].short_name);
  1242. found = 1;
  1243. break;
  1244. }
  1245. }
  1246. if (!found)
  1247. name = "Unknown";
  1248. }
  1249. static inline int
  1250. dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
  1251. {
  1252. u32 ctrl;
  1253. /* check if already inactive */
  1254. if (adapter->hw_read_wx(adapter,
  1255. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1256. printk(KERN_ERR "failed to read dma watchdog status\n");
  1257. if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
  1258. return 1;
  1259. /* Send the disable request */
  1260. netxen_set_dma_watchdog_disable_req(ctrl);
  1261. netxen_crb_writelit_adapter(adapter,
  1262. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1263. return 0;
  1264. }
  1265. static inline int
  1266. dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
  1267. {
  1268. u32 ctrl;
  1269. if (adapter->hw_read_wx(adapter,
  1270. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1271. printk(KERN_ERR "failed to read dma watchdog status\n");
  1272. return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
  1273. }
  1274. static inline int
  1275. dma_watchdog_wakeup(struct netxen_adapter *adapter)
  1276. {
  1277. u32 ctrl;
  1278. if (adapter->hw_read_wx(adapter,
  1279. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
  1280. printk(KERN_ERR "failed to read dma watchdog status\n");
  1281. if (netxen_get_dma_watchdog_enabled(ctrl))
  1282. return 1;
  1283. /* send the wakeup request */
  1284. netxen_set_dma_watchdog_enable_req(ctrl);
  1285. netxen_crb_writelit_adapter(adapter,
  1286. NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
  1287. return 0;
  1288. }
  1289. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1290. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 mac[]);
  1291. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1292. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1293. int *valp);
  1294. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1295. #endif /* __NETXEN_NIC_H_ */