i915_drv.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <drm/intel-gtt.h>
  36. /* General customization:
  37. */
  38. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  39. #define DRIVER_NAME "i915"
  40. #define DRIVER_DESC "Intel Graphics"
  41. #define DRIVER_DATE "20080730"
  42. enum pipe {
  43. PIPE_A = 0,
  44. PIPE_B,
  45. };
  46. enum plane {
  47. PLANE_A = 0,
  48. PLANE_B,
  49. };
  50. #define I915_NUM_PIPE 2
  51. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  52. /* Interface history:
  53. *
  54. * 1.1: Original.
  55. * 1.2: Add Power Management
  56. * 1.3: Add vblank support
  57. * 1.4: Fix cmdbuffer path, add heap destroy
  58. * 1.5: Add vblank pipe configuration
  59. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  60. * - Support vertical blank on secondary display pipe
  61. */
  62. #define DRIVER_MAJOR 1
  63. #define DRIVER_MINOR 6
  64. #define DRIVER_PATCHLEVEL 0
  65. #define WATCH_COHERENCY 0
  66. #define WATCH_BUF 0
  67. #define WATCH_EXEC 0
  68. #define WATCH_LRU 0
  69. #define WATCH_RELOC 0
  70. #define WATCH_INACTIVE 0
  71. #define WATCH_PWRITE 0
  72. #define I915_GEM_PHYS_CURSOR_0 1
  73. #define I915_GEM_PHYS_CURSOR_1 2
  74. #define I915_GEM_PHYS_OVERLAY_REGS 3
  75. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  76. struct drm_i915_gem_phys_object {
  77. int id;
  78. struct page **page_list;
  79. drm_dma_handle_t *handle;
  80. struct drm_gem_object *cur_obj;
  81. };
  82. struct mem_block {
  83. struct mem_block *next;
  84. struct mem_block *prev;
  85. int start;
  86. int size;
  87. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  88. };
  89. struct opregion_header;
  90. struct opregion_acpi;
  91. struct opregion_swsci;
  92. struct opregion_asle;
  93. struct intel_opregion {
  94. struct opregion_header *header;
  95. struct opregion_acpi *acpi;
  96. struct opregion_swsci *swsci;
  97. struct opregion_asle *asle;
  98. void *vbt;
  99. };
  100. #define OPREGION_SIZE (8*1024)
  101. struct intel_overlay;
  102. struct intel_overlay_error_state;
  103. struct drm_i915_master_private {
  104. drm_local_map_t *sarea;
  105. struct _drm_i915_sarea *sarea_priv;
  106. };
  107. #define I915_FENCE_REG_NONE -1
  108. struct drm_i915_fence_reg {
  109. struct drm_gem_object *obj;
  110. struct list_head lru_list;
  111. };
  112. struct sdvo_device_mapping {
  113. u8 dvo_port;
  114. u8 slave_addr;
  115. u8 dvo_wiring;
  116. u8 initialized;
  117. u8 ddc_pin;
  118. };
  119. struct drm_i915_error_state {
  120. u32 eir;
  121. u32 pgtbl_er;
  122. u32 pipeastat;
  123. u32 pipebstat;
  124. u32 ipeir;
  125. u32 ipehr;
  126. u32 instdone;
  127. u32 acthd;
  128. u32 instpm;
  129. u32 instps;
  130. u32 instdone1;
  131. u32 seqno;
  132. u64 bbaddr;
  133. struct timeval time;
  134. struct drm_i915_error_object {
  135. int page_count;
  136. u32 gtt_offset;
  137. u32 *pages[0];
  138. } *ringbuffer, *batchbuffer[2];
  139. struct drm_i915_error_buffer {
  140. size_t size;
  141. u32 name;
  142. u32 seqno;
  143. u32 gtt_offset;
  144. u32 read_domains;
  145. u32 write_domain;
  146. u32 fence_reg;
  147. s32 pinned:2;
  148. u32 tiling:2;
  149. u32 dirty:1;
  150. u32 purgeable:1;
  151. } *active_bo;
  152. u32 active_bo_count;
  153. struct intel_overlay_error_state *overlay;
  154. };
  155. struct drm_i915_display_funcs {
  156. void (*dpms)(struct drm_crtc *crtc, int mode);
  157. bool (*fbc_enabled)(struct drm_device *dev);
  158. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  159. void (*disable_fbc)(struct drm_device *dev);
  160. int (*get_display_clock_speed)(struct drm_device *dev);
  161. int (*get_fifo_size)(struct drm_device *dev, int plane);
  162. void (*update_wm)(struct drm_device *dev, int planea_clock,
  163. int planeb_clock, int sr_hdisplay, int sr_htotal,
  164. int pixel_size);
  165. /* clock updates for mode set */
  166. /* cursor updates */
  167. /* render clock increase/decrease */
  168. /* display clock increase/decrease */
  169. /* pll clock increase/decrease */
  170. /* clock gating init */
  171. };
  172. struct intel_device_info {
  173. u8 gen;
  174. u8 is_mobile : 1;
  175. u8 is_i8xx : 1;
  176. u8 is_i85x : 1;
  177. u8 is_i915g : 1;
  178. u8 is_i9xx : 1;
  179. u8 is_i945gm : 1;
  180. u8 is_i965g : 1;
  181. u8 is_i965gm : 1;
  182. u8 is_g33 : 1;
  183. u8 need_gfx_hws : 1;
  184. u8 is_g4x : 1;
  185. u8 is_pineview : 1;
  186. u8 is_broadwater : 1;
  187. u8 is_crestline : 1;
  188. u8 is_ironlake : 1;
  189. u8 has_fbc : 1;
  190. u8 has_rc6 : 1;
  191. u8 has_pipe_cxsr : 1;
  192. u8 has_hotplug : 1;
  193. u8 cursor_needs_physical : 1;
  194. u8 has_overlay : 1;
  195. u8 overlay_needs_physical : 1;
  196. };
  197. enum no_fbc_reason {
  198. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  199. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  200. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  201. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  202. FBC_BAD_PLANE, /* fbc not supported on plane */
  203. FBC_NOT_TILED, /* buffer not tiled */
  204. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  205. };
  206. enum intel_pch {
  207. PCH_IBX, /* Ibexpeak PCH */
  208. PCH_CPT, /* Cougarpoint PCH */
  209. };
  210. #define QUIRK_PIPEA_FORCE (1<<0)
  211. struct intel_fbdev;
  212. typedef struct drm_i915_private {
  213. struct drm_device *dev;
  214. const struct intel_device_info *info;
  215. int has_gem;
  216. void __iomem *regs;
  217. struct pci_dev *bridge_dev;
  218. struct intel_ring_buffer render_ring;
  219. struct intel_ring_buffer bsd_ring;
  220. uint32_t next_seqno;
  221. drm_dma_handle_t *status_page_dmah;
  222. void *seqno_page;
  223. dma_addr_t dma_status_page;
  224. uint32_t counter;
  225. unsigned int seqno_gfx_addr;
  226. drm_local_map_t hws_map;
  227. struct drm_gem_object *seqno_obj;
  228. struct drm_gem_object *pwrctx;
  229. struct drm_gem_object *renderctx;
  230. struct resource mch_res;
  231. unsigned int cpp;
  232. int back_offset;
  233. int front_offset;
  234. int current_page;
  235. int page_flipping;
  236. #define I915_DEBUG_READ (1<<0)
  237. #define I915_DEBUG_WRITE (1<<1)
  238. unsigned long debug_flags;
  239. wait_queue_head_t irq_queue;
  240. atomic_t irq_received;
  241. /** Protects user_irq_refcount and irq_mask_reg */
  242. spinlock_t user_irq_lock;
  243. u32 trace_irq_seqno;
  244. /** Cached value of IMR to avoid reads in updating the bitfield */
  245. u32 irq_mask_reg;
  246. u32 pipestat[2];
  247. /** splitted irq regs for graphics and display engine on Ironlake,
  248. irq_mask_reg is still used for display irq. */
  249. u32 gt_irq_mask_reg;
  250. u32 gt_irq_enable_reg;
  251. u32 de_irq_enable_reg;
  252. u32 pch_irq_mask_reg;
  253. u32 pch_irq_enable_reg;
  254. u32 hotplug_supported_mask;
  255. struct work_struct hotplug_work;
  256. int tex_lru_log_granularity;
  257. int allow_batchbuffer;
  258. struct mem_block *agp_heap;
  259. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  260. int vblank_pipe;
  261. int num_pipe;
  262. /* For hangcheck timer */
  263. #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
  264. struct timer_list hangcheck_timer;
  265. int hangcheck_count;
  266. uint32_t last_acthd;
  267. uint32_t last_instdone;
  268. uint32_t last_instdone1;
  269. unsigned long cfb_size;
  270. unsigned long cfb_pitch;
  271. unsigned long cfb_offset;
  272. int cfb_fence;
  273. int cfb_plane;
  274. int cfb_y;
  275. int irq_enabled;
  276. struct intel_opregion opregion;
  277. /* overlay */
  278. struct intel_overlay *overlay;
  279. /* LVDS info */
  280. int backlight_level; /* restore backlight to this value */
  281. bool panel_wants_dither;
  282. struct drm_display_mode *panel_fixed_mode;
  283. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  284. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  285. /* Feature bits from the VBIOS */
  286. unsigned int int_tv_support:1;
  287. unsigned int lvds_dither:1;
  288. unsigned int lvds_vbt:1;
  289. unsigned int int_crt_support:1;
  290. unsigned int lvds_use_ssc:1;
  291. unsigned int edp_support:1;
  292. int lvds_ssc_freq;
  293. int edp_bpp;
  294. struct notifier_block lid_notifier;
  295. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  296. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  297. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  298. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  299. unsigned int fsb_freq, mem_freq, is_ddr3;
  300. spinlock_t error_lock;
  301. struct drm_i915_error_state *first_error;
  302. struct work_struct error_work;
  303. struct workqueue_struct *wq;
  304. /* Display functions */
  305. struct drm_i915_display_funcs display;
  306. /* PCH chipset type */
  307. enum intel_pch pch_type;
  308. unsigned long quirks;
  309. /* Register state */
  310. bool modeset_on_lid;
  311. u8 saveLBB;
  312. u32 saveDSPACNTR;
  313. u32 saveDSPBCNTR;
  314. u32 saveDSPARB;
  315. u32 saveHWS;
  316. u32 savePIPEACONF;
  317. u32 savePIPEBCONF;
  318. u32 savePIPEASRC;
  319. u32 savePIPEBSRC;
  320. u32 saveFPA0;
  321. u32 saveFPA1;
  322. u32 saveDPLL_A;
  323. u32 saveDPLL_A_MD;
  324. u32 saveHTOTAL_A;
  325. u32 saveHBLANK_A;
  326. u32 saveHSYNC_A;
  327. u32 saveVTOTAL_A;
  328. u32 saveVBLANK_A;
  329. u32 saveVSYNC_A;
  330. u32 saveBCLRPAT_A;
  331. u32 saveTRANSACONF;
  332. u32 saveTRANS_HTOTAL_A;
  333. u32 saveTRANS_HBLANK_A;
  334. u32 saveTRANS_HSYNC_A;
  335. u32 saveTRANS_VTOTAL_A;
  336. u32 saveTRANS_VBLANK_A;
  337. u32 saveTRANS_VSYNC_A;
  338. u32 savePIPEASTAT;
  339. u32 saveDSPASTRIDE;
  340. u32 saveDSPASIZE;
  341. u32 saveDSPAPOS;
  342. u32 saveDSPAADDR;
  343. u32 saveDSPASURF;
  344. u32 saveDSPATILEOFF;
  345. u32 savePFIT_PGM_RATIOS;
  346. u32 saveBLC_HIST_CTL;
  347. u32 saveBLC_PWM_CTL;
  348. u32 saveBLC_PWM_CTL2;
  349. u32 saveBLC_CPU_PWM_CTL;
  350. u32 saveBLC_CPU_PWM_CTL2;
  351. u32 saveFPB0;
  352. u32 saveFPB1;
  353. u32 saveDPLL_B;
  354. u32 saveDPLL_B_MD;
  355. u32 saveHTOTAL_B;
  356. u32 saveHBLANK_B;
  357. u32 saveHSYNC_B;
  358. u32 saveVTOTAL_B;
  359. u32 saveVBLANK_B;
  360. u32 saveVSYNC_B;
  361. u32 saveBCLRPAT_B;
  362. u32 saveTRANSBCONF;
  363. u32 saveTRANS_HTOTAL_B;
  364. u32 saveTRANS_HBLANK_B;
  365. u32 saveTRANS_HSYNC_B;
  366. u32 saveTRANS_VTOTAL_B;
  367. u32 saveTRANS_VBLANK_B;
  368. u32 saveTRANS_VSYNC_B;
  369. u32 savePIPEBSTAT;
  370. u32 saveDSPBSTRIDE;
  371. u32 saveDSPBSIZE;
  372. u32 saveDSPBPOS;
  373. u32 saveDSPBADDR;
  374. u32 saveDSPBSURF;
  375. u32 saveDSPBTILEOFF;
  376. u32 saveVGA0;
  377. u32 saveVGA1;
  378. u32 saveVGA_PD;
  379. u32 saveVGACNTRL;
  380. u32 saveADPA;
  381. u32 saveLVDS;
  382. u32 savePP_ON_DELAYS;
  383. u32 savePP_OFF_DELAYS;
  384. u32 saveDVOA;
  385. u32 saveDVOB;
  386. u32 saveDVOC;
  387. u32 savePP_ON;
  388. u32 savePP_OFF;
  389. u32 savePP_CONTROL;
  390. u32 savePP_DIVISOR;
  391. u32 savePFIT_CONTROL;
  392. u32 save_palette_a[256];
  393. u32 save_palette_b[256];
  394. u32 saveDPFC_CB_BASE;
  395. u32 saveFBC_CFB_BASE;
  396. u32 saveFBC_LL_BASE;
  397. u32 saveFBC_CONTROL;
  398. u32 saveFBC_CONTROL2;
  399. u32 saveIER;
  400. u32 saveIIR;
  401. u32 saveIMR;
  402. u32 saveDEIER;
  403. u32 saveDEIMR;
  404. u32 saveGTIER;
  405. u32 saveGTIMR;
  406. u32 saveFDI_RXA_IMR;
  407. u32 saveFDI_RXB_IMR;
  408. u32 saveCACHE_MODE_0;
  409. u32 saveMI_ARB_STATE;
  410. u32 saveSWF0[16];
  411. u32 saveSWF1[16];
  412. u32 saveSWF2[3];
  413. u8 saveMSR;
  414. u8 saveSR[8];
  415. u8 saveGR[25];
  416. u8 saveAR_INDEX;
  417. u8 saveAR[21];
  418. u8 saveDACMASK;
  419. u8 saveCR[37];
  420. uint64_t saveFENCE[16];
  421. u32 saveCURACNTR;
  422. u32 saveCURAPOS;
  423. u32 saveCURABASE;
  424. u32 saveCURBCNTR;
  425. u32 saveCURBPOS;
  426. u32 saveCURBBASE;
  427. u32 saveCURSIZE;
  428. u32 saveDP_B;
  429. u32 saveDP_C;
  430. u32 saveDP_D;
  431. u32 savePIPEA_GMCH_DATA_M;
  432. u32 savePIPEB_GMCH_DATA_M;
  433. u32 savePIPEA_GMCH_DATA_N;
  434. u32 savePIPEB_GMCH_DATA_N;
  435. u32 savePIPEA_DP_LINK_M;
  436. u32 savePIPEB_DP_LINK_M;
  437. u32 savePIPEA_DP_LINK_N;
  438. u32 savePIPEB_DP_LINK_N;
  439. u32 saveFDI_RXA_CTL;
  440. u32 saveFDI_TXA_CTL;
  441. u32 saveFDI_RXB_CTL;
  442. u32 saveFDI_TXB_CTL;
  443. u32 savePFA_CTL_1;
  444. u32 savePFB_CTL_1;
  445. u32 savePFA_WIN_SZ;
  446. u32 savePFB_WIN_SZ;
  447. u32 savePFA_WIN_POS;
  448. u32 savePFB_WIN_POS;
  449. u32 savePCH_DREF_CONTROL;
  450. u32 saveDISP_ARB_CTL;
  451. u32 savePIPEA_DATA_M1;
  452. u32 savePIPEA_DATA_N1;
  453. u32 savePIPEA_LINK_M1;
  454. u32 savePIPEA_LINK_N1;
  455. u32 savePIPEB_DATA_M1;
  456. u32 savePIPEB_DATA_N1;
  457. u32 savePIPEB_LINK_M1;
  458. u32 savePIPEB_LINK_N1;
  459. u32 saveMCHBAR_RENDER_STANDBY;
  460. struct {
  461. /** Bridge to intel-gtt-ko */
  462. struct intel_gtt *gtt;
  463. /** Memory allocator for GTT stolen memory */
  464. struct drm_mm vram;
  465. /** Memory allocator for GTT */
  466. struct drm_mm gtt_space;
  467. struct io_mapping *gtt_mapping;
  468. int gtt_mtrr;
  469. /**
  470. * Membership on list of all loaded devices, used to evict
  471. * inactive buffers under memory pressure.
  472. *
  473. * Modifications should only be done whilst holding the
  474. * shrink_list_lock spinlock.
  475. */
  476. struct list_head shrink_list;
  477. /**
  478. * List of objects which are not in the ringbuffer but which
  479. * still have a write_domain which needs to be flushed before
  480. * unbinding.
  481. *
  482. * last_rendering_seqno is 0 while an object is in this list.
  483. *
  484. * A reference is held on the buffer while on this list.
  485. */
  486. struct list_head flushing_list;
  487. /**
  488. * List of objects currently pending a GPU write flush.
  489. *
  490. * All elements on this list will belong to either the
  491. * active_list or flushing_list, last_rendering_seqno can
  492. * be used to differentiate between the two elements.
  493. */
  494. struct list_head gpu_write_list;
  495. /**
  496. * LRU list of objects which are not in the ringbuffer and
  497. * are ready to unbind, but are still in the GTT.
  498. *
  499. * last_rendering_seqno is 0 while an object is in this list.
  500. *
  501. * A reference is not held on the buffer while on this list,
  502. * as merely being GTT-bound shouldn't prevent its being
  503. * freed, and we'll pull it off the list in the free path.
  504. */
  505. struct list_head inactive_list;
  506. /** LRU list of objects with fence regs on them. */
  507. struct list_head fence_list;
  508. /**
  509. * List of objects currently pending being freed.
  510. *
  511. * These objects are no longer in use, but due to a signal
  512. * we were prevented from freeing them at the appointed time.
  513. */
  514. struct list_head deferred_free_list;
  515. /**
  516. * We leave the user IRQ off as much as possible,
  517. * but this means that requests will finish and never
  518. * be retired once the system goes idle. Set a timer to
  519. * fire periodically while the ring is running. When it
  520. * fires, go retire requests.
  521. */
  522. struct delayed_work retire_work;
  523. /**
  524. * Waiting sequence number, if any
  525. */
  526. uint32_t waiting_gem_seqno;
  527. /**
  528. * Last seq seen at irq time
  529. */
  530. uint32_t irq_gem_seqno;
  531. /**
  532. * Flag if the X Server, and thus DRM, is not currently in
  533. * control of the device.
  534. *
  535. * This is set between LeaveVT and EnterVT. It needs to be
  536. * replaced with a semaphore. It also needs to be
  537. * transitioned away from for kernel modesetting.
  538. */
  539. int suspended;
  540. /**
  541. * Flag if the hardware appears to be wedged.
  542. *
  543. * This is set when attempts to idle the device timeout.
  544. * It prevents command submission from occuring and makes
  545. * every pending request fail
  546. */
  547. atomic_t wedged;
  548. /** Bit 6 swizzling required for X tiling */
  549. uint32_t bit_6_swizzle_x;
  550. /** Bit 6 swizzling required for Y tiling */
  551. uint32_t bit_6_swizzle_y;
  552. /* storage for physical objects */
  553. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  554. } mm;
  555. struct sdvo_device_mapping sdvo_mappings[2];
  556. /* indicate whether the LVDS_BORDER should be enabled or not */
  557. unsigned int lvds_border_bits;
  558. /* Panel fitter placement and size for Ironlake+ */
  559. u32 pch_pf_pos, pch_pf_size;
  560. struct drm_crtc *plane_to_crtc_mapping[2];
  561. struct drm_crtc *pipe_to_crtc_mapping[2];
  562. wait_queue_head_t pending_flip_queue;
  563. bool flip_pending_is_done;
  564. /* Reclocking support */
  565. bool render_reclock_avail;
  566. bool lvds_downclock_avail;
  567. /* indicates the reduced downclock for LVDS*/
  568. int lvds_downclock;
  569. struct work_struct idle_work;
  570. struct timer_list idle_timer;
  571. bool busy;
  572. u16 orig_clock;
  573. int child_dev_num;
  574. struct child_device_config *child_dev;
  575. struct drm_connector *int_lvds_connector;
  576. bool mchbar_need_disable;
  577. u8 cur_delay;
  578. u8 min_delay;
  579. u8 max_delay;
  580. u8 fmax;
  581. u8 fstart;
  582. u64 last_count1;
  583. unsigned long last_time1;
  584. u64 last_count2;
  585. struct timespec last_time2;
  586. unsigned long gfx_power;
  587. int c_m;
  588. int r_t;
  589. u8 corr;
  590. spinlock_t *mchdev_lock;
  591. enum no_fbc_reason no_fbc_reason;
  592. struct drm_mm_node *compressed_fb;
  593. struct drm_mm_node *compressed_llb;
  594. /* list of fbdev register on this device */
  595. struct intel_fbdev *fbdev;
  596. } drm_i915_private_t;
  597. /** driver private structure attached to each drm_gem_object */
  598. struct drm_i915_gem_object {
  599. struct drm_gem_object base;
  600. /** Current space allocated to this object in the GTT, if any. */
  601. struct drm_mm_node *gtt_space;
  602. /** This object's place on the active/flushing/inactive lists */
  603. struct list_head list;
  604. /** This object's place on GPU write list */
  605. struct list_head gpu_write_list;
  606. /** This object's place on eviction list */
  607. struct list_head evict_list;
  608. /**
  609. * This is set if the object is on the active or flushing lists
  610. * (has pending rendering), and is not set if it's on inactive (ready
  611. * to be unbound).
  612. */
  613. unsigned int active : 1;
  614. /**
  615. * This is set if the object has been written to since last bound
  616. * to the GTT
  617. */
  618. unsigned int dirty : 1;
  619. /**
  620. * Fence register bits (if any) for this object. Will be set
  621. * as needed when mapped into the GTT.
  622. * Protected by dev->struct_mutex.
  623. *
  624. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  625. */
  626. signed int fence_reg : 5;
  627. /**
  628. * Used for checking the object doesn't appear more than once
  629. * in an execbuffer object list.
  630. */
  631. unsigned int in_execbuffer : 1;
  632. /**
  633. * Advice: are the backing pages purgeable?
  634. */
  635. unsigned int madv : 2;
  636. /**
  637. * Refcount for the pages array. With the current locking scheme, there
  638. * are at most two concurrent users: Binding a bo to the gtt and
  639. * pwrite/pread using physical addresses. So two bits for a maximum
  640. * of two users are enough.
  641. */
  642. unsigned int pages_refcount : 2;
  643. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  644. /**
  645. * Current tiling mode for the object.
  646. */
  647. unsigned int tiling_mode : 2;
  648. /** How many users have pinned this object in GTT space. The following
  649. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  650. * (via user_pin_count), execbuffer (objects are not allowed multiple
  651. * times for the same batchbuffer), and the framebuffer code. When
  652. * switching/pageflipping, the framebuffer code has at most two buffers
  653. * pinned per crtc.
  654. *
  655. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  656. * bits with absolutely no headroom. So use 4 bits. */
  657. unsigned int pin_count : 4;
  658. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  659. /** AGP memory structure for our GTT binding. */
  660. DRM_AGP_MEM *agp_mem;
  661. struct page **pages;
  662. /**
  663. * Current offset of the object in GTT space.
  664. *
  665. * This is the same as gtt_space->start
  666. */
  667. uint32_t gtt_offset;
  668. /* Which ring is refering to is this object */
  669. struct intel_ring_buffer *ring;
  670. /**
  671. * Fake offset for use by mmap(2)
  672. */
  673. uint64_t mmap_offset;
  674. /** Breadcrumb of last rendering to the buffer. */
  675. uint32_t last_rendering_seqno;
  676. /** Current tiling stride for the object, if it's tiled. */
  677. uint32_t stride;
  678. /** Record of address bit 17 of each page at last unbind. */
  679. unsigned long *bit_17;
  680. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  681. uint32_t agp_type;
  682. /**
  683. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  684. * flags which individual pages are valid.
  685. */
  686. uint8_t *page_cpu_valid;
  687. /** User space pin count and filp owning the pin */
  688. uint32_t user_pin_count;
  689. struct drm_file *pin_filp;
  690. /** for phy allocated objects */
  691. struct drm_i915_gem_phys_object *phys_obj;
  692. /**
  693. * Number of crtcs where this object is currently the fb, but
  694. * will be page flipped away on the next vblank. When it
  695. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  696. */
  697. atomic_t pending_flip;
  698. };
  699. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  700. /**
  701. * Request queue structure.
  702. *
  703. * The request queue allows us to note sequence numbers that have been emitted
  704. * and may be associated with active buffers to be retired.
  705. *
  706. * By keeping this list, we can avoid having to do questionable
  707. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  708. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  709. */
  710. struct drm_i915_gem_request {
  711. /** On Which ring this request was generated */
  712. struct intel_ring_buffer *ring;
  713. /** GEM sequence number associated with this request. */
  714. uint32_t seqno;
  715. /** Time at which this request was emitted, in jiffies. */
  716. unsigned long emitted_jiffies;
  717. /** global list entry for this request */
  718. struct list_head list;
  719. /** file_priv list entry for this request */
  720. struct list_head client_list;
  721. };
  722. struct drm_i915_file_private {
  723. struct {
  724. struct list_head request_list;
  725. } mm;
  726. };
  727. enum intel_chip_family {
  728. CHIP_I8XX = 0x01,
  729. CHIP_I9XX = 0x02,
  730. CHIP_I915 = 0x04,
  731. CHIP_I965 = 0x08,
  732. };
  733. extern struct drm_ioctl_desc i915_ioctls[];
  734. extern int i915_max_ioctl;
  735. extern unsigned int i915_fbpercrtc;
  736. extern unsigned int i915_powersave;
  737. extern unsigned int i915_lvds_downclock;
  738. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  739. extern int i915_resume(struct drm_device *dev);
  740. extern void i915_save_display(struct drm_device *dev);
  741. extern void i915_restore_display(struct drm_device *dev);
  742. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  743. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  744. /* i915_dma.c */
  745. extern void i915_kernel_lost_context(struct drm_device * dev);
  746. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  747. extern int i915_driver_unload(struct drm_device *);
  748. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  749. extern void i915_driver_lastclose(struct drm_device * dev);
  750. extern void i915_driver_preclose(struct drm_device *dev,
  751. struct drm_file *file_priv);
  752. extern void i915_driver_postclose(struct drm_device *dev,
  753. struct drm_file *file_priv);
  754. extern int i915_driver_device_is_agp(struct drm_device * dev);
  755. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  756. unsigned long arg);
  757. extern int i915_emit_box(struct drm_device *dev,
  758. struct drm_clip_rect *boxes,
  759. int i, int DR1, int DR4);
  760. extern int i965_reset(struct drm_device *dev, u8 flags);
  761. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  762. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  763. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  764. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  765. /* i915_irq.c */
  766. void i915_hangcheck_elapsed(unsigned long data);
  767. extern int i915_irq_emit(struct drm_device *dev, void *data,
  768. struct drm_file *file_priv);
  769. extern int i915_irq_wait(struct drm_device *dev, void *data,
  770. struct drm_file *file_priv);
  771. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  772. extern void i915_enable_interrupt (struct drm_device *dev);
  773. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  774. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  775. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  776. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  777. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  778. struct drm_file *file_priv);
  779. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  780. struct drm_file *file_priv);
  781. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  782. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  783. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  784. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  785. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  786. struct drm_file *file_priv);
  787. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  788. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  789. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  790. u32 mask);
  791. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  792. u32 mask);
  793. void
  794. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  795. void
  796. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  797. void intel_enable_asle (struct drm_device *dev);
  798. #ifdef CONFIG_DEBUG_FS
  799. extern void i915_destroy_error_state(struct drm_device *dev);
  800. #else
  801. #define i915_destroy_error_state(x)
  802. #endif
  803. /* i915_mem.c */
  804. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  805. struct drm_file *file_priv);
  806. extern int i915_mem_free(struct drm_device *dev, void *data,
  807. struct drm_file *file_priv);
  808. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  809. struct drm_file *file_priv);
  810. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv);
  812. extern void i915_mem_takedown(struct mem_block **heap);
  813. extern void i915_mem_release(struct drm_device * dev,
  814. struct drm_file *file_priv, struct mem_block *heap);
  815. /* i915_gem.c */
  816. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  817. struct drm_file *file_priv);
  818. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  819. struct drm_file *file_priv);
  820. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  821. struct drm_file *file_priv);
  822. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  823. struct drm_file *file_priv);
  824. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  825. struct drm_file *file_priv);
  826. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  827. struct drm_file *file_priv);
  828. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  829. struct drm_file *file_priv);
  830. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  831. struct drm_file *file_priv);
  832. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  833. struct drm_file *file_priv);
  834. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  835. struct drm_file *file_priv);
  836. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  837. struct drm_file *file_priv);
  838. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  839. struct drm_file *file_priv);
  840. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  841. struct drm_file *file_priv);
  842. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *file_priv);
  844. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  845. struct drm_file *file_priv);
  846. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  847. struct drm_file *file_priv);
  848. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  849. struct drm_file *file_priv);
  850. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  851. struct drm_file *file_priv);
  852. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  853. struct drm_file *file_priv);
  854. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  855. struct drm_file *file_priv);
  856. void i915_gem_load(struct drm_device *dev);
  857. int i915_gem_init_object(struct drm_gem_object *obj);
  858. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  859. size_t size);
  860. void i915_gem_free_object(struct drm_gem_object *obj);
  861. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  862. void i915_gem_object_unpin(struct drm_gem_object *obj);
  863. int i915_gem_object_unbind(struct drm_gem_object *obj);
  864. void i915_gem_release_mmap(struct drm_gem_object *obj);
  865. void i915_gem_lastclose(struct drm_device *dev);
  866. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  867. struct intel_ring_buffer *ring);
  868. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  869. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  870. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  871. void i915_gem_retire_requests(struct drm_device *dev);
  872. void i915_gem_clflush_object(struct drm_gem_object *obj);
  873. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  874. uint32_t read_domains,
  875. uint32_t write_domain);
  876. int i915_gem_init_ringbuffer(struct drm_device *dev);
  877. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  878. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  879. unsigned long end);
  880. int i915_gpu_idle(struct drm_device *dev);
  881. int i915_gem_idle(struct drm_device *dev);
  882. uint32_t i915_add_request(struct drm_device *dev,
  883. struct drm_file *file_priv,
  884. struct drm_i915_gem_request *request,
  885. struct intel_ring_buffer *ring);
  886. int i915_do_wait_request(struct drm_device *dev,
  887. uint32_t seqno,
  888. bool interruptible,
  889. struct intel_ring_buffer *ring);
  890. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  891. void i915_gem_process_flushing_list(struct drm_device *dev,
  892. uint32_t flush_domains,
  893. struct intel_ring_buffer *ring);
  894. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  895. int write);
  896. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  897. bool pipelined);
  898. int i915_gem_attach_phys_object(struct drm_device *dev,
  899. struct drm_gem_object *obj,
  900. int id,
  901. int align);
  902. void i915_gem_detach_phys_object(struct drm_device *dev,
  903. struct drm_gem_object *obj);
  904. void i915_gem_free_all_phys_object(struct drm_device *dev);
  905. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  906. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  907. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  908. void i915_gem_shrinker_init(void);
  909. void i915_gem_shrinker_exit(void);
  910. /* i915_gem_evict.c */
  911. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  912. int i915_gem_evict_everything(struct drm_device *dev);
  913. int i915_gem_evict_inactive(struct drm_device *dev);
  914. /* i915_gem_tiling.c */
  915. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  916. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  917. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  918. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  919. int tiling_mode);
  920. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  921. int tiling_mode);
  922. /* i915_gem_debug.c */
  923. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  924. const char *where, uint32_t mark);
  925. #if WATCH_INACTIVE
  926. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  927. #else
  928. #define i915_verify_inactive(dev, file, line)
  929. #endif
  930. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  931. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  932. const char *where, uint32_t mark);
  933. void i915_dump_lru(struct drm_device *dev, const char *where);
  934. /* i915_debugfs.c */
  935. int i915_debugfs_init(struct drm_minor *minor);
  936. void i915_debugfs_cleanup(struct drm_minor *minor);
  937. /* i915_suspend.c */
  938. extern int i915_save_state(struct drm_device *dev);
  939. extern int i915_restore_state(struct drm_device *dev);
  940. /* i915_suspend.c */
  941. extern int i915_save_state(struct drm_device *dev);
  942. extern int i915_restore_state(struct drm_device *dev);
  943. /* intel_opregion.c */
  944. extern int intel_opregion_setup(struct drm_device *dev);
  945. #ifdef CONFIG_ACPI
  946. extern void intel_opregion_init(struct drm_device *dev);
  947. extern void intel_opregion_fini(struct drm_device *dev);
  948. extern void intel_opregion_asle_intr(struct drm_device *dev);
  949. extern void intel_opregion_gse_intr(struct drm_device *dev);
  950. extern void intel_opregion_enable_asle(struct drm_device *dev);
  951. #else
  952. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  953. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  954. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  955. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  956. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  957. #endif
  958. /* modesetting */
  959. extern void intel_modeset_init(struct drm_device *dev);
  960. extern void intel_modeset_cleanup(struct drm_device *dev);
  961. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  962. extern void i8xx_disable_fbc(struct drm_device *dev);
  963. extern void g4x_disable_fbc(struct drm_device *dev);
  964. extern void ironlake_disable_fbc(struct drm_device *dev);
  965. extern void intel_disable_fbc(struct drm_device *dev);
  966. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  967. extern bool intel_fbc_enabled(struct drm_device *dev);
  968. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  969. extern void intel_detect_pch (struct drm_device *dev);
  970. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  971. /* overlay */
  972. #ifdef CONFIG_DEBUG_FS
  973. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  974. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  975. #endif
  976. /**
  977. * Lock test for when it's just for synchronization of ring access.
  978. *
  979. * In that case, we don't need to do it when GEM is initialized as nobody else
  980. * has access to the ring.
  981. */
  982. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  983. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  984. == NULL) \
  985. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  986. } while (0)
  987. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
  988. {
  989. u32 val;
  990. val = readl(dev_priv->regs + reg);
  991. if (dev_priv->debug_flags & I915_DEBUG_READ)
  992. printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
  993. return val;
  994. }
  995. static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
  996. u32 val)
  997. {
  998. writel(val, dev_priv->regs + reg);
  999. if (dev_priv->debug_flags & I915_DEBUG_WRITE)
  1000. printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
  1001. }
  1002. #define I915_READ(reg) i915_read(dev_priv, (reg))
  1003. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
  1004. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  1005. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  1006. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  1007. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  1008. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  1009. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  1010. #define POSTING_READ(reg) (void)I915_READ(reg)
  1011. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  1012. #define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
  1013. I915_DEBUG_WRITE)
  1014. #define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
  1015. I915_DEBUG_WRITE))
  1016. #define I915_VERBOSE 0
  1017. #define BEGIN_LP_RING(n) do { \
  1018. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1019. if (I915_VERBOSE) \
  1020. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  1021. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  1022. } while (0)
  1023. #define OUT_RING(x) do { \
  1024. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1025. if (I915_VERBOSE) \
  1026. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  1027. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  1028. } while (0)
  1029. #define ADVANCE_LP_RING() do { \
  1030. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1031. if (I915_VERBOSE) \
  1032. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  1033. dev_priv__->render_ring.tail); \
  1034. intel_ring_advance(dev, &dev_priv__->render_ring); \
  1035. } while(0)
  1036. /**
  1037. * Reads a dword out of the status page, which is written to from the command
  1038. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1039. * MI_STORE_DATA_IMM.
  1040. *
  1041. * The following dwords have a reserved meaning:
  1042. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1043. * 0x04: ring 0 head pointer
  1044. * 0x05: ring 1 head pointer (915-class)
  1045. * 0x06: ring 2 head pointer (915-class)
  1046. * 0x10-0x1b: Context status DWords (GM45)
  1047. * 0x1f: Last written status offset. (GM45)
  1048. *
  1049. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1050. */
  1051. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1052. (dev_priv->render_ring.status_page.page_addr))[reg])
  1053. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1054. #define I915_GEM_HWS_INDEX 0x20
  1055. #define I915_BREADCRUMB_INDEX 0x21
  1056. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1057. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1058. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1059. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1060. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1061. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1062. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1063. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1064. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1065. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  1066. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  1067. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1068. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1069. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1070. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1071. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1072. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1073. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1074. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1075. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1076. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1077. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1078. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1079. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1080. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1081. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1082. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1083. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1084. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1085. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1086. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1087. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1088. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1089. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1090. * rows, which changed the alignment requirements and fence programming.
  1091. */
  1092. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1093. IS_I915GM(dev)))
  1094. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1095. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1096. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1097. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1098. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1099. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1100. !IS_GEN6(dev))
  1101. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1102. /* dsparb controlled by hw only */
  1103. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1104. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1105. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1106. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1107. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1108. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1109. IS_GEN6(dev))
  1110. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1111. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1112. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1113. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1114. #endif