nouveau_state.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. default:
  478. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  479. return 1;
  480. }
  481. /* headless mode */
  482. if (nouveau_modeset == 2) {
  483. engine->display.early_init = nouveau_stub_init;
  484. engine->display.late_takedown = nouveau_stub_takedown;
  485. engine->display.create = nouveau_stub_init;
  486. engine->display.init = nouveau_stub_init;
  487. engine->display.destroy = nouveau_stub_takedown;
  488. }
  489. return 0;
  490. }
  491. static unsigned int
  492. nouveau_vga_set_decode(void *priv, bool state)
  493. {
  494. struct drm_device *dev = priv;
  495. struct drm_nouveau_private *dev_priv = dev->dev_private;
  496. if (dev_priv->chipset >= 0x40)
  497. nv_wr32(dev, 0x88054, state);
  498. else
  499. nv_wr32(dev, 0x1854, state);
  500. if (state)
  501. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  502. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  503. else
  504. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  505. }
  506. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  507. enum vga_switcheroo_state state)
  508. {
  509. struct drm_device *dev = pci_get_drvdata(pdev);
  510. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  511. if (state == VGA_SWITCHEROO_ON) {
  512. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  513. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  514. nouveau_pci_resume(pdev);
  515. drm_kms_helper_poll_enable(dev);
  516. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  517. } else {
  518. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  519. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  520. drm_kms_helper_poll_disable(dev);
  521. nouveau_switcheroo_optimus_dsm();
  522. nouveau_pci_suspend(pdev, pmm);
  523. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  524. }
  525. }
  526. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  527. {
  528. struct drm_device *dev = pci_get_drvdata(pdev);
  529. nouveau_fbcon_output_poll_changed(dev);
  530. }
  531. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  532. {
  533. struct drm_device *dev = pci_get_drvdata(pdev);
  534. bool can_switch;
  535. spin_lock(&dev->count_lock);
  536. can_switch = (dev->open_count == 0);
  537. spin_unlock(&dev->count_lock);
  538. return can_switch;
  539. }
  540. static void
  541. nouveau_card_channel_fini(struct drm_device *dev)
  542. {
  543. struct drm_nouveau_private *dev_priv = dev->dev_private;
  544. if (dev_priv->channel)
  545. nouveau_channel_put_unlocked(&dev_priv->channel);
  546. }
  547. static int
  548. nouveau_card_channel_init(struct drm_device *dev)
  549. {
  550. struct drm_nouveau_private *dev_priv = dev->dev_private;
  551. struct nouveau_channel *chan;
  552. int ret, oclass;
  553. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  554. dev_priv->channel = chan;
  555. if (ret)
  556. return ret;
  557. mutex_unlock(&dev_priv->channel->mutex);
  558. if (dev_priv->card_type <= NV_50) {
  559. if (dev_priv->card_type < NV_50)
  560. oclass = 0x0039;
  561. else
  562. oclass = 0x5039;
  563. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  564. if (ret)
  565. goto error;
  566. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  567. &chan->m2mf_ntfy);
  568. if (ret)
  569. goto error;
  570. ret = RING_SPACE(chan, 6);
  571. if (ret)
  572. goto error;
  573. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  574. OUT_RING (chan, NvM2MF);
  575. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  576. OUT_RING (chan, NvNotify0);
  577. OUT_RING (chan, chan->vram_handle);
  578. OUT_RING (chan, chan->gart_handle);
  579. } else
  580. if (dev_priv->card_type <= NV_C0) {
  581. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  582. if (ret)
  583. goto error;
  584. ret = RING_SPACE(chan, 2);
  585. if (ret)
  586. goto error;
  587. BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
  588. OUT_RING (chan, 0x00009039);
  589. }
  590. FIRE_RING (chan);
  591. error:
  592. if (ret)
  593. nouveau_card_channel_fini(dev);
  594. return ret;
  595. }
  596. int
  597. nouveau_card_init(struct drm_device *dev)
  598. {
  599. struct drm_nouveau_private *dev_priv = dev->dev_private;
  600. struct nouveau_engine *engine;
  601. int ret, e = 0;
  602. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  603. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  604. nouveau_switcheroo_reprobe,
  605. nouveau_switcheroo_can_switch);
  606. /* Initialise internal driver API hooks */
  607. ret = nouveau_init_engine_ptrs(dev);
  608. if (ret)
  609. goto out;
  610. engine = &dev_priv->engine;
  611. spin_lock_init(&dev_priv->channels.lock);
  612. spin_lock_init(&dev_priv->tile.lock);
  613. spin_lock_init(&dev_priv->context_switch_lock);
  614. spin_lock_init(&dev_priv->vm_lock);
  615. /* Make the CRTCs and I2C buses accessible */
  616. ret = engine->display.early_init(dev);
  617. if (ret)
  618. goto out;
  619. /* Parse BIOS tables / Run init tables if card not POSTed */
  620. ret = nouveau_bios_init(dev);
  621. if (ret)
  622. goto out_display_early;
  623. /* workaround an odd issue on nvc1 by disabling the device's
  624. * nosnoop capability. hopefully won't cause issues until a
  625. * better fix is found - assuming there is one...
  626. */
  627. if (dev_priv->chipset == 0xc1) {
  628. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  629. }
  630. /* PMC */
  631. ret = engine->mc.init(dev);
  632. if (ret)
  633. goto out_bios;
  634. /* PTIMER */
  635. ret = engine->timer.init(dev);
  636. if (ret)
  637. goto out_mc;
  638. /* PFB */
  639. ret = engine->fb.init(dev);
  640. if (ret)
  641. goto out_timer;
  642. ret = engine->vram.init(dev);
  643. if (ret)
  644. goto out_fb;
  645. /* PGPIO */
  646. ret = nouveau_gpio_create(dev);
  647. if (ret)
  648. goto out_vram;
  649. ret = nouveau_gpuobj_init(dev);
  650. if (ret)
  651. goto out_gpio;
  652. ret = engine->instmem.init(dev);
  653. if (ret)
  654. goto out_gpuobj;
  655. ret = nouveau_mem_vram_init(dev);
  656. if (ret)
  657. goto out_instmem;
  658. ret = nouveau_mem_gart_init(dev);
  659. if (ret)
  660. goto out_ttmvram;
  661. if (!dev_priv->noaccel) {
  662. switch (dev_priv->card_type) {
  663. case NV_04:
  664. nv04_graph_create(dev);
  665. break;
  666. case NV_10:
  667. nv10_graph_create(dev);
  668. break;
  669. case NV_20:
  670. case NV_30:
  671. nv20_graph_create(dev);
  672. break;
  673. case NV_40:
  674. nv40_graph_create(dev);
  675. break;
  676. case NV_50:
  677. nv50_graph_create(dev);
  678. break;
  679. case NV_C0:
  680. case NV_D0:
  681. nvc0_graph_create(dev);
  682. break;
  683. default:
  684. break;
  685. }
  686. switch (dev_priv->chipset) {
  687. case 0x84:
  688. case 0x86:
  689. case 0x92:
  690. case 0x94:
  691. case 0x96:
  692. case 0xa0:
  693. nv84_crypt_create(dev);
  694. break;
  695. case 0x98:
  696. case 0xaa:
  697. case 0xac:
  698. nv98_crypt_create(dev);
  699. break;
  700. }
  701. switch (dev_priv->card_type) {
  702. case NV_50:
  703. switch (dev_priv->chipset) {
  704. case 0xa3:
  705. case 0xa5:
  706. case 0xa8:
  707. case 0xaf:
  708. nva3_copy_create(dev);
  709. break;
  710. }
  711. break;
  712. case NV_C0:
  713. nvc0_copy_create(dev, 0);
  714. nvc0_copy_create(dev, 1);
  715. break;
  716. default:
  717. break;
  718. }
  719. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  720. nv84_bsp_create(dev);
  721. nv84_vp_create(dev);
  722. nv98_ppp_create(dev);
  723. } else
  724. if (dev_priv->chipset >= 0x84) {
  725. nv50_mpeg_create(dev);
  726. nv84_bsp_create(dev);
  727. nv84_vp_create(dev);
  728. } else
  729. if (dev_priv->chipset >= 0x50) {
  730. nv50_mpeg_create(dev);
  731. } else
  732. if (dev_priv->card_type == NV_40 ||
  733. dev_priv->chipset == 0x31 ||
  734. dev_priv->chipset == 0x34 ||
  735. dev_priv->chipset == 0x36) {
  736. nv31_mpeg_create(dev);
  737. }
  738. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  739. if (dev_priv->eng[e]) {
  740. ret = dev_priv->eng[e]->init(dev, e);
  741. if (ret)
  742. goto out_engine;
  743. }
  744. }
  745. /* PFIFO */
  746. ret = engine->fifo.init(dev);
  747. if (ret)
  748. goto out_engine;
  749. }
  750. ret = nouveau_irq_init(dev);
  751. if (ret)
  752. goto out_fifo;
  753. ret = nouveau_display_create(dev);
  754. if (ret)
  755. goto out_irq;
  756. nouveau_backlight_init(dev);
  757. nouveau_pm_init(dev);
  758. ret = nouveau_fence_init(dev);
  759. if (ret)
  760. goto out_pm;
  761. if (!dev_priv->noaccel) {
  762. ret = nouveau_card_channel_init(dev);
  763. if (ret)
  764. goto out_fence;
  765. }
  766. if (dev->mode_config.num_crtc) {
  767. ret = nouveau_display_init(dev);
  768. if (ret)
  769. goto out_chan;
  770. nouveau_fbcon_init(dev);
  771. }
  772. return 0;
  773. out_chan:
  774. nouveau_card_channel_fini(dev);
  775. out_fence:
  776. nouveau_fence_fini(dev);
  777. out_pm:
  778. nouveau_pm_fini(dev);
  779. nouveau_backlight_exit(dev);
  780. nouveau_display_destroy(dev);
  781. out_irq:
  782. nouveau_irq_fini(dev);
  783. out_fifo:
  784. if (!dev_priv->noaccel)
  785. engine->fifo.takedown(dev);
  786. out_engine:
  787. if (!dev_priv->noaccel) {
  788. for (e = e - 1; e >= 0; e--) {
  789. if (!dev_priv->eng[e])
  790. continue;
  791. dev_priv->eng[e]->fini(dev, e, false);
  792. dev_priv->eng[e]->destroy(dev,e );
  793. }
  794. }
  795. nouveau_mem_gart_fini(dev);
  796. out_ttmvram:
  797. nouveau_mem_vram_fini(dev);
  798. out_instmem:
  799. engine->instmem.takedown(dev);
  800. out_gpuobj:
  801. nouveau_gpuobj_takedown(dev);
  802. out_gpio:
  803. nouveau_gpio_destroy(dev);
  804. out_vram:
  805. engine->vram.takedown(dev);
  806. out_fb:
  807. engine->fb.takedown(dev);
  808. out_timer:
  809. engine->timer.takedown(dev);
  810. out_mc:
  811. engine->mc.takedown(dev);
  812. out_bios:
  813. nouveau_bios_takedown(dev);
  814. out_display_early:
  815. engine->display.late_takedown(dev);
  816. out:
  817. vga_client_register(dev->pdev, NULL, NULL, NULL);
  818. return ret;
  819. }
  820. static void nouveau_card_takedown(struct drm_device *dev)
  821. {
  822. struct drm_nouveau_private *dev_priv = dev->dev_private;
  823. struct nouveau_engine *engine = &dev_priv->engine;
  824. int e;
  825. if (dev->mode_config.num_crtc) {
  826. nouveau_fbcon_fini(dev);
  827. nouveau_display_fini(dev);
  828. }
  829. nouveau_card_channel_fini(dev);
  830. nouveau_fence_fini(dev);
  831. nouveau_pm_fini(dev);
  832. nouveau_backlight_exit(dev);
  833. nouveau_display_destroy(dev);
  834. if (!dev_priv->noaccel) {
  835. engine->fifo.takedown(dev);
  836. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  837. if (dev_priv->eng[e]) {
  838. dev_priv->eng[e]->fini(dev, e, false);
  839. dev_priv->eng[e]->destroy(dev,e );
  840. }
  841. }
  842. }
  843. if (dev_priv->vga_ram) {
  844. nouveau_bo_unpin(dev_priv->vga_ram);
  845. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  846. }
  847. mutex_lock(&dev->struct_mutex);
  848. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  849. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  850. mutex_unlock(&dev->struct_mutex);
  851. nouveau_mem_gart_fini(dev);
  852. nouveau_mem_vram_fini(dev);
  853. engine->instmem.takedown(dev);
  854. nouveau_gpuobj_takedown(dev);
  855. nouveau_gpio_destroy(dev);
  856. engine->vram.takedown(dev);
  857. engine->fb.takedown(dev);
  858. engine->timer.takedown(dev);
  859. engine->mc.takedown(dev);
  860. nouveau_bios_takedown(dev);
  861. engine->display.late_takedown(dev);
  862. nouveau_irq_fini(dev);
  863. vga_client_register(dev->pdev, NULL, NULL, NULL);
  864. }
  865. int
  866. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  867. {
  868. struct drm_nouveau_private *dev_priv = dev->dev_private;
  869. struct nouveau_fpriv *fpriv;
  870. int ret;
  871. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  872. if (unlikely(!fpriv))
  873. return -ENOMEM;
  874. spin_lock_init(&fpriv->lock);
  875. INIT_LIST_HEAD(&fpriv->channels);
  876. if (dev_priv->card_type == NV_50) {
  877. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  878. &fpriv->vm);
  879. if (ret) {
  880. kfree(fpriv);
  881. return ret;
  882. }
  883. } else
  884. if (dev_priv->card_type >= NV_C0) {
  885. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  886. &fpriv->vm);
  887. if (ret) {
  888. kfree(fpriv);
  889. return ret;
  890. }
  891. }
  892. file_priv->driver_priv = fpriv;
  893. return 0;
  894. }
  895. /* here a client dies, release the stuff that was allocated for its
  896. * file_priv */
  897. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  898. {
  899. nouveau_channel_cleanup(dev, file_priv);
  900. }
  901. void
  902. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  903. {
  904. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  905. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  906. kfree(fpriv);
  907. }
  908. /* first module load, setup the mmio/fb mapping */
  909. /* KMS: we need mmio at load time, not when the first drm client opens. */
  910. int nouveau_firstopen(struct drm_device *dev)
  911. {
  912. return 0;
  913. }
  914. /* if we have an OF card, copy vbios to RAMIN */
  915. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  916. {
  917. #if defined(__powerpc__)
  918. int size, i;
  919. const uint32_t *bios;
  920. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  921. if (!dn) {
  922. NV_INFO(dev, "Unable to get the OF node\n");
  923. return;
  924. }
  925. bios = of_get_property(dn, "NVDA,BMP", &size);
  926. if (bios) {
  927. for (i = 0; i < size; i += 4)
  928. nv_wi32(dev, i, bios[i/4]);
  929. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  930. } else {
  931. NV_INFO(dev, "Unable to get the OF bios\n");
  932. }
  933. #endif
  934. }
  935. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  936. {
  937. struct pci_dev *pdev = dev->pdev;
  938. struct apertures_struct *aper = alloc_apertures(3);
  939. if (!aper)
  940. return NULL;
  941. aper->ranges[0].base = pci_resource_start(pdev, 1);
  942. aper->ranges[0].size = pci_resource_len(pdev, 1);
  943. aper->count = 1;
  944. if (pci_resource_len(pdev, 2)) {
  945. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  946. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  947. aper->count++;
  948. }
  949. if (pci_resource_len(pdev, 3)) {
  950. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  951. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  952. aper->count++;
  953. }
  954. return aper;
  955. }
  956. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  957. {
  958. struct drm_nouveau_private *dev_priv = dev->dev_private;
  959. bool primary = false;
  960. dev_priv->apertures = nouveau_get_apertures(dev);
  961. if (!dev_priv->apertures)
  962. return -ENOMEM;
  963. #ifdef CONFIG_X86
  964. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  965. #endif
  966. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  967. return 0;
  968. }
  969. int nouveau_load(struct drm_device *dev, unsigned long flags)
  970. {
  971. struct drm_nouveau_private *dev_priv;
  972. uint32_t reg0 = ~0, strap;
  973. resource_size_t mmio_start_offs;
  974. int ret;
  975. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  976. if (!dev_priv) {
  977. ret = -ENOMEM;
  978. goto err_out;
  979. }
  980. dev->dev_private = dev_priv;
  981. dev_priv->dev = dev;
  982. pci_set_master(dev->pdev);
  983. dev_priv->flags = flags & NOUVEAU_FLAGS;
  984. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  985. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  986. /* first up, map the start of mmio and determine the chipset */
  987. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  988. if (dev_priv->mmio) {
  989. #ifdef __BIG_ENDIAN
  990. /* put the card into big-endian mode if it's not */
  991. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  992. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  993. DRM_MEMORYBARRIER();
  994. #endif
  995. /* determine chipset and derive architecture from it */
  996. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  997. if ((reg0 & 0x0f000000) > 0) {
  998. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  999. switch (dev_priv->chipset & 0xf0) {
  1000. case 0x10:
  1001. case 0x20:
  1002. case 0x30:
  1003. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1004. break;
  1005. case 0x40:
  1006. case 0x60:
  1007. dev_priv->card_type = NV_40;
  1008. break;
  1009. case 0x50:
  1010. case 0x80:
  1011. case 0x90:
  1012. case 0xa0:
  1013. dev_priv->card_type = NV_50;
  1014. break;
  1015. case 0xc0:
  1016. dev_priv->card_type = NV_C0;
  1017. break;
  1018. case 0xd0:
  1019. dev_priv->card_type = NV_D0;
  1020. break;
  1021. default:
  1022. break;
  1023. }
  1024. } else
  1025. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1026. if (reg0 & 0x00f00000)
  1027. dev_priv->chipset = 0x05;
  1028. else
  1029. dev_priv->chipset = 0x04;
  1030. dev_priv->card_type = NV_04;
  1031. }
  1032. iounmap(dev_priv->mmio);
  1033. }
  1034. if (!dev_priv->card_type) {
  1035. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1036. ret = -EINVAL;
  1037. goto err_priv;
  1038. }
  1039. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1040. dev_priv->card_type, reg0);
  1041. /* map the mmio regs */
  1042. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  1043. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  1044. if (!dev_priv->mmio) {
  1045. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1046. "Please report your setup to " DRIVER_EMAIL "\n");
  1047. ret = -EINVAL;
  1048. goto err_priv;
  1049. }
  1050. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  1051. (unsigned long long)mmio_start_offs);
  1052. /* determine frequency of timing crystal */
  1053. strap = nv_rd32(dev, 0x101000);
  1054. if ( dev_priv->chipset < 0x17 ||
  1055. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1056. strap &= 0x00000040;
  1057. else
  1058. strap &= 0x00400040;
  1059. switch (strap) {
  1060. case 0x00000000: dev_priv->crystal = 13500; break;
  1061. case 0x00000040: dev_priv->crystal = 14318; break;
  1062. case 0x00400000: dev_priv->crystal = 27000; break;
  1063. case 0x00400040: dev_priv->crystal = 25000; break;
  1064. }
  1065. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1066. /* Determine whether we'll attempt acceleration or not, some
  1067. * cards are disabled by default here due to them being known
  1068. * non-functional, or never been tested due to lack of hw.
  1069. */
  1070. dev_priv->noaccel = !!nouveau_noaccel;
  1071. if (nouveau_noaccel == -1) {
  1072. switch (dev_priv->chipset) {
  1073. case 0xd9: /* known broken */
  1074. NV_INFO(dev, "acceleration disabled by default, pass "
  1075. "noaccel=0 to force enable\n");
  1076. dev_priv->noaccel = true;
  1077. break;
  1078. default:
  1079. dev_priv->noaccel = false;
  1080. break;
  1081. }
  1082. }
  1083. ret = nouveau_remove_conflicting_drivers(dev);
  1084. if (ret)
  1085. goto err_mmio;
  1086. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1087. if (dev_priv->card_type >= NV_40) {
  1088. int ramin_bar = 2;
  1089. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1090. ramin_bar = 3;
  1091. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1092. dev_priv->ramin =
  1093. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1094. dev_priv->ramin_size);
  1095. if (!dev_priv->ramin) {
  1096. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1097. ret = -ENOMEM;
  1098. goto err_mmio;
  1099. }
  1100. } else {
  1101. dev_priv->ramin_size = 1 * 1024 * 1024;
  1102. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1103. dev_priv->ramin_size);
  1104. if (!dev_priv->ramin) {
  1105. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1106. ret = -ENOMEM;
  1107. goto err_mmio;
  1108. }
  1109. }
  1110. nouveau_OF_copy_vbios_to_ramin(dev);
  1111. /* Special flags */
  1112. if (dev->pci_device == 0x01a0)
  1113. dev_priv->flags |= NV_NFORCE;
  1114. else if (dev->pci_device == 0x01f0)
  1115. dev_priv->flags |= NV_NFORCE2;
  1116. /* For kernel modesetting, init card now and bring up fbcon */
  1117. ret = nouveau_card_init(dev);
  1118. if (ret)
  1119. goto err_ramin;
  1120. return 0;
  1121. err_ramin:
  1122. iounmap(dev_priv->ramin);
  1123. err_mmio:
  1124. iounmap(dev_priv->mmio);
  1125. err_priv:
  1126. kfree(dev_priv);
  1127. dev->dev_private = NULL;
  1128. err_out:
  1129. return ret;
  1130. }
  1131. void nouveau_lastclose(struct drm_device *dev)
  1132. {
  1133. vga_switcheroo_process_delayed_switch();
  1134. }
  1135. int nouveau_unload(struct drm_device *dev)
  1136. {
  1137. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1138. nouveau_card_takedown(dev);
  1139. iounmap(dev_priv->mmio);
  1140. iounmap(dev_priv->ramin);
  1141. kfree(dev_priv);
  1142. dev->dev_private = NULL;
  1143. return 0;
  1144. }
  1145. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1146. struct drm_file *file_priv)
  1147. {
  1148. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1149. struct drm_nouveau_getparam *getparam = data;
  1150. switch (getparam->param) {
  1151. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1152. getparam->value = dev_priv->chipset;
  1153. break;
  1154. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1155. getparam->value = dev->pci_vendor;
  1156. break;
  1157. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1158. getparam->value = dev->pci_device;
  1159. break;
  1160. case NOUVEAU_GETPARAM_BUS_TYPE:
  1161. if (drm_pci_device_is_agp(dev))
  1162. getparam->value = NV_AGP;
  1163. else if (pci_is_pcie(dev->pdev))
  1164. getparam->value = NV_PCIE;
  1165. else
  1166. getparam->value = NV_PCI;
  1167. break;
  1168. case NOUVEAU_GETPARAM_FB_SIZE:
  1169. getparam->value = dev_priv->fb_available_size;
  1170. break;
  1171. case NOUVEAU_GETPARAM_AGP_SIZE:
  1172. getparam->value = dev_priv->gart_info.aper_size;
  1173. break;
  1174. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1175. getparam->value = 0; /* deprecated */
  1176. break;
  1177. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1178. getparam->value = dev_priv->engine.timer.read(dev);
  1179. break;
  1180. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1181. getparam->value = 1;
  1182. break;
  1183. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1184. getparam->value = 1;
  1185. break;
  1186. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1187. /* NV40 and NV50 versions are quite different, but register
  1188. * address is the same. User is supposed to know the card
  1189. * family anyway... */
  1190. if (dev_priv->chipset >= 0x40) {
  1191. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1192. break;
  1193. }
  1194. /* FALLTHRU */
  1195. default:
  1196. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1197. return -EINVAL;
  1198. }
  1199. return 0;
  1200. }
  1201. int
  1202. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1203. struct drm_file *file_priv)
  1204. {
  1205. struct drm_nouveau_setparam *setparam = data;
  1206. switch (setparam->param) {
  1207. default:
  1208. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1209. return -EINVAL;
  1210. }
  1211. return 0;
  1212. }
  1213. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1214. bool
  1215. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1216. uint32_t reg, uint32_t mask, uint32_t val)
  1217. {
  1218. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1219. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1220. uint64_t start = ptimer->read(dev);
  1221. do {
  1222. if ((nv_rd32(dev, reg) & mask) == val)
  1223. return true;
  1224. } while (ptimer->read(dev) - start < timeout);
  1225. return false;
  1226. }
  1227. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1228. bool
  1229. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1230. uint32_t reg, uint32_t mask, uint32_t val)
  1231. {
  1232. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1233. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1234. uint64_t start = ptimer->read(dev);
  1235. do {
  1236. if ((nv_rd32(dev, reg) & mask) != val)
  1237. return true;
  1238. } while (ptimer->read(dev) - start < timeout);
  1239. return false;
  1240. }
  1241. /* Wait until cond(data) == true, up until timeout has hit */
  1242. bool
  1243. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1244. bool (*cond)(void *), void *data)
  1245. {
  1246. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1247. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1248. u64 start = ptimer->read(dev);
  1249. do {
  1250. if (cond(data) == true)
  1251. return true;
  1252. } while (ptimer->read(dev) - start < timeout);
  1253. return false;
  1254. }
  1255. /* Waits for PGRAPH to go completely idle */
  1256. bool nouveau_wait_for_idle(struct drm_device *dev)
  1257. {
  1258. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1259. uint32_t mask = ~0;
  1260. if (dev_priv->card_type == NV_40)
  1261. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1262. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1263. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1264. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1265. return false;
  1266. }
  1267. return true;
  1268. }