gianfar.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364
  1. /*
  2. * drivers/net/gianfar.c
  3. *
  4. * Gianfar Ethernet Driver
  5. * This driver is designed for the non-CPM ethernet controllers
  6. * on the 85xx and 83xx family of integrated processors
  7. * Based on 8260_io/fcc_enet.c
  8. *
  9. * Author: Andy Fleming
  10. * Maintainer: Kumar Gala
  11. *
  12. * Copyright (c) 2002-2006 Freescale Semiconductor, Inc.
  13. * Copyright (c) 2007 MontaVista Software, Inc.
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * Gianfar: AKA Lambda Draconis, "Dragon"
  21. * RA 11 31 24.2
  22. * Dec +69 19 52
  23. * V 3.84
  24. * B-V +1.62
  25. *
  26. * Theory of operation
  27. *
  28. * The driver is initialized through of_device. Configuration information
  29. * is therefore conveyed through an OF-style device tree.
  30. *
  31. * The Gianfar Ethernet Controller uses a ring of buffer
  32. * descriptors. The beginning is indicated by a register
  33. * pointing to the physical address of the start of the ring.
  34. * The end is determined by a "wrap" bit being set in the
  35. * last descriptor of the ring.
  36. *
  37. * When a packet is received, the RXF bit in the
  38. * IEVENT register is set, triggering an interrupt when the
  39. * corresponding bit in the IMASK register is also set (if
  40. * interrupt coalescing is active, then the interrupt may not
  41. * happen immediately, but will wait until either a set number
  42. * of frames or amount of time have passed). In NAPI, the
  43. * interrupt handler will signal there is work to be done, and
  44. * exit. This method will start at the last known empty
  45. * descriptor, and process every subsequent descriptor until there
  46. * are none left with data (NAPI will stop after a set number of
  47. * packets to give time to other tasks, but will eventually
  48. * process all the packets). The data arrives inside a
  49. * pre-allocated skb, and so after the skb is passed up to the
  50. * stack, a new skb must be allocated, and the address field in
  51. * the buffer descriptor must be updated to indicate this new
  52. * skb.
  53. *
  54. * When the kernel requests that a packet be transmitted, the
  55. * driver starts where it left off last time, and points the
  56. * descriptor at the buffer which was passed in. The driver
  57. * then informs the DMA engine that there are packets ready to
  58. * be transmitted. Once the controller is finished transmitting
  59. * the packet, an interrupt may be triggered (under the same
  60. * conditions as for reception, but depending on the TXF bit).
  61. * The driver then cleans up the buffer.
  62. */
  63. #include <linux/kernel.h>
  64. #include <linux/string.h>
  65. #include <linux/errno.h>
  66. #include <linux/unistd.h>
  67. #include <linux/slab.h>
  68. #include <linux/interrupt.h>
  69. #include <linux/init.h>
  70. #include <linux/delay.h>
  71. #include <linux/netdevice.h>
  72. #include <linux/etherdevice.h>
  73. #include <linux/skbuff.h>
  74. #include <linux/if_vlan.h>
  75. #include <linux/spinlock.h>
  76. #include <linux/mm.h>
  77. #include <linux/of_mdio.h>
  78. #include <linux/of_platform.h>
  79. #include <linux/ip.h>
  80. #include <linux/tcp.h>
  81. #include <linux/udp.h>
  82. #include <linux/in.h>
  83. #include <asm/io.h>
  84. #include <asm/irq.h>
  85. #include <asm/uaccess.h>
  86. #include <linux/module.h>
  87. #include <linux/dma-mapping.h>
  88. #include <linux/crc32.h>
  89. #include <linux/mii.h>
  90. #include <linux/phy.h>
  91. #include <linux/phy_fixed.h>
  92. #include <linux/of.h>
  93. #include "gianfar.h"
  94. #include "fsl_pq_mdio.h"
  95. #define TX_TIMEOUT (1*HZ)
  96. #undef BRIEF_GFAR_ERRORS
  97. #undef VERBOSE_GFAR_ERRORS
  98. const char gfar_driver_name[] = "Gianfar Ethernet";
  99. const char gfar_driver_version[] = "1.3";
  100. static int gfar_enet_open(struct net_device *dev);
  101. static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
  102. static void gfar_reset_task(struct work_struct *work);
  103. static void gfar_timeout(struct net_device *dev);
  104. static int gfar_close(struct net_device *dev);
  105. struct sk_buff *gfar_new_skb(struct net_device *dev);
  106. static void gfar_new_rxbdp(struct net_device *dev, struct rxbd8 *bdp,
  107. struct sk_buff *skb);
  108. static int gfar_set_mac_address(struct net_device *dev);
  109. static int gfar_change_mtu(struct net_device *dev, int new_mtu);
  110. static irqreturn_t gfar_error(int irq, void *dev_id);
  111. static irqreturn_t gfar_transmit(int irq, void *dev_id);
  112. static irqreturn_t gfar_interrupt(int irq, void *dev_id);
  113. static void adjust_link(struct net_device *dev);
  114. static void init_registers(struct net_device *dev);
  115. static int init_phy(struct net_device *dev);
  116. static int gfar_probe(struct of_device *ofdev,
  117. const struct of_device_id *match);
  118. static int gfar_remove(struct of_device *ofdev);
  119. static void free_skb_resources(struct gfar_private *priv);
  120. static void gfar_set_multi(struct net_device *dev);
  121. static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
  122. static void gfar_configure_serdes(struct net_device *dev);
  123. static int gfar_poll(struct napi_struct *napi, int budget);
  124. #ifdef CONFIG_NET_POLL_CONTROLLER
  125. static void gfar_netpoll(struct net_device *dev);
  126. #endif
  127. int gfar_clean_rx_ring(struct net_device *dev, int rx_work_limit);
  128. static int gfar_clean_tx_ring(struct net_device *dev);
  129. static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
  130. int amount_pull);
  131. static void gfar_vlan_rx_register(struct net_device *netdev,
  132. struct vlan_group *grp);
  133. void gfar_halt(struct net_device *dev);
  134. static void gfar_halt_nodisable(struct net_device *dev);
  135. void gfar_start(struct net_device *dev);
  136. static void gfar_clear_exact_match(struct net_device *dev);
  137. static void gfar_set_mac_for_addr(struct net_device *dev, int num, u8 *addr);
  138. static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  139. MODULE_AUTHOR("Freescale Semiconductor, Inc");
  140. MODULE_DESCRIPTION("Gianfar Ethernet Driver");
  141. MODULE_LICENSE("GPL");
  142. static const struct net_device_ops gfar_netdev_ops = {
  143. .ndo_open = gfar_enet_open,
  144. .ndo_start_xmit = gfar_start_xmit,
  145. .ndo_stop = gfar_close,
  146. .ndo_change_mtu = gfar_change_mtu,
  147. .ndo_set_multicast_list = gfar_set_multi,
  148. .ndo_tx_timeout = gfar_timeout,
  149. .ndo_do_ioctl = gfar_ioctl,
  150. .ndo_vlan_rx_register = gfar_vlan_rx_register,
  151. .ndo_set_mac_address = eth_mac_addr,
  152. .ndo_validate_addr = eth_validate_addr,
  153. #ifdef CONFIG_NET_POLL_CONTROLLER
  154. .ndo_poll_controller = gfar_netpoll,
  155. #endif
  156. };
  157. /* Returns 1 if incoming frames use an FCB */
  158. static inline int gfar_uses_fcb(struct gfar_private *priv)
  159. {
  160. return priv->vlgrp || priv->rx_csum_enable;
  161. }
  162. static int gfar_of_init(struct net_device *dev)
  163. {
  164. const char *model;
  165. const char *ctype;
  166. const void *mac_addr;
  167. u64 addr, size;
  168. int err = 0;
  169. struct gfar_private *priv = netdev_priv(dev);
  170. struct device_node *np = priv->node;
  171. const u32 *stash;
  172. const u32 *stash_len;
  173. const u32 *stash_idx;
  174. if (!np || !of_device_is_available(np))
  175. return -ENODEV;
  176. /* get a pointer to the register memory */
  177. addr = of_translate_address(np, of_get_address(np, 0, &size, NULL));
  178. priv->regs = ioremap(addr, size);
  179. if (priv->regs == NULL)
  180. return -ENOMEM;
  181. priv->interruptTransmit = irq_of_parse_and_map(np, 0);
  182. model = of_get_property(np, "model", NULL);
  183. /* If we aren't the FEC we have multiple interrupts */
  184. if (model && strcasecmp(model, "FEC")) {
  185. priv->interruptReceive = irq_of_parse_and_map(np, 1);
  186. priv->interruptError = irq_of_parse_and_map(np, 2);
  187. if (priv->interruptTransmit < 0 ||
  188. priv->interruptReceive < 0 ||
  189. priv->interruptError < 0) {
  190. err = -EINVAL;
  191. goto err_out;
  192. }
  193. }
  194. stash = of_get_property(np, "bd-stash", NULL);
  195. if(stash) {
  196. priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
  197. priv->bd_stash_en = 1;
  198. }
  199. stash_len = of_get_property(np, "rx-stash-len", NULL);
  200. if (stash_len)
  201. priv->rx_stash_size = *stash_len;
  202. stash_idx = of_get_property(np, "rx-stash-idx", NULL);
  203. if (stash_idx)
  204. priv->rx_stash_index = *stash_idx;
  205. if (stash_len || stash_idx)
  206. priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
  207. mac_addr = of_get_mac_address(np);
  208. if (mac_addr)
  209. memcpy(dev->dev_addr, mac_addr, MAC_ADDR_LEN);
  210. if (model && !strcasecmp(model, "TSEC"))
  211. priv->device_flags =
  212. FSL_GIANFAR_DEV_HAS_GIGABIT |
  213. FSL_GIANFAR_DEV_HAS_COALESCE |
  214. FSL_GIANFAR_DEV_HAS_RMON |
  215. FSL_GIANFAR_DEV_HAS_MULTI_INTR;
  216. if (model && !strcasecmp(model, "eTSEC"))
  217. priv->device_flags =
  218. FSL_GIANFAR_DEV_HAS_GIGABIT |
  219. FSL_GIANFAR_DEV_HAS_COALESCE |
  220. FSL_GIANFAR_DEV_HAS_RMON |
  221. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  222. FSL_GIANFAR_DEV_HAS_PADDING |
  223. FSL_GIANFAR_DEV_HAS_CSUM |
  224. FSL_GIANFAR_DEV_HAS_VLAN |
  225. FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
  226. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH;
  227. ctype = of_get_property(np, "phy-connection-type", NULL);
  228. /* We only care about rgmii-id. The rest are autodetected */
  229. if (ctype && !strcmp(ctype, "rgmii-id"))
  230. priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
  231. else
  232. priv->interface = PHY_INTERFACE_MODE_MII;
  233. if (of_get_property(np, "fsl,magic-packet", NULL))
  234. priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
  235. priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
  236. /* Find the TBI PHY. If it's not there, we don't support SGMII */
  237. priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
  238. return 0;
  239. err_out:
  240. iounmap(priv->regs);
  241. return err;
  242. }
  243. /* Ioctl MII Interface */
  244. static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  245. {
  246. struct gfar_private *priv = netdev_priv(dev);
  247. if (!netif_running(dev))
  248. return -EINVAL;
  249. if (!priv->phydev)
  250. return -ENODEV;
  251. return phy_mii_ioctl(priv->phydev, if_mii(rq), cmd);
  252. }
  253. /* Set up the ethernet device structure, private data,
  254. * and anything else we need before we start */
  255. static int gfar_probe(struct of_device *ofdev,
  256. const struct of_device_id *match)
  257. {
  258. u32 tempval;
  259. struct net_device *dev = NULL;
  260. struct gfar_private *priv = NULL;
  261. DECLARE_MAC_BUF(mac);
  262. int err = 0;
  263. int len_devname;
  264. /* Create an ethernet device instance */
  265. dev = alloc_etherdev(sizeof (*priv));
  266. if (NULL == dev)
  267. return -ENOMEM;
  268. priv = netdev_priv(dev);
  269. priv->ndev = dev;
  270. priv->ofdev = ofdev;
  271. priv->node = ofdev->node;
  272. SET_NETDEV_DEV(dev, &ofdev->dev);
  273. err = gfar_of_init(dev);
  274. if (err)
  275. goto regs_fail;
  276. spin_lock_init(&priv->txlock);
  277. spin_lock_init(&priv->rxlock);
  278. spin_lock_init(&priv->bflock);
  279. INIT_WORK(&priv->reset_task, gfar_reset_task);
  280. dev_set_drvdata(&ofdev->dev, priv);
  281. /* Stop the DMA engine now, in case it was running before */
  282. /* (The firmware could have used it, and left it running). */
  283. gfar_halt(dev);
  284. /* Reset MAC layer */
  285. gfar_write(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
  286. /* We need to delay at least 3 TX clocks */
  287. udelay(2);
  288. tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
  289. gfar_write(&priv->regs->maccfg1, tempval);
  290. /* Initialize MACCFG2. */
  291. gfar_write(&priv->regs->maccfg2, MACCFG2_INIT_SETTINGS);
  292. /* Initialize ECNTRL */
  293. gfar_write(&priv->regs->ecntrl, ECNTRL_INIT_SETTINGS);
  294. /* Set the dev->base_addr to the gfar reg region */
  295. dev->base_addr = (unsigned long) (priv->regs);
  296. SET_NETDEV_DEV(dev, &ofdev->dev);
  297. /* Fill in the dev structure */
  298. dev->watchdog_timeo = TX_TIMEOUT;
  299. netif_napi_add(dev, &priv->napi, gfar_poll, GFAR_DEV_WEIGHT);
  300. dev->mtu = 1500;
  301. dev->netdev_ops = &gfar_netdev_ops;
  302. dev->ethtool_ops = &gfar_ethtool_ops;
  303. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
  304. priv->rx_csum_enable = 1;
  305. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_HIGHDMA;
  306. } else
  307. priv->rx_csum_enable = 0;
  308. priv->vlgrp = NULL;
  309. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN)
  310. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  311. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
  312. priv->extended_hash = 1;
  313. priv->hash_width = 9;
  314. priv->hash_regs[0] = &priv->regs->igaddr0;
  315. priv->hash_regs[1] = &priv->regs->igaddr1;
  316. priv->hash_regs[2] = &priv->regs->igaddr2;
  317. priv->hash_regs[3] = &priv->regs->igaddr3;
  318. priv->hash_regs[4] = &priv->regs->igaddr4;
  319. priv->hash_regs[5] = &priv->regs->igaddr5;
  320. priv->hash_regs[6] = &priv->regs->igaddr6;
  321. priv->hash_regs[7] = &priv->regs->igaddr7;
  322. priv->hash_regs[8] = &priv->regs->gaddr0;
  323. priv->hash_regs[9] = &priv->regs->gaddr1;
  324. priv->hash_regs[10] = &priv->regs->gaddr2;
  325. priv->hash_regs[11] = &priv->regs->gaddr3;
  326. priv->hash_regs[12] = &priv->regs->gaddr4;
  327. priv->hash_regs[13] = &priv->regs->gaddr5;
  328. priv->hash_regs[14] = &priv->regs->gaddr6;
  329. priv->hash_regs[15] = &priv->regs->gaddr7;
  330. } else {
  331. priv->extended_hash = 0;
  332. priv->hash_width = 8;
  333. priv->hash_regs[0] = &priv->regs->gaddr0;
  334. priv->hash_regs[1] = &priv->regs->gaddr1;
  335. priv->hash_regs[2] = &priv->regs->gaddr2;
  336. priv->hash_regs[3] = &priv->regs->gaddr3;
  337. priv->hash_regs[4] = &priv->regs->gaddr4;
  338. priv->hash_regs[5] = &priv->regs->gaddr5;
  339. priv->hash_regs[6] = &priv->regs->gaddr6;
  340. priv->hash_regs[7] = &priv->regs->gaddr7;
  341. }
  342. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
  343. priv->padding = DEFAULT_PADDING;
  344. else
  345. priv->padding = 0;
  346. if (dev->features & NETIF_F_IP_CSUM)
  347. dev->hard_header_len += GMAC_FCB_LEN;
  348. priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
  349. priv->tx_ring_size = DEFAULT_TX_RING_SIZE;
  350. priv->rx_ring_size = DEFAULT_RX_RING_SIZE;
  351. priv->num_txbdfree = DEFAULT_TX_RING_SIZE;
  352. priv->txcoalescing = DEFAULT_TX_COALESCE;
  353. priv->txic = DEFAULT_TXIC;
  354. priv->rxcoalescing = DEFAULT_RX_COALESCE;
  355. priv->rxic = DEFAULT_RXIC;
  356. /* Enable most messages by default */
  357. priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  358. /* Carrier starts down, phylib will bring it up */
  359. netif_carrier_off(dev);
  360. err = register_netdev(dev);
  361. if (err) {
  362. printk(KERN_ERR "%s: Cannot register net device, aborting.\n",
  363. dev->name);
  364. goto register_fail;
  365. }
  366. device_init_wakeup(&dev->dev,
  367. priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
  368. /* fill out IRQ number and name fields */
  369. len_devname = strlen(dev->name);
  370. strncpy(&priv->int_name_tx[0], dev->name, len_devname);
  371. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
  372. strncpy(&priv->int_name_tx[len_devname],
  373. "_tx", sizeof("_tx") + 1);
  374. strncpy(&priv->int_name_rx[0], dev->name, len_devname);
  375. strncpy(&priv->int_name_rx[len_devname],
  376. "_rx", sizeof("_rx") + 1);
  377. strncpy(&priv->int_name_er[0], dev->name, len_devname);
  378. strncpy(&priv->int_name_er[len_devname],
  379. "_er", sizeof("_er") + 1);
  380. } else
  381. priv->int_name_tx[len_devname] = '\0';
  382. /* Create all the sysfs files */
  383. gfar_init_sysfs(dev);
  384. /* Print out the device info */
  385. printk(KERN_INFO DEVICE_NAME "%pM\n", dev->name, dev->dev_addr);
  386. /* Even more device info helps when determining which kernel */
  387. /* provided which set of benchmarks. */
  388. printk(KERN_INFO "%s: Running with NAPI enabled\n", dev->name);
  389. printk(KERN_INFO "%s: %d/%d RX/TX BD ring size\n",
  390. dev->name, priv->rx_ring_size, priv->tx_ring_size);
  391. return 0;
  392. register_fail:
  393. iounmap(priv->regs);
  394. regs_fail:
  395. if (priv->phy_node)
  396. of_node_put(priv->phy_node);
  397. if (priv->tbi_node)
  398. of_node_put(priv->tbi_node);
  399. free_netdev(dev);
  400. return err;
  401. }
  402. static int gfar_remove(struct of_device *ofdev)
  403. {
  404. struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
  405. if (priv->phy_node)
  406. of_node_put(priv->phy_node);
  407. if (priv->tbi_node)
  408. of_node_put(priv->tbi_node);
  409. dev_set_drvdata(&ofdev->dev, NULL);
  410. unregister_netdev(priv->ndev);
  411. iounmap(priv->regs);
  412. free_netdev(priv->ndev);
  413. return 0;
  414. }
  415. #ifdef CONFIG_PM
  416. static int gfar_suspend(struct of_device *ofdev, pm_message_t state)
  417. {
  418. struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
  419. struct net_device *dev = priv->ndev;
  420. unsigned long flags;
  421. u32 tempval;
  422. int magic_packet = priv->wol_en &&
  423. (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
  424. netif_device_detach(dev);
  425. if (netif_running(dev)) {
  426. spin_lock_irqsave(&priv->txlock, flags);
  427. spin_lock(&priv->rxlock);
  428. gfar_halt_nodisable(dev);
  429. /* Disable Tx, and Rx if wake-on-LAN is disabled. */
  430. tempval = gfar_read(&priv->regs->maccfg1);
  431. tempval &= ~MACCFG1_TX_EN;
  432. if (!magic_packet)
  433. tempval &= ~MACCFG1_RX_EN;
  434. gfar_write(&priv->regs->maccfg1, tempval);
  435. spin_unlock(&priv->rxlock);
  436. spin_unlock_irqrestore(&priv->txlock, flags);
  437. napi_disable(&priv->napi);
  438. if (magic_packet) {
  439. /* Enable interrupt on Magic Packet */
  440. gfar_write(&priv->regs->imask, IMASK_MAG);
  441. /* Enable Magic Packet mode */
  442. tempval = gfar_read(&priv->regs->maccfg2);
  443. tempval |= MACCFG2_MPEN;
  444. gfar_write(&priv->regs->maccfg2, tempval);
  445. } else {
  446. phy_stop(priv->phydev);
  447. }
  448. }
  449. return 0;
  450. }
  451. static int gfar_resume(struct of_device *ofdev)
  452. {
  453. struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
  454. struct net_device *dev = priv->ndev;
  455. unsigned long flags;
  456. u32 tempval;
  457. int magic_packet = priv->wol_en &&
  458. (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
  459. if (!netif_running(dev)) {
  460. netif_device_attach(dev);
  461. return 0;
  462. }
  463. if (!magic_packet && priv->phydev)
  464. phy_start(priv->phydev);
  465. /* Disable Magic Packet mode, in case something
  466. * else woke us up.
  467. */
  468. spin_lock_irqsave(&priv->txlock, flags);
  469. spin_lock(&priv->rxlock);
  470. tempval = gfar_read(&priv->regs->maccfg2);
  471. tempval &= ~MACCFG2_MPEN;
  472. gfar_write(&priv->regs->maccfg2, tempval);
  473. gfar_start(dev);
  474. spin_unlock(&priv->rxlock);
  475. spin_unlock_irqrestore(&priv->txlock, flags);
  476. netif_device_attach(dev);
  477. napi_enable(&priv->napi);
  478. return 0;
  479. }
  480. #else
  481. #define gfar_suspend NULL
  482. #define gfar_resume NULL
  483. #endif
  484. /* Reads the controller's registers to determine what interface
  485. * connects it to the PHY.
  486. */
  487. static phy_interface_t gfar_get_interface(struct net_device *dev)
  488. {
  489. struct gfar_private *priv = netdev_priv(dev);
  490. u32 ecntrl = gfar_read(&priv->regs->ecntrl);
  491. if (ecntrl & ECNTRL_SGMII_MODE)
  492. return PHY_INTERFACE_MODE_SGMII;
  493. if (ecntrl & ECNTRL_TBI_MODE) {
  494. if (ecntrl & ECNTRL_REDUCED_MODE)
  495. return PHY_INTERFACE_MODE_RTBI;
  496. else
  497. return PHY_INTERFACE_MODE_TBI;
  498. }
  499. if (ecntrl & ECNTRL_REDUCED_MODE) {
  500. if (ecntrl & ECNTRL_REDUCED_MII_MODE)
  501. return PHY_INTERFACE_MODE_RMII;
  502. else {
  503. phy_interface_t interface = priv->interface;
  504. /*
  505. * This isn't autodetected right now, so it must
  506. * be set by the device tree or platform code.
  507. */
  508. if (interface == PHY_INTERFACE_MODE_RGMII_ID)
  509. return PHY_INTERFACE_MODE_RGMII_ID;
  510. return PHY_INTERFACE_MODE_RGMII;
  511. }
  512. }
  513. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
  514. return PHY_INTERFACE_MODE_GMII;
  515. return PHY_INTERFACE_MODE_MII;
  516. }
  517. /* Initializes driver's PHY state, and attaches to the PHY.
  518. * Returns 0 on success.
  519. */
  520. static int init_phy(struct net_device *dev)
  521. {
  522. struct gfar_private *priv = netdev_priv(dev);
  523. uint gigabit_support =
  524. priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
  525. SUPPORTED_1000baseT_Full : 0;
  526. phy_interface_t interface;
  527. priv->oldlink = 0;
  528. priv->oldspeed = 0;
  529. priv->oldduplex = -1;
  530. interface = gfar_get_interface(dev);
  531. priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
  532. interface);
  533. if (!priv->phydev)
  534. priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
  535. interface);
  536. if (!priv->phydev) {
  537. dev_err(&dev->dev, "could not attach to PHY\n");
  538. return -ENODEV;
  539. }
  540. if (interface == PHY_INTERFACE_MODE_SGMII)
  541. gfar_configure_serdes(dev);
  542. /* Remove any features not supported by the controller */
  543. priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
  544. priv->phydev->advertising = priv->phydev->supported;
  545. return 0;
  546. }
  547. /*
  548. * Initialize TBI PHY interface for communicating with the
  549. * SERDES lynx PHY on the chip. We communicate with this PHY
  550. * through the MDIO bus on each controller, treating it as a
  551. * "normal" PHY at the address found in the TBIPA register. We assume
  552. * that the TBIPA register is valid. Either the MDIO bus code will set
  553. * it to a value that doesn't conflict with other PHYs on the bus, or the
  554. * value doesn't matter, as there are no other PHYs on the bus.
  555. */
  556. static void gfar_configure_serdes(struct net_device *dev)
  557. {
  558. struct gfar_private *priv = netdev_priv(dev);
  559. struct phy_device *tbiphy;
  560. if (!priv->tbi_node) {
  561. dev_warn(&dev->dev, "error: SGMII mode requires that the "
  562. "device tree specify a tbi-handle\n");
  563. return;
  564. }
  565. tbiphy = of_phy_find_device(priv->tbi_node);
  566. if (!tbiphy) {
  567. dev_err(&dev->dev, "error: Could not get TBI device\n");
  568. return;
  569. }
  570. /*
  571. * If the link is already up, we must already be ok, and don't need to
  572. * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
  573. * everything for us? Resetting it takes the link down and requires
  574. * several seconds for it to come back.
  575. */
  576. if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
  577. return;
  578. /* Single clk mode, mii mode off(for serdes communication) */
  579. phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
  580. phy_write(tbiphy, MII_ADVERTISE,
  581. ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
  582. ADVERTISE_1000XPSE_ASYM);
  583. phy_write(tbiphy, MII_BMCR, BMCR_ANENABLE |
  584. BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
  585. }
  586. static void init_registers(struct net_device *dev)
  587. {
  588. struct gfar_private *priv = netdev_priv(dev);
  589. /* Clear IEVENT */
  590. gfar_write(&priv->regs->ievent, IEVENT_INIT_CLEAR);
  591. /* Initialize IMASK */
  592. gfar_write(&priv->regs->imask, IMASK_INIT_CLEAR);
  593. /* Init hash registers to zero */
  594. gfar_write(&priv->regs->igaddr0, 0);
  595. gfar_write(&priv->regs->igaddr1, 0);
  596. gfar_write(&priv->regs->igaddr2, 0);
  597. gfar_write(&priv->regs->igaddr3, 0);
  598. gfar_write(&priv->regs->igaddr4, 0);
  599. gfar_write(&priv->regs->igaddr5, 0);
  600. gfar_write(&priv->regs->igaddr6, 0);
  601. gfar_write(&priv->regs->igaddr7, 0);
  602. gfar_write(&priv->regs->gaddr0, 0);
  603. gfar_write(&priv->regs->gaddr1, 0);
  604. gfar_write(&priv->regs->gaddr2, 0);
  605. gfar_write(&priv->regs->gaddr3, 0);
  606. gfar_write(&priv->regs->gaddr4, 0);
  607. gfar_write(&priv->regs->gaddr5, 0);
  608. gfar_write(&priv->regs->gaddr6, 0);
  609. gfar_write(&priv->regs->gaddr7, 0);
  610. /* Zero out the rmon mib registers if it has them */
  611. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
  612. memset_io(&(priv->regs->rmon), 0, sizeof (struct rmon_mib));
  613. /* Mask off the CAM interrupts */
  614. gfar_write(&priv->regs->rmon.cam1, 0xffffffff);
  615. gfar_write(&priv->regs->rmon.cam2, 0xffffffff);
  616. }
  617. /* Initialize the max receive buffer length */
  618. gfar_write(&priv->regs->mrblr, priv->rx_buffer_size);
  619. /* Initialize the Minimum Frame Length Register */
  620. gfar_write(&priv->regs->minflr, MINFLR_INIT_SETTINGS);
  621. }
  622. /* Halt the receive and transmit queues */
  623. static void gfar_halt_nodisable(struct net_device *dev)
  624. {
  625. struct gfar_private *priv = netdev_priv(dev);
  626. struct gfar __iomem *regs = priv->regs;
  627. u32 tempval;
  628. /* Mask all interrupts */
  629. gfar_write(&regs->imask, IMASK_INIT_CLEAR);
  630. /* Clear all interrupts */
  631. gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
  632. /* Stop the DMA, and wait for it to stop */
  633. tempval = gfar_read(&priv->regs->dmactrl);
  634. if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
  635. != (DMACTRL_GRS | DMACTRL_GTS)) {
  636. tempval |= (DMACTRL_GRS | DMACTRL_GTS);
  637. gfar_write(&priv->regs->dmactrl, tempval);
  638. while (!(gfar_read(&priv->regs->ievent) &
  639. (IEVENT_GRSC | IEVENT_GTSC)))
  640. cpu_relax();
  641. }
  642. }
  643. /* Halt the receive and transmit queues */
  644. void gfar_halt(struct net_device *dev)
  645. {
  646. struct gfar_private *priv = netdev_priv(dev);
  647. struct gfar __iomem *regs = priv->regs;
  648. u32 tempval;
  649. gfar_halt_nodisable(dev);
  650. /* Disable Rx and Tx */
  651. tempval = gfar_read(&regs->maccfg1);
  652. tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
  653. gfar_write(&regs->maccfg1, tempval);
  654. }
  655. void stop_gfar(struct net_device *dev)
  656. {
  657. struct gfar_private *priv = netdev_priv(dev);
  658. struct gfar __iomem *regs = priv->regs;
  659. unsigned long flags;
  660. phy_stop(priv->phydev);
  661. /* Lock it down */
  662. spin_lock_irqsave(&priv->txlock, flags);
  663. spin_lock(&priv->rxlock);
  664. gfar_halt(dev);
  665. spin_unlock(&priv->rxlock);
  666. spin_unlock_irqrestore(&priv->txlock, flags);
  667. /* Free the IRQs */
  668. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
  669. free_irq(priv->interruptError, dev);
  670. free_irq(priv->interruptTransmit, dev);
  671. free_irq(priv->interruptReceive, dev);
  672. } else {
  673. free_irq(priv->interruptTransmit, dev);
  674. }
  675. free_skb_resources(priv);
  676. dma_free_coherent(&priv->ofdev->dev,
  677. sizeof(struct txbd8)*priv->tx_ring_size
  678. + sizeof(struct rxbd8)*priv->rx_ring_size,
  679. priv->tx_bd_base,
  680. gfar_read(&regs->tbase0));
  681. }
  682. /* If there are any tx skbs or rx skbs still around, free them.
  683. * Then free tx_skbuff and rx_skbuff */
  684. static void free_skb_resources(struct gfar_private *priv)
  685. {
  686. struct rxbd8 *rxbdp;
  687. struct txbd8 *txbdp;
  688. int i, j;
  689. /* Go through all the buffer descriptors and free their data buffers */
  690. txbdp = priv->tx_bd_base;
  691. for (i = 0; i < priv->tx_ring_size; i++) {
  692. if (!priv->tx_skbuff[i])
  693. continue;
  694. dma_unmap_single(&priv->ofdev->dev, txbdp->bufPtr,
  695. txbdp->length, DMA_TO_DEVICE);
  696. txbdp->lstatus = 0;
  697. for (j = 0; j < skb_shinfo(priv->tx_skbuff[i])->nr_frags; j++) {
  698. txbdp++;
  699. dma_unmap_page(&priv->ofdev->dev, txbdp->bufPtr,
  700. txbdp->length, DMA_TO_DEVICE);
  701. }
  702. txbdp++;
  703. dev_kfree_skb_any(priv->tx_skbuff[i]);
  704. priv->tx_skbuff[i] = NULL;
  705. }
  706. kfree(priv->tx_skbuff);
  707. rxbdp = priv->rx_bd_base;
  708. /* rx_skbuff is not guaranteed to be allocated, so only
  709. * free it and its contents if it is allocated */
  710. if(priv->rx_skbuff != NULL) {
  711. for (i = 0; i < priv->rx_ring_size; i++) {
  712. if (priv->rx_skbuff[i]) {
  713. dma_unmap_single(&priv->ofdev->dev, rxbdp->bufPtr,
  714. priv->rx_buffer_size,
  715. DMA_FROM_DEVICE);
  716. dev_kfree_skb_any(priv->rx_skbuff[i]);
  717. priv->rx_skbuff[i] = NULL;
  718. }
  719. rxbdp->lstatus = 0;
  720. rxbdp->bufPtr = 0;
  721. rxbdp++;
  722. }
  723. kfree(priv->rx_skbuff);
  724. }
  725. }
  726. void gfar_start(struct net_device *dev)
  727. {
  728. struct gfar_private *priv = netdev_priv(dev);
  729. struct gfar __iomem *regs = priv->regs;
  730. u32 tempval;
  731. /* Enable Rx and Tx in MACCFG1 */
  732. tempval = gfar_read(&regs->maccfg1);
  733. tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
  734. gfar_write(&regs->maccfg1, tempval);
  735. /* Initialize DMACTRL to have WWR and WOP */
  736. tempval = gfar_read(&priv->regs->dmactrl);
  737. tempval |= DMACTRL_INIT_SETTINGS;
  738. gfar_write(&priv->regs->dmactrl, tempval);
  739. /* Make sure we aren't stopped */
  740. tempval = gfar_read(&priv->regs->dmactrl);
  741. tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
  742. gfar_write(&priv->regs->dmactrl, tempval);
  743. /* Clear THLT/RHLT, so that the DMA starts polling now */
  744. gfar_write(&regs->tstat, TSTAT_CLEAR_THALT);
  745. gfar_write(&regs->rstat, RSTAT_CLEAR_RHALT);
  746. /* Unmask the interrupts we look for */
  747. gfar_write(&regs->imask, IMASK_DEFAULT);
  748. dev->trans_start = jiffies;
  749. }
  750. /* Bring the controller up and running */
  751. int startup_gfar(struct net_device *dev)
  752. {
  753. struct txbd8 *txbdp;
  754. struct rxbd8 *rxbdp;
  755. dma_addr_t addr = 0;
  756. unsigned long vaddr;
  757. int i;
  758. struct gfar_private *priv = netdev_priv(dev);
  759. struct gfar __iomem *regs = priv->regs;
  760. int err = 0;
  761. u32 rctrl = 0;
  762. u32 tctrl = 0;
  763. u32 attrs = 0;
  764. gfar_write(&regs->imask, IMASK_INIT_CLEAR);
  765. /* Allocate memory for the buffer descriptors */
  766. vaddr = (unsigned long) dma_alloc_coherent(&priv->ofdev->dev,
  767. sizeof (struct txbd8) * priv->tx_ring_size +
  768. sizeof (struct rxbd8) * priv->rx_ring_size,
  769. &addr, GFP_KERNEL);
  770. if (vaddr == 0) {
  771. if (netif_msg_ifup(priv))
  772. printk(KERN_ERR "%s: Could not allocate buffer descriptors!\n",
  773. dev->name);
  774. return -ENOMEM;
  775. }
  776. priv->tx_bd_base = (struct txbd8 *) vaddr;
  777. /* enet DMA only understands physical addresses */
  778. gfar_write(&regs->tbase0, addr);
  779. /* Start the rx descriptor ring where the tx ring leaves off */
  780. addr = addr + sizeof (struct txbd8) * priv->tx_ring_size;
  781. vaddr = vaddr + sizeof (struct txbd8) * priv->tx_ring_size;
  782. priv->rx_bd_base = (struct rxbd8 *) vaddr;
  783. gfar_write(&regs->rbase0, addr);
  784. /* Setup the skbuff rings */
  785. priv->tx_skbuff =
  786. (struct sk_buff **) kmalloc(sizeof (struct sk_buff *) *
  787. priv->tx_ring_size, GFP_KERNEL);
  788. if (NULL == priv->tx_skbuff) {
  789. if (netif_msg_ifup(priv))
  790. printk(KERN_ERR "%s: Could not allocate tx_skbuff\n",
  791. dev->name);
  792. err = -ENOMEM;
  793. goto tx_skb_fail;
  794. }
  795. for (i = 0; i < priv->tx_ring_size; i++)
  796. priv->tx_skbuff[i] = NULL;
  797. priv->rx_skbuff =
  798. (struct sk_buff **) kmalloc(sizeof (struct sk_buff *) *
  799. priv->rx_ring_size, GFP_KERNEL);
  800. if (NULL == priv->rx_skbuff) {
  801. if (netif_msg_ifup(priv))
  802. printk(KERN_ERR "%s: Could not allocate rx_skbuff\n",
  803. dev->name);
  804. err = -ENOMEM;
  805. goto rx_skb_fail;
  806. }
  807. for (i = 0; i < priv->rx_ring_size; i++)
  808. priv->rx_skbuff[i] = NULL;
  809. /* Initialize some variables in our dev structure */
  810. priv->num_txbdfree = priv->tx_ring_size;
  811. priv->dirty_tx = priv->cur_tx = priv->tx_bd_base;
  812. priv->cur_rx = priv->rx_bd_base;
  813. priv->skb_curtx = priv->skb_dirtytx = 0;
  814. priv->skb_currx = 0;
  815. /* Initialize Transmit Descriptor Ring */
  816. txbdp = priv->tx_bd_base;
  817. for (i = 0; i < priv->tx_ring_size; i++) {
  818. txbdp->lstatus = 0;
  819. txbdp->bufPtr = 0;
  820. txbdp++;
  821. }
  822. /* Set the last descriptor in the ring to indicate wrap */
  823. txbdp--;
  824. txbdp->status |= TXBD_WRAP;
  825. rxbdp = priv->rx_bd_base;
  826. for (i = 0; i < priv->rx_ring_size; i++) {
  827. struct sk_buff *skb;
  828. skb = gfar_new_skb(dev);
  829. if (!skb) {
  830. printk(KERN_ERR "%s: Can't allocate RX buffers\n",
  831. dev->name);
  832. goto err_rxalloc_fail;
  833. }
  834. priv->rx_skbuff[i] = skb;
  835. gfar_new_rxbdp(dev, rxbdp, skb);
  836. rxbdp++;
  837. }
  838. /* Set the last descriptor in the ring to wrap */
  839. rxbdp--;
  840. rxbdp->status |= RXBD_WRAP;
  841. /* If the device has multiple interrupts, register for
  842. * them. Otherwise, only register for the one */
  843. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
  844. /* Install our interrupt handlers for Error,
  845. * Transmit, and Receive */
  846. if (request_irq(priv->interruptError, gfar_error,
  847. 0, priv->int_name_er, dev) < 0) {
  848. if (netif_msg_intr(priv))
  849. printk(KERN_ERR "%s: Can't get IRQ %d\n",
  850. dev->name, priv->interruptError);
  851. err = -1;
  852. goto err_irq_fail;
  853. }
  854. if (request_irq(priv->interruptTransmit, gfar_transmit,
  855. 0, priv->int_name_tx, dev) < 0) {
  856. if (netif_msg_intr(priv))
  857. printk(KERN_ERR "%s: Can't get IRQ %d\n",
  858. dev->name, priv->interruptTransmit);
  859. err = -1;
  860. goto tx_irq_fail;
  861. }
  862. if (request_irq(priv->interruptReceive, gfar_receive,
  863. 0, priv->int_name_rx, dev) < 0) {
  864. if (netif_msg_intr(priv))
  865. printk(KERN_ERR "%s: Can't get IRQ %d (receive0)\n",
  866. dev->name, priv->interruptReceive);
  867. err = -1;
  868. goto rx_irq_fail;
  869. }
  870. } else {
  871. if (request_irq(priv->interruptTransmit, gfar_interrupt,
  872. 0, priv->int_name_tx, dev) < 0) {
  873. if (netif_msg_intr(priv))
  874. printk(KERN_ERR "%s: Can't get IRQ %d\n",
  875. dev->name, priv->interruptTransmit);
  876. err = -1;
  877. goto err_irq_fail;
  878. }
  879. }
  880. phy_start(priv->phydev);
  881. /* Configure the coalescing support */
  882. gfar_write(&regs->txic, 0);
  883. if (priv->txcoalescing)
  884. gfar_write(&regs->txic, priv->txic);
  885. gfar_write(&regs->rxic, 0);
  886. if (priv->rxcoalescing)
  887. gfar_write(&regs->rxic, priv->rxic);
  888. if (priv->rx_csum_enable)
  889. rctrl |= RCTRL_CHECKSUMMING;
  890. if (priv->extended_hash) {
  891. rctrl |= RCTRL_EXTHASH;
  892. gfar_clear_exact_match(dev);
  893. rctrl |= RCTRL_EMEN;
  894. }
  895. if (priv->padding) {
  896. rctrl &= ~RCTRL_PAL_MASK;
  897. rctrl |= RCTRL_PADDING(priv->padding);
  898. }
  899. /* keep vlan related bits if it's enabled */
  900. if (priv->vlgrp) {
  901. rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
  902. tctrl |= TCTRL_VLINS;
  903. }
  904. /* Init rctrl based on our settings */
  905. gfar_write(&priv->regs->rctrl, rctrl);
  906. if (dev->features & NETIF_F_IP_CSUM)
  907. tctrl |= TCTRL_INIT_CSUM;
  908. gfar_write(&priv->regs->tctrl, tctrl);
  909. /* Set the extraction length and index */
  910. attrs = ATTRELI_EL(priv->rx_stash_size) |
  911. ATTRELI_EI(priv->rx_stash_index);
  912. gfar_write(&priv->regs->attreli, attrs);
  913. /* Start with defaults, and add stashing or locking
  914. * depending on the approprate variables */
  915. attrs = ATTR_INIT_SETTINGS;
  916. if (priv->bd_stash_en)
  917. attrs |= ATTR_BDSTASH;
  918. if (priv->rx_stash_size != 0)
  919. attrs |= ATTR_BUFSTASH;
  920. gfar_write(&priv->regs->attr, attrs);
  921. gfar_write(&priv->regs->fifo_tx_thr, priv->fifo_threshold);
  922. gfar_write(&priv->regs->fifo_tx_starve, priv->fifo_starve);
  923. gfar_write(&priv->regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
  924. /* Start the controller */
  925. gfar_start(dev);
  926. return 0;
  927. rx_irq_fail:
  928. free_irq(priv->interruptTransmit, dev);
  929. tx_irq_fail:
  930. free_irq(priv->interruptError, dev);
  931. err_irq_fail:
  932. err_rxalloc_fail:
  933. rx_skb_fail:
  934. free_skb_resources(priv);
  935. tx_skb_fail:
  936. dma_free_coherent(&priv->ofdev->dev,
  937. sizeof(struct txbd8)*priv->tx_ring_size
  938. + sizeof(struct rxbd8)*priv->rx_ring_size,
  939. priv->tx_bd_base,
  940. gfar_read(&regs->tbase0));
  941. return err;
  942. }
  943. /* Called when something needs to use the ethernet device */
  944. /* Returns 0 for success. */
  945. static int gfar_enet_open(struct net_device *dev)
  946. {
  947. struct gfar_private *priv = netdev_priv(dev);
  948. int err;
  949. napi_enable(&priv->napi);
  950. skb_queue_head_init(&priv->rx_recycle);
  951. /* Initialize a bunch of registers */
  952. init_registers(dev);
  953. gfar_set_mac_address(dev);
  954. err = init_phy(dev);
  955. if(err) {
  956. napi_disable(&priv->napi);
  957. return err;
  958. }
  959. err = startup_gfar(dev);
  960. if (err) {
  961. napi_disable(&priv->napi);
  962. return err;
  963. }
  964. netif_start_queue(dev);
  965. device_set_wakeup_enable(&dev->dev, priv->wol_en);
  966. return err;
  967. }
  968. static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
  969. {
  970. struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
  971. memset(fcb, 0, GMAC_FCB_LEN);
  972. return fcb;
  973. }
  974. static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb)
  975. {
  976. u8 flags = 0;
  977. /* If we're here, it's a IP packet with a TCP or UDP
  978. * payload. We set it to checksum, using a pseudo-header
  979. * we provide
  980. */
  981. flags = TXFCB_DEFAULT;
  982. /* Tell the controller what the protocol is */
  983. /* And provide the already calculated phcs */
  984. if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
  985. flags |= TXFCB_UDP;
  986. fcb->phcs = udp_hdr(skb)->check;
  987. } else
  988. fcb->phcs = tcp_hdr(skb)->check;
  989. /* l3os is the distance between the start of the
  990. * frame (skb->data) and the start of the IP hdr.
  991. * l4os is the distance between the start of the
  992. * l3 hdr and the l4 hdr */
  993. fcb->l3os = (u16)(skb_network_offset(skb) - GMAC_FCB_LEN);
  994. fcb->l4os = skb_network_header_len(skb);
  995. fcb->flags = flags;
  996. }
  997. void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
  998. {
  999. fcb->flags |= TXFCB_VLN;
  1000. fcb->vlctl = vlan_tx_tag_get(skb);
  1001. }
  1002. static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
  1003. struct txbd8 *base, int ring_size)
  1004. {
  1005. struct txbd8 *new_bd = bdp + stride;
  1006. return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
  1007. }
  1008. static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
  1009. int ring_size)
  1010. {
  1011. return skip_txbd(bdp, 1, base, ring_size);
  1012. }
  1013. /* This is called by the kernel when a frame is ready for transmission. */
  1014. /* It is pointed to by the dev->hard_start_xmit function pointer */
  1015. static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1016. {
  1017. struct gfar_private *priv = netdev_priv(dev);
  1018. struct txfcb *fcb = NULL;
  1019. struct txbd8 *txbdp, *txbdp_start, *base;
  1020. u32 lstatus;
  1021. int i;
  1022. u32 bufaddr;
  1023. unsigned long flags;
  1024. unsigned int nr_frags, length;
  1025. base = priv->tx_bd_base;
  1026. /* make space for additional header when fcb is needed */
  1027. if (((skb->ip_summed == CHECKSUM_PARTIAL) ||
  1028. (priv->vlgrp && vlan_tx_tag_present(skb))) &&
  1029. (skb_headroom(skb) < GMAC_FCB_LEN)) {
  1030. struct sk_buff *skb_new;
  1031. skb_new = skb_realloc_headroom(skb, GMAC_FCB_LEN);
  1032. if (!skb_new) {
  1033. dev->stats.tx_errors++;
  1034. kfree_skb(skb);
  1035. return NETDEV_TX_OK;
  1036. }
  1037. kfree_skb(skb);
  1038. skb = skb_new;
  1039. }
  1040. /* total number of fragments in the SKB */
  1041. nr_frags = skb_shinfo(skb)->nr_frags;
  1042. spin_lock_irqsave(&priv->txlock, flags);
  1043. /* check if there is space to queue this packet */
  1044. if ((nr_frags+1) > priv->num_txbdfree) {
  1045. /* no space, stop the queue */
  1046. netif_stop_queue(dev);
  1047. dev->stats.tx_fifo_errors++;
  1048. spin_unlock_irqrestore(&priv->txlock, flags);
  1049. return NETDEV_TX_BUSY;
  1050. }
  1051. /* Update transmit stats */
  1052. dev->stats.tx_bytes += skb->len;
  1053. txbdp = txbdp_start = priv->cur_tx;
  1054. if (nr_frags == 0) {
  1055. lstatus = txbdp->lstatus | BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
  1056. } else {
  1057. /* Place the fragment addresses and lengths into the TxBDs */
  1058. for (i = 0; i < nr_frags; i++) {
  1059. /* Point at the next BD, wrapping as needed */
  1060. txbdp = next_txbd(txbdp, base, priv->tx_ring_size);
  1061. length = skb_shinfo(skb)->frags[i].size;
  1062. lstatus = txbdp->lstatus | length |
  1063. BD_LFLAG(TXBD_READY);
  1064. /* Handle the last BD specially */
  1065. if (i == nr_frags - 1)
  1066. lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
  1067. bufaddr = dma_map_page(&priv->ofdev->dev,
  1068. skb_shinfo(skb)->frags[i].page,
  1069. skb_shinfo(skb)->frags[i].page_offset,
  1070. length,
  1071. DMA_TO_DEVICE);
  1072. /* set the TxBD length and buffer pointer */
  1073. txbdp->bufPtr = bufaddr;
  1074. txbdp->lstatus = lstatus;
  1075. }
  1076. lstatus = txbdp_start->lstatus;
  1077. }
  1078. /* Set up checksumming */
  1079. if (CHECKSUM_PARTIAL == skb->ip_summed) {
  1080. fcb = gfar_add_fcb(skb);
  1081. lstatus |= BD_LFLAG(TXBD_TOE);
  1082. gfar_tx_checksum(skb, fcb);
  1083. }
  1084. if (priv->vlgrp && vlan_tx_tag_present(skb)) {
  1085. if (unlikely(NULL == fcb)) {
  1086. fcb = gfar_add_fcb(skb);
  1087. lstatus |= BD_LFLAG(TXBD_TOE);
  1088. }
  1089. gfar_tx_vlan(skb, fcb);
  1090. }
  1091. /* setup the TxBD length and buffer pointer for the first BD */
  1092. priv->tx_skbuff[priv->skb_curtx] = skb;
  1093. txbdp_start->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
  1094. skb_headlen(skb), DMA_TO_DEVICE);
  1095. lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
  1096. /*
  1097. * The powerpc-specific eieio() is used, as wmb() has too strong
  1098. * semantics (it requires synchronization between cacheable and
  1099. * uncacheable mappings, which eieio doesn't provide and which we
  1100. * don't need), thus requiring a more expensive sync instruction. At
  1101. * some point, the set of architecture-independent barrier functions
  1102. * should be expanded to include weaker barriers.
  1103. */
  1104. eieio();
  1105. txbdp_start->lstatus = lstatus;
  1106. /* Update the current skb pointer to the next entry we will use
  1107. * (wrapping if necessary) */
  1108. priv->skb_curtx = (priv->skb_curtx + 1) &
  1109. TX_RING_MOD_MASK(priv->tx_ring_size);
  1110. priv->cur_tx = next_txbd(txbdp, base, priv->tx_ring_size);
  1111. /* reduce TxBD free count */
  1112. priv->num_txbdfree -= (nr_frags + 1);
  1113. dev->trans_start = jiffies;
  1114. /* If the next BD still needs to be cleaned up, then the bds
  1115. are full. We need to tell the kernel to stop sending us stuff. */
  1116. if (!priv->num_txbdfree) {
  1117. netif_stop_queue(dev);
  1118. dev->stats.tx_fifo_errors++;
  1119. }
  1120. /* Tell the DMA to go go go */
  1121. gfar_write(&priv->regs->tstat, TSTAT_CLEAR_THALT);
  1122. /* Unlock priv */
  1123. spin_unlock_irqrestore(&priv->txlock, flags);
  1124. return NETDEV_TX_OK;
  1125. }
  1126. /* Stops the kernel queue, and halts the controller */
  1127. static int gfar_close(struct net_device *dev)
  1128. {
  1129. struct gfar_private *priv = netdev_priv(dev);
  1130. napi_disable(&priv->napi);
  1131. skb_queue_purge(&priv->rx_recycle);
  1132. cancel_work_sync(&priv->reset_task);
  1133. stop_gfar(dev);
  1134. /* Disconnect from the PHY */
  1135. phy_disconnect(priv->phydev);
  1136. priv->phydev = NULL;
  1137. netif_stop_queue(dev);
  1138. return 0;
  1139. }
  1140. /* Changes the mac address if the controller is not running. */
  1141. static int gfar_set_mac_address(struct net_device *dev)
  1142. {
  1143. gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
  1144. return 0;
  1145. }
  1146. /* Enables and disables VLAN insertion/extraction */
  1147. static void gfar_vlan_rx_register(struct net_device *dev,
  1148. struct vlan_group *grp)
  1149. {
  1150. struct gfar_private *priv = netdev_priv(dev);
  1151. unsigned long flags;
  1152. u32 tempval;
  1153. spin_lock_irqsave(&priv->rxlock, flags);
  1154. priv->vlgrp = grp;
  1155. if (grp) {
  1156. /* Enable VLAN tag insertion */
  1157. tempval = gfar_read(&priv->regs->tctrl);
  1158. tempval |= TCTRL_VLINS;
  1159. gfar_write(&priv->regs->tctrl, tempval);
  1160. /* Enable VLAN tag extraction */
  1161. tempval = gfar_read(&priv->regs->rctrl);
  1162. tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
  1163. gfar_write(&priv->regs->rctrl, tempval);
  1164. } else {
  1165. /* Disable VLAN tag insertion */
  1166. tempval = gfar_read(&priv->regs->tctrl);
  1167. tempval &= ~TCTRL_VLINS;
  1168. gfar_write(&priv->regs->tctrl, tempval);
  1169. /* Disable VLAN tag extraction */
  1170. tempval = gfar_read(&priv->regs->rctrl);
  1171. tempval &= ~RCTRL_VLEX;
  1172. /* If parse is no longer required, then disable parser */
  1173. if (tempval & RCTRL_REQ_PARSER)
  1174. tempval |= RCTRL_PRSDEP_INIT;
  1175. else
  1176. tempval &= ~RCTRL_PRSDEP_INIT;
  1177. gfar_write(&priv->regs->rctrl, tempval);
  1178. }
  1179. gfar_change_mtu(dev, dev->mtu);
  1180. spin_unlock_irqrestore(&priv->rxlock, flags);
  1181. }
  1182. static int gfar_change_mtu(struct net_device *dev, int new_mtu)
  1183. {
  1184. int tempsize, tempval;
  1185. struct gfar_private *priv = netdev_priv(dev);
  1186. int oldsize = priv->rx_buffer_size;
  1187. int frame_size = new_mtu + ETH_HLEN;
  1188. if (priv->vlgrp)
  1189. frame_size += VLAN_HLEN;
  1190. if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
  1191. if (netif_msg_drv(priv))
  1192. printk(KERN_ERR "%s: Invalid MTU setting\n",
  1193. dev->name);
  1194. return -EINVAL;
  1195. }
  1196. if (gfar_uses_fcb(priv))
  1197. frame_size += GMAC_FCB_LEN;
  1198. frame_size += priv->padding;
  1199. tempsize =
  1200. (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
  1201. INCREMENTAL_BUFFER_SIZE;
  1202. /* Only stop and start the controller if it isn't already
  1203. * stopped, and we changed something */
  1204. if ((oldsize != tempsize) && (dev->flags & IFF_UP))
  1205. stop_gfar(dev);
  1206. priv->rx_buffer_size = tempsize;
  1207. dev->mtu = new_mtu;
  1208. gfar_write(&priv->regs->mrblr, priv->rx_buffer_size);
  1209. gfar_write(&priv->regs->maxfrm, priv->rx_buffer_size);
  1210. /* If the mtu is larger than the max size for standard
  1211. * ethernet frames (ie, a jumbo frame), then set maccfg2
  1212. * to allow huge frames, and to check the length */
  1213. tempval = gfar_read(&priv->regs->maccfg2);
  1214. if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE)
  1215. tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
  1216. else
  1217. tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
  1218. gfar_write(&priv->regs->maccfg2, tempval);
  1219. if ((oldsize != tempsize) && (dev->flags & IFF_UP))
  1220. startup_gfar(dev);
  1221. return 0;
  1222. }
  1223. /* gfar_reset_task gets scheduled when a packet has not been
  1224. * transmitted after a set amount of time.
  1225. * For now, assume that clearing out all the structures, and
  1226. * starting over will fix the problem.
  1227. */
  1228. static void gfar_reset_task(struct work_struct *work)
  1229. {
  1230. struct gfar_private *priv = container_of(work, struct gfar_private,
  1231. reset_task);
  1232. struct net_device *dev = priv->ndev;
  1233. if (dev->flags & IFF_UP) {
  1234. netif_stop_queue(dev);
  1235. stop_gfar(dev);
  1236. startup_gfar(dev);
  1237. netif_start_queue(dev);
  1238. }
  1239. netif_tx_schedule_all(dev);
  1240. }
  1241. static void gfar_timeout(struct net_device *dev)
  1242. {
  1243. struct gfar_private *priv = netdev_priv(dev);
  1244. dev->stats.tx_errors++;
  1245. schedule_work(&priv->reset_task);
  1246. }
  1247. /* Interrupt Handler for Transmit complete */
  1248. static int gfar_clean_tx_ring(struct net_device *dev)
  1249. {
  1250. struct gfar_private *priv = netdev_priv(dev);
  1251. struct txbd8 *bdp;
  1252. struct txbd8 *lbdp = NULL;
  1253. struct txbd8 *base = priv->tx_bd_base;
  1254. struct sk_buff *skb;
  1255. int skb_dirtytx;
  1256. int tx_ring_size = priv->tx_ring_size;
  1257. int frags = 0;
  1258. int i;
  1259. int howmany = 0;
  1260. u32 lstatus;
  1261. bdp = priv->dirty_tx;
  1262. skb_dirtytx = priv->skb_dirtytx;
  1263. while ((skb = priv->tx_skbuff[skb_dirtytx])) {
  1264. frags = skb_shinfo(skb)->nr_frags;
  1265. lbdp = skip_txbd(bdp, frags, base, tx_ring_size);
  1266. lstatus = lbdp->lstatus;
  1267. /* Only clean completed frames */
  1268. if ((lstatus & BD_LFLAG(TXBD_READY)) &&
  1269. (lstatus & BD_LENGTH_MASK))
  1270. break;
  1271. dma_unmap_single(&priv->ofdev->dev,
  1272. bdp->bufPtr,
  1273. bdp->length,
  1274. DMA_TO_DEVICE);
  1275. bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
  1276. bdp = next_txbd(bdp, base, tx_ring_size);
  1277. for (i = 0; i < frags; i++) {
  1278. dma_unmap_page(&priv->ofdev->dev,
  1279. bdp->bufPtr,
  1280. bdp->length,
  1281. DMA_TO_DEVICE);
  1282. bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
  1283. bdp = next_txbd(bdp, base, tx_ring_size);
  1284. }
  1285. /*
  1286. * If there's room in the queue (limit it to rx_buffer_size)
  1287. * we add this skb back into the pool, if it's the right size
  1288. */
  1289. if (skb_queue_len(&priv->rx_recycle) < priv->rx_ring_size &&
  1290. skb_recycle_check(skb, priv->rx_buffer_size +
  1291. RXBUF_ALIGNMENT))
  1292. __skb_queue_head(&priv->rx_recycle, skb);
  1293. else
  1294. dev_kfree_skb_any(skb);
  1295. priv->tx_skbuff[skb_dirtytx] = NULL;
  1296. skb_dirtytx = (skb_dirtytx + 1) &
  1297. TX_RING_MOD_MASK(tx_ring_size);
  1298. howmany++;
  1299. priv->num_txbdfree += frags + 1;
  1300. }
  1301. /* If we freed a buffer, we can restart transmission, if necessary */
  1302. if (netif_queue_stopped(dev) && priv->num_txbdfree)
  1303. netif_wake_queue(dev);
  1304. /* Update dirty indicators */
  1305. priv->skb_dirtytx = skb_dirtytx;
  1306. priv->dirty_tx = bdp;
  1307. dev->stats.tx_packets += howmany;
  1308. return howmany;
  1309. }
  1310. static void gfar_schedule_cleanup(struct net_device *dev)
  1311. {
  1312. struct gfar_private *priv = netdev_priv(dev);
  1313. unsigned long flags;
  1314. spin_lock_irqsave(&priv->txlock, flags);
  1315. spin_lock(&priv->rxlock);
  1316. if (napi_schedule_prep(&priv->napi)) {
  1317. gfar_write(&priv->regs->imask, IMASK_RTX_DISABLED);
  1318. __napi_schedule(&priv->napi);
  1319. } else {
  1320. /*
  1321. * Clear IEVENT, so interrupts aren't called again
  1322. * because of the packets that have already arrived.
  1323. */
  1324. gfar_write(&priv->regs->ievent, IEVENT_RTX_MASK);
  1325. }
  1326. spin_unlock(&priv->rxlock);
  1327. spin_unlock_irqrestore(&priv->txlock, flags);
  1328. }
  1329. /* Interrupt Handler for Transmit complete */
  1330. static irqreturn_t gfar_transmit(int irq, void *dev_id)
  1331. {
  1332. gfar_schedule_cleanup((struct net_device *)dev_id);
  1333. return IRQ_HANDLED;
  1334. }
  1335. static void gfar_new_rxbdp(struct net_device *dev, struct rxbd8 *bdp,
  1336. struct sk_buff *skb)
  1337. {
  1338. struct gfar_private *priv = netdev_priv(dev);
  1339. u32 lstatus;
  1340. bdp->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
  1341. priv->rx_buffer_size, DMA_FROM_DEVICE);
  1342. lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
  1343. if (bdp == priv->rx_bd_base + priv->rx_ring_size - 1)
  1344. lstatus |= BD_LFLAG(RXBD_WRAP);
  1345. eieio();
  1346. bdp->lstatus = lstatus;
  1347. }
  1348. struct sk_buff * gfar_new_skb(struct net_device *dev)
  1349. {
  1350. unsigned int alignamount;
  1351. struct gfar_private *priv = netdev_priv(dev);
  1352. struct sk_buff *skb = NULL;
  1353. skb = __skb_dequeue(&priv->rx_recycle);
  1354. if (!skb)
  1355. skb = netdev_alloc_skb(dev,
  1356. priv->rx_buffer_size + RXBUF_ALIGNMENT);
  1357. if (!skb)
  1358. return NULL;
  1359. alignamount = RXBUF_ALIGNMENT -
  1360. (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1));
  1361. /* We need the data buffer to be aligned properly. We will reserve
  1362. * as many bytes as needed to align the data properly
  1363. */
  1364. skb_reserve(skb, alignamount);
  1365. return skb;
  1366. }
  1367. static inline void count_errors(unsigned short status, struct net_device *dev)
  1368. {
  1369. struct gfar_private *priv = netdev_priv(dev);
  1370. struct net_device_stats *stats = &dev->stats;
  1371. struct gfar_extra_stats *estats = &priv->extra_stats;
  1372. /* If the packet was truncated, none of the other errors
  1373. * matter */
  1374. if (status & RXBD_TRUNCATED) {
  1375. stats->rx_length_errors++;
  1376. estats->rx_trunc++;
  1377. return;
  1378. }
  1379. /* Count the errors, if there were any */
  1380. if (status & (RXBD_LARGE | RXBD_SHORT)) {
  1381. stats->rx_length_errors++;
  1382. if (status & RXBD_LARGE)
  1383. estats->rx_large++;
  1384. else
  1385. estats->rx_short++;
  1386. }
  1387. if (status & RXBD_NONOCTET) {
  1388. stats->rx_frame_errors++;
  1389. estats->rx_nonoctet++;
  1390. }
  1391. if (status & RXBD_CRCERR) {
  1392. estats->rx_crcerr++;
  1393. stats->rx_crc_errors++;
  1394. }
  1395. if (status & RXBD_OVERRUN) {
  1396. estats->rx_overrun++;
  1397. stats->rx_crc_errors++;
  1398. }
  1399. }
  1400. irqreturn_t gfar_receive(int irq, void *dev_id)
  1401. {
  1402. gfar_schedule_cleanup((struct net_device *)dev_id);
  1403. return IRQ_HANDLED;
  1404. }
  1405. static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
  1406. {
  1407. /* If valid headers were found, and valid sums
  1408. * were verified, then we tell the kernel that no
  1409. * checksumming is necessary. Otherwise, it is */
  1410. if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
  1411. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1412. else
  1413. skb->ip_summed = CHECKSUM_NONE;
  1414. }
  1415. /* gfar_process_frame() -- handle one incoming packet if skb
  1416. * isn't NULL. */
  1417. static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
  1418. int amount_pull)
  1419. {
  1420. struct gfar_private *priv = netdev_priv(dev);
  1421. struct rxfcb *fcb = NULL;
  1422. int ret;
  1423. /* fcb is at the beginning if exists */
  1424. fcb = (struct rxfcb *)skb->data;
  1425. /* Remove the FCB from the skb */
  1426. /* Remove the padded bytes, if there are any */
  1427. if (amount_pull)
  1428. skb_pull(skb, amount_pull);
  1429. if (priv->rx_csum_enable)
  1430. gfar_rx_checksum(skb, fcb);
  1431. /* Tell the skb what kind of packet this is */
  1432. skb->protocol = eth_type_trans(skb, dev);
  1433. /* Send the packet up the stack */
  1434. if (unlikely(priv->vlgrp && (fcb->flags & RXFCB_VLN)))
  1435. ret = vlan_hwaccel_receive_skb(skb, priv->vlgrp, fcb->vlctl);
  1436. else
  1437. ret = netif_receive_skb(skb);
  1438. if (NET_RX_DROP == ret)
  1439. priv->extra_stats.kernel_dropped++;
  1440. return 0;
  1441. }
  1442. /* gfar_clean_rx_ring() -- Processes each frame in the rx ring
  1443. * until the budget/quota has been reached. Returns the number
  1444. * of frames handled
  1445. */
  1446. int gfar_clean_rx_ring(struct net_device *dev, int rx_work_limit)
  1447. {
  1448. struct rxbd8 *bdp, *base;
  1449. struct sk_buff *skb;
  1450. int pkt_len;
  1451. int amount_pull;
  1452. int howmany = 0;
  1453. struct gfar_private *priv = netdev_priv(dev);
  1454. /* Get the first full descriptor */
  1455. bdp = priv->cur_rx;
  1456. base = priv->rx_bd_base;
  1457. amount_pull = (gfar_uses_fcb(priv) ? GMAC_FCB_LEN : 0) +
  1458. priv->padding;
  1459. while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
  1460. struct sk_buff *newskb;
  1461. rmb();
  1462. /* Add another skb for the future */
  1463. newskb = gfar_new_skb(dev);
  1464. skb = priv->rx_skbuff[priv->skb_currx];
  1465. dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
  1466. priv->rx_buffer_size, DMA_FROM_DEVICE);
  1467. /* We drop the frame if we failed to allocate a new buffer */
  1468. if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
  1469. bdp->status & RXBD_ERR)) {
  1470. count_errors(bdp->status, dev);
  1471. if (unlikely(!newskb))
  1472. newskb = skb;
  1473. else if (skb) {
  1474. /*
  1475. * We need to reset ->data to what it
  1476. * was before gfar_new_skb() re-aligned
  1477. * it to an RXBUF_ALIGNMENT boundary
  1478. * before we put the skb back on the
  1479. * recycle list.
  1480. */
  1481. skb->data = skb->head + NET_SKB_PAD;
  1482. __skb_queue_head(&priv->rx_recycle, skb);
  1483. }
  1484. } else {
  1485. /* Increment the number of packets */
  1486. dev->stats.rx_packets++;
  1487. howmany++;
  1488. if (likely(skb)) {
  1489. pkt_len = bdp->length - ETH_FCS_LEN;
  1490. /* Remove the FCS from the packet length */
  1491. skb_put(skb, pkt_len);
  1492. dev->stats.rx_bytes += pkt_len;
  1493. if (in_irq() || irqs_disabled())
  1494. printk("Interrupt problem!\n");
  1495. gfar_process_frame(dev, skb, amount_pull);
  1496. } else {
  1497. if (netif_msg_rx_err(priv))
  1498. printk(KERN_WARNING
  1499. "%s: Missing skb!\n", dev->name);
  1500. dev->stats.rx_dropped++;
  1501. priv->extra_stats.rx_skbmissing++;
  1502. }
  1503. }
  1504. priv->rx_skbuff[priv->skb_currx] = newskb;
  1505. /* Setup the new bdp */
  1506. gfar_new_rxbdp(dev, bdp, newskb);
  1507. /* Update to the next pointer */
  1508. bdp = next_bd(bdp, base, priv->rx_ring_size);
  1509. /* update to point at the next skb */
  1510. priv->skb_currx =
  1511. (priv->skb_currx + 1) &
  1512. RX_RING_MOD_MASK(priv->rx_ring_size);
  1513. }
  1514. /* Update the current rxbd pointer to be the next one */
  1515. priv->cur_rx = bdp;
  1516. return howmany;
  1517. }
  1518. static int gfar_poll(struct napi_struct *napi, int budget)
  1519. {
  1520. struct gfar_private *priv = container_of(napi, struct gfar_private, napi);
  1521. struct net_device *dev = priv->ndev;
  1522. int tx_cleaned = 0;
  1523. int rx_cleaned = 0;
  1524. unsigned long flags;
  1525. /* Clear IEVENT, so interrupts aren't called again
  1526. * because of the packets that have already arrived */
  1527. gfar_write(&priv->regs->ievent, IEVENT_RTX_MASK);
  1528. /* If we fail to get the lock, don't bother with the TX BDs */
  1529. if (spin_trylock_irqsave(&priv->txlock, flags)) {
  1530. tx_cleaned = gfar_clean_tx_ring(dev);
  1531. spin_unlock_irqrestore(&priv->txlock, flags);
  1532. }
  1533. rx_cleaned = gfar_clean_rx_ring(dev, budget);
  1534. if (tx_cleaned)
  1535. return budget;
  1536. if (rx_cleaned < budget) {
  1537. napi_complete(napi);
  1538. /* Clear the halt bit in RSTAT */
  1539. gfar_write(&priv->regs->rstat, RSTAT_CLEAR_RHALT);
  1540. gfar_write(&priv->regs->imask, IMASK_DEFAULT);
  1541. /* If we are coalescing interrupts, update the timer */
  1542. /* Otherwise, clear it */
  1543. if (likely(priv->rxcoalescing)) {
  1544. gfar_write(&priv->regs->rxic, 0);
  1545. gfar_write(&priv->regs->rxic, priv->rxic);
  1546. }
  1547. if (likely(priv->txcoalescing)) {
  1548. gfar_write(&priv->regs->txic, 0);
  1549. gfar_write(&priv->regs->txic, priv->txic);
  1550. }
  1551. }
  1552. return rx_cleaned;
  1553. }
  1554. #ifdef CONFIG_NET_POLL_CONTROLLER
  1555. /*
  1556. * Polling 'interrupt' - used by things like netconsole to send skbs
  1557. * without having to re-enable interrupts. It's not called while
  1558. * the interrupt routine is executing.
  1559. */
  1560. static void gfar_netpoll(struct net_device *dev)
  1561. {
  1562. struct gfar_private *priv = netdev_priv(dev);
  1563. /* If the device has multiple interrupts, run tx/rx */
  1564. if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
  1565. disable_irq(priv->interruptTransmit);
  1566. disable_irq(priv->interruptReceive);
  1567. disable_irq(priv->interruptError);
  1568. gfar_interrupt(priv->interruptTransmit, dev);
  1569. enable_irq(priv->interruptError);
  1570. enable_irq(priv->interruptReceive);
  1571. enable_irq(priv->interruptTransmit);
  1572. } else {
  1573. disable_irq(priv->interruptTransmit);
  1574. gfar_interrupt(priv->interruptTransmit, dev);
  1575. enable_irq(priv->interruptTransmit);
  1576. }
  1577. }
  1578. #endif
  1579. /* The interrupt handler for devices with one interrupt */
  1580. static irqreturn_t gfar_interrupt(int irq, void *dev_id)
  1581. {
  1582. struct net_device *dev = dev_id;
  1583. struct gfar_private *priv = netdev_priv(dev);
  1584. /* Save ievent for future reference */
  1585. u32 events = gfar_read(&priv->regs->ievent);
  1586. /* Check for reception */
  1587. if (events & IEVENT_RX_MASK)
  1588. gfar_receive(irq, dev_id);
  1589. /* Check for transmit completion */
  1590. if (events & IEVENT_TX_MASK)
  1591. gfar_transmit(irq, dev_id);
  1592. /* Check for errors */
  1593. if (events & IEVENT_ERR_MASK)
  1594. gfar_error(irq, dev_id);
  1595. return IRQ_HANDLED;
  1596. }
  1597. /* Called every time the controller might need to be made
  1598. * aware of new link state. The PHY code conveys this
  1599. * information through variables in the phydev structure, and this
  1600. * function converts those variables into the appropriate
  1601. * register values, and can bring down the device if needed.
  1602. */
  1603. static void adjust_link(struct net_device *dev)
  1604. {
  1605. struct gfar_private *priv = netdev_priv(dev);
  1606. struct gfar __iomem *regs = priv->regs;
  1607. unsigned long flags;
  1608. struct phy_device *phydev = priv->phydev;
  1609. int new_state = 0;
  1610. spin_lock_irqsave(&priv->txlock, flags);
  1611. if (phydev->link) {
  1612. u32 tempval = gfar_read(&regs->maccfg2);
  1613. u32 ecntrl = gfar_read(&regs->ecntrl);
  1614. /* Now we make sure that we can be in full duplex mode.
  1615. * If not, we operate in half-duplex mode. */
  1616. if (phydev->duplex != priv->oldduplex) {
  1617. new_state = 1;
  1618. if (!(phydev->duplex))
  1619. tempval &= ~(MACCFG2_FULL_DUPLEX);
  1620. else
  1621. tempval |= MACCFG2_FULL_DUPLEX;
  1622. priv->oldduplex = phydev->duplex;
  1623. }
  1624. if (phydev->speed != priv->oldspeed) {
  1625. new_state = 1;
  1626. switch (phydev->speed) {
  1627. case 1000:
  1628. tempval =
  1629. ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
  1630. ecntrl &= ~(ECNTRL_R100);
  1631. break;
  1632. case 100:
  1633. case 10:
  1634. tempval =
  1635. ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
  1636. /* Reduced mode distinguishes
  1637. * between 10 and 100 */
  1638. if (phydev->speed == SPEED_100)
  1639. ecntrl |= ECNTRL_R100;
  1640. else
  1641. ecntrl &= ~(ECNTRL_R100);
  1642. break;
  1643. default:
  1644. if (netif_msg_link(priv))
  1645. printk(KERN_WARNING
  1646. "%s: Ack! Speed (%d) is not 10/100/1000!\n",
  1647. dev->name, phydev->speed);
  1648. break;
  1649. }
  1650. priv->oldspeed = phydev->speed;
  1651. }
  1652. gfar_write(&regs->maccfg2, tempval);
  1653. gfar_write(&regs->ecntrl, ecntrl);
  1654. if (!priv->oldlink) {
  1655. new_state = 1;
  1656. priv->oldlink = 1;
  1657. }
  1658. } else if (priv->oldlink) {
  1659. new_state = 1;
  1660. priv->oldlink = 0;
  1661. priv->oldspeed = 0;
  1662. priv->oldduplex = -1;
  1663. }
  1664. if (new_state && netif_msg_link(priv))
  1665. phy_print_status(phydev);
  1666. spin_unlock_irqrestore(&priv->txlock, flags);
  1667. }
  1668. /* Update the hash table based on the current list of multicast
  1669. * addresses we subscribe to. Also, change the promiscuity of
  1670. * the device based on the flags (this function is called
  1671. * whenever dev->flags is changed */
  1672. static void gfar_set_multi(struct net_device *dev)
  1673. {
  1674. struct dev_mc_list *mc_ptr;
  1675. struct gfar_private *priv = netdev_priv(dev);
  1676. struct gfar __iomem *regs = priv->regs;
  1677. u32 tempval;
  1678. if(dev->flags & IFF_PROMISC) {
  1679. /* Set RCTRL to PROM */
  1680. tempval = gfar_read(&regs->rctrl);
  1681. tempval |= RCTRL_PROM;
  1682. gfar_write(&regs->rctrl, tempval);
  1683. } else {
  1684. /* Set RCTRL to not PROM */
  1685. tempval = gfar_read(&regs->rctrl);
  1686. tempval &= ~(RCTRL_PROM);
  1687. gfar_write(&regs->rctrl, tempval);
  1688. }
  1689. if(dev->flags & IFF_ALLMULTI) {
  1690. /* Set the hash to rx all multicast frames */
  1691. gfar_write(&regs->igaddr0, 0xffffffff);
  1692. gfar_write(&regs->igaddr1, 0xffffffff);
  1693. gfar_write(&regs->igaddr2, 0xffffffff);
  1694. gfar_write(&regs->igaddr3, 0xffffffff);
  1695. gfar_write(&regs->igaddr4, 0xffffffff);
  1696. gfar_write(&regs->igaddr5, 0xffffffff);
  1697. gfar_write(&regs->igaddr6, 0xffffffff);
  1698. gfar_write(&regs->igaddr7, 0xffffffff);
  1699. gfar_write(&regs->gaddr0, 0xffffffff);
  1700. gfar_write(&regs->gaddr1, 0xffffffff);
  1701. gfar_write(&regs->gaddr2, 0xffffffff);
  1702. gfar_write(&regs->gaddr3, 0xffffffff);
  1703. gfar_write(&regs->gaddr4, 0xffffffff);
  1704. gfar_write(&regs->gaddr5, 0xffffffff);
  1705. gfar_write(&regs->gaddr6, 0xffffffff);
  1706. gfar_write(&regs->gaddr7, 0xffffffff);
  1707. } else {
  1708. int em_num;
  1709. int idx;
  1710. /* zero out the hash */
  1711. gfar_write(&regs->igaddr0, 0x0);
  1712. gfar_write(&regs->igaddr1, 0x0);
  1713. gfar_write(&regs->igaddr2, 0x0);
  1714. gfar_write(&regs->igaddr3, 0x0);
  1715. gfar_write(&regs->igaddr4, 0x0);
  1716. gfar_write(&regs->igaddr5, 0x0);
  1717. gfar_write(&regs->igaddr6, 0x0);
  1718. gfar_write(&regs->igaddr7, 0x0);
  1719. gfar_write(&regs->gaddr0, 0x0);
  1720. gfar_write(&regs->gaddr1, 0x0);
  1721. gfar_write(&regs->gaddr2, 0x0);
  1722. gfar_write(&regs->gaddr3, 0x0);
  1723. gfar_write(&regs->gaddr4, 0x0);
  1724. gfar_write(&regs->gaddr5, 0x0);
  1725. gfar_write(&regs->gaddr6, 0x0);
  1726. gfar_write(&regs->gaddr7, 0x0);
  1727. /* If we have extended hash tables, we need to
  1728. * clear the exact match registers to prepare for
  1729. * setting them */
  1730. if (priv->extended_hash) {
  1731. em_num = GFAR_EM_NUM + 1;
  1732. gfar_clear_exact_match(dev);
  1733. idx = 1;
  1734. } else {
  1735. idx = 0;
  1736. em_num = 0;
  1737. }
  1738. if(dev->mc_count == 0)
  1739. return;
  1740. /* Parse the list, and set the appropriate bits */
  1741. for(mc_ptr = dev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  1742. if (idx < em_num) {
  1743. gfar_set_mac_for_addr(dev, idx,
  1744. mc_ptr->dmi_addr);
  1745. idx++;
  1746. } else
  1747. gfar_set_hash_for_addr(dev, mc_ptr->dmi_addr);
  1748. }
  1749. }
  1750. return;
  1751. }
  1752. /* Clears each of the exact match registers to zero, so they
  1753. * don't interfere with normal reception */
  1754. static void gfar_clear_exact_match(struct net_device *dev)
  1755. {
  1756. int idx;
  1757. u8 zero_arr[MAC_ADDR_LEN] = {0,0,0,0,0,0};
  1758. for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
  1759. gfar_set_mac_for_addr(dev, idx, (u8 *)zero_arr);
  1760. }
  1761. /* Set the appropriate hash bit for the given addr */
  1762. /* The algorithm works like so:
  1763. * 1) Take the Destination Address (ie the multicast address), and
  1764. * do a CRC on it (little endian), and reverse the bits of the
  1765. * result.
  1766. * 2) Use the 8 most significant bits as a hash into a 256-entry
  1767. * table. The table is controlled through 8 32-bit registers:
  1768. * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
  1769. * gaddr7. This means that the 3 most significant bits in the
  1770. * hash index which gaddr register to use, and the 5 other bits
  1771. * indicate which bit (assuming an IBM numbering scheme, which
  1772. * for PowerPC (tm) is usually the case) in the register holds
  1773. * the entry. */
  1774. static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
  1775. {
  1776. u32 tempval;
  1777. struct gfar_private *priv = netdev_priv(dev);
  1778. u32 result = ether_crc(MAC_ADDR_LEN, addr);
  1779. int width = priv->hash_width;
  1780. u8 whichbit = (result >> (32 - width)) & 0x1f;
  1781. u8 whichreg = result >> (32 - width + 5);
  1782. u32 value = (1 << (31-whichbit));
  1783. tempval = gfar_read(priv->hash_regs[whichreg]);
  1784. tempval |= value;
  1785. gfar_write(priv->hash_regs[whichreg], tempval);
  1786. return;
  1787. }
  1788. /* There are multiple MAC Address register pairs on some controllers
  1789. * This function sets the numth pair to a given address
  1790. */
  1791. static void gfar_set_mac_for_addr(struct net_device *dev, int num, u8 *addr)
  1792. {
  1793. struct gfar_private *priv = netdev_priv(dev);
  1794. int idx;
  1795. char tmpbuf[MAC_ADDR_LEN];
  1796. u32 tempval;
  1797. u32 __iomem *macptr = &priv->regs->macstnaddr1;
  1798. macptr += num*2;
  1799. /* Now copy it into the mac registers backwards, cuz */
  1800. /* little endian is silly */
  1801. for (idx = 0; idx < MAC_ADDR_LEN; idx++)
  1802. tmpbuf[MAC_ADDR_LEN - 1 - idx] = addr[idx];
  1803. gfar_write(macptr, *((u32 *) (tmpbuf)));
  1804. tempval = *((u32 *) (tmpbuf + 4));
  1805. gfar_write(macptr+1, tempval);
  1806. }
  1807. /* GFAR error interrupt handler */
  1808. static irqreturn_t gfar_error(int irq, void *dev_id)
  1809. {
  1810. struct net_device *dev = dev_id;
  1811. struct gfar_private *priv = netdev_priv(dev);
  1812. /* Save ievent for future reference */
  1813. u32 events = gfar_read(&priv->regs->ievent);
  1814. /* Clear IEVENT */
  1815. gfar_write(&priv->regs->ievent, events & IEVENT_ERR_MASK);
  1816. /* Magic Packet is not an error. */
  1817. if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
  1818. (events & IEVENT_MAG))
  1819. events &= ~IEVENT_MAG;
  1820. /* Hmm... */
  1821. if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
  1822. printk(KERN_DEBUG "%s: error interrupt (ievent=0x%08x imask=0x%08x)\n",
  1823. dev->name, events, gfar_read(&priv->regs->imask));
  1824. /* Update the error counters */
  1825. if (events & IEVENT_TXE) {
  1826. dev->stats.tx_errors++;
  1827. if (events & IEVENT_LC)
  1828. dev->stats.tx_window_errors++;
  1829. if (events & IEVENT_CRL)
  1830. dev->stats.tx_aborted_errors++;
  1831. if (events & IEVENT_XFUN) {
  1832. if (netif_msg_tx_err(priv))
  1833. printk(KERN_DEBUG "%s: TX FIFO underrun, "
  1834. "packet dropped.\n", dev->name);
  1835. dev->stats.tx_dropped++;
  1836. priv->extra_stats.tx_underrun++;
  1837. /* Reactivate the Tx Queues */
  1838. gfar_write(&priv->regs->tstat, TSTAT_CLEAR_THALT);
  1839. }
  1840. if (netif_msg_tx_err(priv))
  1841. printk(KERN_DEBUG "%s: Transmit Error\n", dev->name);
  1842. }
  1843. if (events & IEVENT_BSY) {
  1844. dev->stats.rx_errors++;
  1845. priv->extra_stats.rx_bsy++;
  1846. gfar_receive(irq, dev_id);
  1847. if (netif_msg_rx_err(priv))
  1848. printk(KERN_DEBUG "%s: busy error (rstat: %x)\n",
  1849. dev->name, gfar_read(&priv->regs->rstat));
  1850. }
  1851. if (events & IEVENT_BABR) {
  1852. dev->stats.rx_errors++;
  1853. priv->extra_stats.rx_babr++;
  1854. if (netif_msg_rx_err(priv))
  1855. printk(KERN_DEBUG "%s: babbling RX error\n", dev->name);
  1856. }
  1857. if (events & IEVENT_EBERR) {
  1858. priv->extra_stats.eberr++;
  1859. if (netif_msg_rx_err(priv))
  1860. printk(KERN_DEBUG "%s: bus error\n", dev->name);
  1861. }
  1862. if ((events & IEVENT_RXC) && netif_msg_rx_status(priv))
  1863. printk(KERN_DEBUG "%s: control frame\n", dev->name);
  1864. if (events & IEVENT_BABT) {
  1865. priv->extra_stats.tx_babt++;
  1866. if (netif_msg_tx_err(priv))
  1867. printk(KERN_DEBUG "%s: babbling TX error\n", dev->name);
  1868. }
  1869. return IRQ_HANDLED;
  1870. }
  1871. /* work with hotplug and coldplug */
  1872. MODULE_ALIAS("platform:fsl-gianfar");
  1873. static struct of_device_id gfar_match[] =
  1874. {
  1875. {
  1876. .type = "network",
  1877. .compatible = "gianfar",
  1878. },
  1879. {},
  1880. };
  1881. /* Structure for a device driver */
  1882. static struct of_platform_driver gfar_driver = {
  1883. .name = "fsl-gianfar",
  1884. .match_table = gfar_match,
  1885. .probe = gfar_probe,
  1886. .remove = gfar_remove,
  1887. .suspend = gfar_suspend,
  1888. .resume = gfar_resume,
  1889. };
  1890. static int __init gfar_init(void)
  1891. {
  1892. return of_register_platform_driver(&gfar_driver);
  1893. }
  1894. static void __exit gfar_exit(void)
  1895. {
  1896. of_unregister_platform_driver(&gfar_driver);
  1897. }
  1898. module_init(gfar_init);
  1899. module_exit(gfar_exit);