qlcnic_ctx.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static const struct qlcnic_mailbox_metadata qlcnic_mbx_tbl[] = {
  9. {QLCNIC_CMD_CREATE_RX_CTX, 4, 1},
  10. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  11. {QLCNIC_CMD_CREATE_TX_CTX, 4, 1},
  12. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  13. {QLCNIC_CMD_INTRPT_TEST, 4, 1},
  14. {QLCNIC_CMD_SET_MTU, 4, 1},
  15. {QLCNIC_CMD_READ_PHY, 4, 2},
  16. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  17. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  18. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  19. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  20. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  21. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  22. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  23. {QLCNIC_CMD_GET_PCI_INFO, 4, 1},
  24. {QLCNIC_CMD_GET_NIC_INFO, 4, 1},
  25. {QLCNIC_CMD_SET_NIC_INFO, 4, 1},
  26. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  27. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  28. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  29. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  30. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  31. {QLCNIC_CMD_GET_MAC_STATS, 4, 1},
  32. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  33. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  34. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  35. {QLCNIC_CMD_TEMP_SIZE, 4, 4},
  36. {QLCNIC_CMD_GET_TEMP_HDR, 4, 1},
  37. {QLCNIC_CMD_SET_DRV_VER, 4, 1},
  38. {QLCNIC_CMD_GET_LED_STATUS, 4, 2},
  39. };
  40. static inline u32 qlcnic_get_cmd_signature(struct qlcnic_hardware_context *ahw)
  41. {
  42. return (ahw->pci_func & 0xff) | ((ahw->fw_hal_version & 0xff) << 8) |
  43. (0xcafe << 16);
  44. }
  45. /* Allocate mailbox registers */
  46. int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  47. struct qlcnic_adapter *adapter, u32 type)
  48. {
  49. int i, size;
  50. const struct qlcnic_mailbox_metadata *mbx_tbl;
  51. mbx_tbl = qlcnic_mbx_tbl;
  52. size = ARRAY_SIZE(qlcnic_mbx_tbl);
  53. for (i = 0; i < size; i++) {
  54. if (type == mbx_tbl[i].cmd) {
  55. mbx->req.num = mbx_tbl[i].in_args;
  56. mbx->rsp.num = mbx_tbl[i].out_args;
  57. mbx->req.arg = kcalloc(mbx->req.num,
  58. sizeof(u32), GFP_ATOMIC);
  59. if (!mbx->req.arg)
  60. return -ENOMEM;
  61. mbx->rsp.arg = kcalloc(mbx->rsp.num,
  62. sizeof(u32), GFP_ATOMIC);
  63. if (!mbx->rsp.arg) {
  64. kfree(mbx->req.arg);
  65. mbx->req.arg = NULL;
  66. return -ENOMEM;
  67. }
  68. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  69. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  70. mbx->req.arg[0] = type;
  71. break;
  72. }
  73. }
  74. return 0;
  75. }
  76. /* Free up mailbox registers */
  77. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd)
  78. {
  79. kfree(cmd->req.arg);
  80. cmd->req.arg = NULL;
  81. kfree(cmd->rsp.arg);
  82. cmd->rsp.arg = NULL;
  83. }
  84. static int qlcnic_is_valid_nic_func(struct qlcnic_adapter *adapter, u8 pci_func)
  85. {
  86. int i;
  87. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  88. if (adapter->npars[i].pci_func == pci_func)
  89. return i;
  90. }
  91. return -1;
  92. }
  93. static u32
  94. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  95. {
  96. u32 rsp;
  97. int timeout = 0;
  98. do {
  99. /* give atleast 1ms for firmware to respond */
  100. mdelay(1);
  101. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  102. return QLCNIC_CDRP_RSP_TIMEOUT;
  103. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  104. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  105. return rsp;
  106. }
  107. int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
  108. struct qlcnic_cmd_args *cmd)
  109. {
  110. int i;
  111. u32 rsp;
  112. u32 signature;
  113. struct pci_dev *pdev = adapter->pdev;
  114. struct qlcnic_hardware_context *ahw = adapter->ahw;
  115. const char *fmt;
  116. signature = qlcnic_get_cmd_signature(ahw);
  117. /* Acquire semaphore before accessing CRB */
  118. if (qlcnic_api_lock(adapter)) {
  119. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  120. return cmd->rsp.arg[0];
  121. }
  122. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  123. for (i = 1; i < QLCNIC_CDRP_MAX_ARGS; i++)
  124. QLCWR32(adapter, QLCNIC_CDRP_ARG(i), cmd->req.arg[i]);
  125. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  126. QLCNIC_CDRP_FORM_CMD(cmd->req.arg[0]));
  127. rsp = qlcnic_poll_rsp(adapter);
  128. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  129. dev_err(&pdev->dev, "card response timeout.\n");
  130. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  131. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  132. cmd->rsp.arg[0] = QLCRD32(adapter, QLCNIC_CDRP_ARG(1));
  133. switch (cmd->rsp.arg[0]) {
  134. case QLCNIC_RCODE_INVALID_ARGS:
  135. fmt = "CDRP invalid args: [%d]\n";
  136. break;
  137. case QLCNIC_RCODE_NOT_SUPPORTED:
  138. case QLCNIC_RCODE_NOT_IMPL:
  139. fmt = "CDRP command not supported: [%d]\n";
  140. break;
  141. case QLCNIC_RCODE_NOT_PERMITTED:
  142. fmt = "CDRP requested action not permitted: [%d]\n";
  143. break;
  144. case QLCNIC_RCODE_INVALID:
  145. fmt = "CDRP invalid or unknown cmd received: [%d]\n";
  146. break;
  147. case QLCNIC_RCODE_TIMEOUT:
  148. fmt = "CDRP command timeout: [%d]\n";
  149. break;
  150. default:
  151. fmt = "CDRP command failed: [%d]\n";
  152. break;
  153. }
  154. dev_err(&pdev->dev, fmt, cmd->rsp.arg[0]);
  155. } else if (rsp == QLCNIC_CDRP_RSP_OK)
  156. cmd->rsp.arg[0] = QLCNIC_RCODE_SUCCESS;
  157. for (i = 1; i < cmd->rsp.num; i++)
  158. cmd->rsp.arg[i] = QLCRD32(adapter, QLCNIC_CDRP_ARG(i));
  159. /* Release semaphore */
  160. qlcnic_api_unlock(adapter);
  161. return cmd->rsp.arg[0];
  162. }
  163. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *adapter)
  164. {
  165. struct qlcnic_cmd_args cmd;
  166. u32 arg1, arg2, arg3;
  167. char drv_string[12];
  168. int err = 0;
  169. memset(drv_string, 0, sizeof(drv_string));
  170. snprintf(drv_string, sizeof(drv_string), "%d"".""%d"".""%d",
  171. _QLCNIC_LINUX_MAJOR, _QLCNIC_LINUX_MINOR,
  172. _QLCNIC_LINUX_SUBVERSION);
  173. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_DRV_VER);
  174. memcpy(&arg1, drv_string, sizeof(u32));
  175. memcpy(&arg2, drv_string + 4, sizeof(u32));
  176. memcpy(&arg3, drv_string + 8, sizeof(u32));
  177. cmd.req.arg[1] = arg1;
  178. cmd.req.arg[2] = arg2;
  179. cmd.req.arg[3] = arg3;
  180. err = qlcnic_issue_cmd(adapter, &cmd);
  181. if (err) {
  182. dev_info(&adapter->pdev->dev,
  183. "Failed to set driver version in firmware\n");
  184. return -EIO;
  185. }
  186. return 0;
  187. }
  188. int
  189. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  190. {
  191. int err = 0;
  192. struct qlcnic_cmd_args cmd;
  193. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  194. if (recv_ctx->state != QLCNIC_HOST_CTX_STATE_ACTIVE)
  195. return err;
  196. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_MTU);
  197. cmd.req.arg[1] = recv_ctx->context_id;
  198. cmd.req.arg[2] = mtu;
  199. err = qlcnic_issue_cmd(adapter, &cmd);
  200. if (err) {
  201. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  202. err = -EIO;
  203. }
  204. qlcnic_free_mbx_args(&cmd);
  205. return err;
  206. }
  207. int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  208. {
  209. void *addr;
  210. struct qlcnic_hostrq_rx_ctx *prq;
  211. struct qlcnic_cardrsp_rx_ctx *prsp;
  212. struct qlcnic_hostrq_rds_ring *prq_rds;
  213. struct qlcnic_hostrq_sds_ring *prq_sds;
  214. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  215. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  216. struct qlcnic_host_rds_ring *rds_ring;
  217. struct qlcnic_host_sds_ring *sds_ring;
  218. struct qlcnic_cmd_args cmd;
  219. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  220. u64 phys_addr;
  221. u8 i, nrds_rings, nsds_rings;
  222. u16 temp_u16;
  223. size_t rq_size, rsp_size;
  224. u32 cap, reg, val, reg2;
  225. int err;
  226. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  227. nrds_rings = adapter->max_rds_rings;
  228. nsds_rings = adapter->max_sds_rings;
  229. rq_size =
  230. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  231. nsds_rings);
  232. rsp_size =
  233. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  234. nsds_rings);
  235. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  236. &hostrq_phys_addr, GFP_KERNEL);
  237. if (addr == NULL)
  238. return -ENOMEM;
  239. prq = addr;
  240. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  241. &cardrsp_phys_addr, GFP_KERNEL);
  242. if (addr == NULL) {
  243. err = -ENOMEM;
  244. goto out_free_rq;
  245. }
  246. prsp = addr;
  247. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  248. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  249. | QLCNIC_CAP0_VALIDOFF);
  250. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  251. temp_u16 = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  252. prq->valid_field_offset = cpu_to_le16(temp_u16);
  253. prq->txrx_sds_binding = nsds_rings - 1;
  254. prq->capabilities[0] = cpu_to_le32(cap);
  255. prq->host_int_crb_mode =
  256. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  257. prq->host_rds_crb_mode =
  258. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  259. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  260. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  261. prq->rds_ring_offset = 0;
  262. val = le32_to_cpu(prq->rds_ring_offset) +
  263. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  264. prq->sds_ring_offset = cpu_to_le32(val);
  265. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  266. le32_to_cpu(prq->rds_ring_offset));
  267. for (i = 0; i < nrds_rings; i++) {
  268. rds_ring = &recv_ctx->rds_rings[i];
  269. rds_ring->producer = 0;
  270. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  271. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  272. prq_rds[i].ring_kind = cpu_to_le32(i);
  273. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  274. }
  275. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  276. le32_to_cpu(prq->sds_ring_offset));
  277. for (i = 0; i < nsds_rings; i++) {
  278. sds_ring = &recv_ctx->sds_rings[i];
  279. sds_ring->consumer = 0;
  280. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  281. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  282. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  283. prq_sds[i].msi_index = cpu_to_le16(i);
  284. }
  285. phys_addr = hostrq_phys_addr;
  286. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_RX_CTX);
  287. cmd.req.arg[1] = MSD(phys_addr);
  288. cmd.req.arg[2] = LSD(phys_addr);
  289. cmd.req.arg[3] = rq_size;
  290. err = qlcnic_issue_cmd(adapter, &cmd);
  291. if (err) {
  292. dev_err(&adapter->pdev->dev,
  293. "Failed to create rx ctx in firmware%d\n", err);
  294. goto out_free_rsp;
  295. }
  296. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  297. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  298. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  299. rds_ring = &recv_ctx->rds_rings[i];
  300. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  301. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  302. }
  303. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  304. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  305. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  306. sds_ring = &recv_ctx->sds_rings[i];
  307. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  308. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  309. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  310. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  311. }
  312. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  313. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  314. recv_ctx->virt_port = prsp->virt_port;
  315. out_free_rsp:
  316. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  317. cardrsp_phys_addr);
  318. qlcnic_free_mbx_args(&cmd);
  319. out_free_rq:
  320. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  321. return err;
  322. }
  323. void qlcnic_82xx_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  324. {
  325. int err;
  326. struct qlcnic_cmd_args cmd;
  327. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  328. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX);
  329. cmd.req.arg[1] = recv_ctx->context_id;
  330. err = qlcnic_issue_cmd(adapter, &cmd);
  331. if (err)
  332. dev_err(&adapter->pdev->dev,
  333. "Failed to destroy rx ctx in firmware\n");
  334. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  335. qlcnic_free_mbx_args(&cmd);
  336. }
  337. int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  338. struct qlcnic_host_tx_ring *tx_ring,
  339. int ring)
  340. {
  341. struct qlcnic_hostrq_tx_ctx *prq;
  342. struct qlcnic_hostrq_cds_ring *prq_cds;
  343. struct qlcnic_cardrsp_tx_ctx *prsp;
  344. void *rq_addr, *rsp_addr;
  345. size_t rq_size, rsp_size;
  346. u32 temp;
  347. struct qlcnic_cmd_args cmd;
  348. int err;
  349. u64 phys_addr;
  350. dma_addr_t rq_phys_addr, rsp_phys_addr;
  351. /* reset host resources */
  352. tx_ring->producer = 0;
  353. tx_ring->sw_consumer = 0;
  354. *(tx_ring->hw_consumer) = 0;
  355. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  356. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  357. &rq_phys_addr, GFP_KERNEL | __GFP_ZERO);
  358. if (!rq_addr)
  359. return -ENOMEM;
  360. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  361. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  362. &rsp_phys_addr, GFP_KERNEL | __GFP_ZERO);
  363. if (!rsp_addr) {
  364. err = -ENOMEM;
  365. goto out_free_rq;
  366. }
  367. prq = rq_addr;
  368. prsp = rsp_addr;
  369. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  370. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  371. QLCNIC_CAP0_LSO);
  372. prq->capabilities[0] = cpu_to_le32(temp);
  373. prq->host_int_crb_mode =
  374. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  375. prq->msi_index = 0;
  376. prq->interrupt_ctl = 0;
  377. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  378. prq_cds = &prq->cds_ring;
  379. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  380. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  381. phys_addr = rq_phys_addr;
  382. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  383. cmd.req.arg[1] = MSD(phys_addr);
  384. cmd.req.arg[2] = LSD(phys_addr);
  385. cmd.req.arg[3] = rq_size;
  386. err = qlcnic_issue_cmd(adapter, &cmd);
  387. if (err == QLCNIC_RCODE_SUCCESS) {
  388. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  389. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  390. tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  391. } else {
  392. dev_err(&adapter->pdev->dev,
  393. "Failed to create tx ctx in firmware%d\n", err);
  394. err = -EIO;
  395. }
  396. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  397. rsp_phys_addr);
  398. out_free_rq:
  399. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  400. qlcnic_free_mbx_args(&cmd);
  401. return err;
  402. }
  403. void qlcnic_82xx_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  404. struct qlcnic_host_tx_ring *tx_ring)
  405. {
  406. struct qlcnic_cmd_args cmd;
  407. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX);
  408. cmd.req.arg[1] = tx_ring->ctx_id;
  409. if (qlcnic_issue_cmd(adapter, &cmd))
  410. dev_err(&adapter->pdev->dev,
  411. "Failed to destroy tx ctx in firmware\n");
  412. qlcnic_free_mbx_args(&cmd);
  413. }
  414. int
  415. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  416. {
  417. int err;
  418. struct qlcnic_cmd_args cmd;
  419. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_PORT);
  420. cmd.req.arg[1] = config;
  421. err = qlcnic_issue_cmd(adapter, &cmd);
  422. qlcnic_free_mbx_args(&cmd);
  423. return err;
  424. }
  425. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  426. {
  427. void *addr;
  428. int err, ring;
  429. struct qlcnic_recv_context *recv_ctx;
  430. struct qlcnic_host_rds_ring *rds_ring;
  431. struct qlcnic_host_sds_ring *sds_ring;
  432. struct qlcnic_host_tx_ring *tx_ring;
  433. __le32 *ptr;
  434. struct pci_dev *pdev = adapter->pdev;
  435. recv_ctx = adapter->recv_ctx;
  436. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  437. tx_ring = &adapter->tx_ring[ring];
  438. ptr = (__le32 *)dma_alloc_coherent(&pdev->dev, sizeof(u32),
  439. &tx_ring->hw_cons_phys_addr,
  440. GFP_KERNEL);
  441. if (ptr == NULL)
  442. return -ENOMEM;
  443. tx_ring->hw_consumer = ptr;
  444. /* cmd desc ring */
  445. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  446. &tx_ring->phys_addr,
  447. GFP_KERNEL);
  448. if (addr == NULL) {
  449. err = -ENOMEM;
  450. goto err_out_free;
  451. }
  452. tx_ring->desc_head = addr;
  453. }
  454. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  455. rds_ring = &recv_ctx->rds_rings[ring];
  456. addr = dma_alloc_coherent(&adapter->pdev->dev,
  457. RCV_DESC_RINGSIZE(rds_ring),
  458. &rds_ring->phys_addr, GFP_KERNEL);
  459. if (addr == NULL) {
  460. err = -ENOMEM;
  461. goto err_out_free;
  462. }
  463. rds_ring->desc_head = addr;
  464. }
  465. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  466. sds_ring = &recv_ctx->sds_rings[ring];
  467. addr = dma_alloc_coherent(&adapter->pdev->dev,
  468. STATUS_DESC_RINGSIZE(sds_ring),
  469. &sds_ring->phys_addr, GFP_KERNEL);
  470. if (addr == NULL) {
  471. err = -ENOMEM;
  472. goto err_out_free;
  473. }
  474. sds_ring->desc_head = addr;
  475. }
  476. return 0;
  477. err_out_free:
  478. qlcnic_free_hw_resources(adapter);
  479. return err;
  480. }
  481. int qlcnic_fw_create_ctx(struct qlcnic_adapter *dev)
  482. {
  483. int i, err, ring;
  484. if (dev->flags & QLCNIC_NEED_FLR) {
  485. pci_reset_function(dev->pdev);
  486. dev->flags &= ~QLCNIC_NEED_FLR;
  487. }
  488. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  489. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST) {
  490. err = qlcnic_83xx_config_intrpt(dev, 1);
  491. if (err)
  492. return err;
  493. }
  494. }
  495. err = qlcnic_fw_cmd_create_rx_ctx(dev);
  496. if (err)
  497. goto err_out;
  498. for (ring = 0; ring < dev->max_drv_tx_rings; ring++) {
  499. err = qlcnic_fw_cmd_create_tx_ctx(dev,
  500. &dev->tx_ring[ring],
  501. ring);
  502. if (err) {
  503. qlcnic_fw_cmd_del_rx_ctx(dev);
  504. if (ring == 0)
  505. goto err_out;
  506. for (i = 0; i < ring; i++)
  507. qlcnic_fw_cmd_del_tx_ctx(dev, &dev->tx_ring[i]);
  508. goto err_out;
  509. }
  510. }
  511. set_bit(__QLCNIC_FW_ATTACHED, &dev->state);
  512. return 0;
  513. err_out:
  514. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  515. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  516. qlcnic_83xx_config_intrpt(dev, 0);
  517. }
  518. return err;
  519. }
  520. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  521. {
  522. int ring;
  523. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  524. qlcnic_fw_cmd_del_rx_ctx(adapter);
  525. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++)
  526. qlcnic_fw_cmd_del_tx_ctx(adapter,
  527. &adapter->tx_ring[ring]);
  528. if (qlcnic_83xx_check(adapter) &&
  529. (adapter->flags & QLCNIC_MSIX_ENABLED)) {
  530. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  531. qlcnic_83xx_config_intrpt(adapter, 0);
  532. }
  533. /* Allow dma queues to drain after context reset */
  534. msleep(20);
  535. }
  536. }
  537. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  538. {
  539. struct qlcnic_recv_context *recv_ctx;
  540. struct qlcnic_host_rds_ring *rds_ring;
  541. struct qlcnic_host_sds_ring *sds_ring;
  542. struct qlcnic_host_tx_ring *tx_ring;
  543. int ring;
  544. recv_ctx = adapter->recv_ctx;
  545. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  546. tx_ring = &adapter->tx_ring[ring];
  547. if (tx_ring->hw_consumer != NULL) {
  548. dma_free_coherent(&adapter->pdev->dev, sizeof(u32),
  549. tx_ring->hw_consumer,
  550. tx_ring->hw_cons_phys_addr);
  551. tx_ring->hw_consumer = NULL;
  552. }
  553. if (tx_ring->desc_head != NULL) {
  554. dma_free_coherent(&adapter->pdev->dev,
  555. TX_DESC_RINGSIZE(tx_ring),
  556. tx_ring->desc_head,
  557. tx_ring->phys_addr);
  558. tx_ring->desc_head = NULL;
  559. }
  560. }
  561. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  562. rds_ring = &recv_ctx->rds_rings[ring];
  563. if (rds_ring->desc_head != NULL) {
  564. dma_free_coherent(&adapter->pdev->dev,
  565. RCV_DESC_RINGSIZE(rds_ring),
  566. rds_ring->desc_head,
  567. rds_ring->phys_addr);
  568. rds_ring->desc_head = NULL;
  569. }
  570. }
  571. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  572. sds_ring = &recv_ctx->sds_rings[ring];
  573. if (sds_ring->desc_head != NULL) {
  574. dma_free_coherent(&adapter->pdev->dev,
  575. STATUS_DESC_RINGSIZE(sds_ring),
  576. sds_ring->desc_head,
  577. sds_ring->phys_addr);
  578. sds_ring->desc_head = NULL;
  579. }
  580. }
  581. }
  582. int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  583. {
  584. int err, i;
  585. struct qlcnic_cmd_args cmd;
  586. u32 mac_low, mac_high;
  587. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  588. cmd.req.arg[1] = adapter->ahw->pci_func | BIT_8;
  589. err = qlcnic_issue_cmd(adapter, &cmd);
  590. if (err == QLCNIC_RCODE_SUCCESS) {
  591. mac_low = cmd.rsp.arg[1];
  592. mac_high = cmd.rsp.arg[2];
  593. for (i = 0; i < 2; i++)
  594. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  595. for (i = 2; i < 6; i++)
  596. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  597. } else {
  598. dev_err(&adapter->pdev->dev,
  599. "Failed to get mac address%d\n", err);
  600. err = -EIO;
  601. }
  602. qlcnic_free_mbx_args(&cmd);
  603. return err;
  604. }
  605. /* Get info of a NIC partition */
  606. int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *adapter,
  607. struct qlcnic_info *npar_info, u8 func_id)
  608. {
  609. int err;
  610. dma_addr_t nic_dma_t;
  611. const struct qlcnic_info_le *nic_info;
  612. void *nic_info_addr;
  613. struct qlcnic_cmd_args cmd;
  614. size_t nic_size = sizeof(struct qlcnic_info_le);
  615. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  616. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  617. if (!nic_info_addr)
  618. return -ENOMEM;
  619. nic_info = nic_info_addr;
  620. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  621. cmd.req.arg[1] = MSD(nic_dma_t);
  622. cmd.req.arg[2] = LSD(nic_dma_t);
  623. cmd.req.arg[3] = (func_id << 16 | nic_size);
  624. err = qlcnic_issue_cmd(adapter, &cmd);
  625. if (err != QLCNIC_RCODE_SUCCESS) {
  626. dev_err(&adapter->pdev->dev,
  627. "Failed to get nic info%d\n", err);
  628. err = -EIO;
  629. } else {
  630. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  631. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  632. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  633. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  634. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  635. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  636. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  637. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  638. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  639. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  640. }
  641. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  642. nic_dma_t);
  643. qlcnic_free_mbx_args(&cmd);
  644. return err;
  645. }
  646. /* Configure a NIC partition */
  647. int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *adapter,
  648. struct qlcnic_info *nic)
  649. {
  650. int err = -EIO;
  651. dma_addr_t nic_dma_t;
  652. void *nic_info_addr;
  653. struct qlcnic_cmd_args cmd;
  654. struct qlcnic_info_le *nic_info;
  655. size_t nic_size = sizeof(struct qlcnic_info_le);
  656. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  657. return err;
  658. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  659. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  660. if (!nic_info_addr)
  661. return -ENOMEM;
  662. nic_info = nic_info_addr;
  663. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  664. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  665. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  666. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  667. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  668. nic_info->max_mac_filters = nic->max_mac_filters;
  669. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  670. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  671. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  672. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  673. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  674. cmd.req.arg[1] = MSD(nic_dma_t);
  675. cmd.req.arg[2] = LSD(nic_dma_t);
  676. cmd.req.arg[3] = ((nic->pci_func << 16) | nic_size);
  677. err = qlcnic_issue_cmd(adapter, &cmd);
  678. if (err != QLCNIC_RCODE_SUCCESS) {
  679. dev_err(&adapter->pdev->dev,
  680. "Failed to set nic info%d\n", err);
  681. err = -EIO;
  682. }
  683. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  684. nic_dma_t);
  685. qlcnic_free_mbx_args(&cmd);
  686. return err;
  687. }
  688. /* Get PCI Info of a partition */
  689. int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *adapter,
  690. struct qlcnic_pci_info *pci_info)
  691. {
  692. int err = 0, i;
  693. struct qlcnic_cmd_args cmd;
  694. dma_addr_t pci_info_dma_t;
  695. struct qlcnic_pci_info_le *npar;
  696. void *pci_info_addr;
  697. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  698. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  699. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  700. &pci_info_dma_t,
  701. GFP_KERNEL | __GFP_ZERO);
  702. if (!pci_info_addr)
  703. return -ENOMEM;
  704. npar = pci_info_addr;
  705. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  706. cmd.req.arg[1] = MSD(pci_info_dma_t);
  707. cmd.req.arg[2] = LSD(pci_info_dma_t);
  708. cmd.req.arg[3] = pci_size;
  709. err = qlcnic_issue_cmd(adapter, &cmd);
  710. adapter->ahw->act_pci_func = 0;
  711. if (err == QLCNIC_RCODE_SUCCESS) {
  712. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  713. pci_info->id = le16_to_cpu(npar->id);
  714. pci_info->active = le16_to_cpu(npar->active);
  715. pci_info->type = le16_to_cpu(npar->type);
  716. if (pci_info->type == QLCNIC_TYPE_NIC)
  717. adapter->ahw->act_pci_func++;
  718. pci_info->default_port =
  719. le16_to_cpu(npar->default_port);
  720. pci_info->tx_min_bw =
  721. le16_to_cpu(npar->tx_min_bw);
  722. pci_info->tx_max_bw =
  723. le16_to_cpu(npar->tx_max_bw);
  724. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  725. }
  726. } else {
  727. dev_err(&adapter->pdev->dev,
  728. "Failed to get PCI Info%d\n", err);
  729. err = -EIO;
  730. }
  731. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  732. pci_info_dma_t);
  733. qlcnic_free_mbx_args(&cmd);
  734. return err;
  735. }
  736. /* Configure eSwitch for port mirroring */
  737. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  738. u8 enable_mirroring, u8 pci_func)
  739. {
  740. int err = -EIO;
  741. u32 arg1;
  742. struct qlcnic_cmd_args cmd;
  743. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  744. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  745. return err;
  746. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  747. arg1 |= pci_func << 8;
  748. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORTMIRRORING);
  749. cmd.req.arg[1] = arg1;
  750. err = qlcnic_issue_cmd(adapter, &cmd);
  751. if (err != QLCNIC_RCODE_SUCCESS)
  752. dev_err(&adapter->pdev->dev,
  753. "Failed to configure port mirroring%d on eswitch:%d\n",
  754. pci_func, id);
  755. else
  756. dev_info(&adapter->pdev->dev,
  757. "Configured eSwitch %d for port mirroring:%d\n",
  758. id, pci_func);
  759. qlcnic_free_mbx_args(&cmd);
  760. return err;
  761. }
  762. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  763. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  764. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  765. struct qlcnic_esw_stats_le *stats;
  766. dma_addr_t stats_dma_t;
  767. void *stats_addr;
  768. u32 arg1;
  769. struct qlcnic_cmd_args cmd;
  770. int err;
  771. if (esw_stats == NULL)
  772. return -ENOMEM;
  773. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  774. (func != adapter->ahw->pci_func)) {
  775. dev_err(&adapter->pdev->dev,
  776. "Not privilege to query stats for func=%d", func);
  777. return -EIO;
  778. }
  779. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  780. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  781. if (!stats_addr)
  782. return -ENOMEM;
  783. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  784. arg1 |= rx_tx << 15 | stats_size << 16;
  785. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  786. cmd.req.arg[1] = arg1;
  787. cmd.req.arg[2] = MSD(stats_dma_t);
  788. cmd.req.arg[3] = LSD(stats_dma_t);
  789. err = qlcnic_issue_cmd(adapter, &cmd);
  790. if (!err) {
  791. stats = stats_addr;
  792. esw_stats->context_id = le16_to_cpu(stats->context_id);
  793. esw_stats->version = le16_to_cpu(stats->version);
  794. esw_stats->size = le16_to_cpu(stats->size);
  795. esw_stats->multicast_frames =
  796. le64_to_cpu(stats->multicast_frames);
  797. esw_stats->broadcast_frames =
  798. le64_to_cpu(stats->broadcast_frames);
  799. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  800. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  801. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  802. esw_stats->errors = le64_to_cpu(stats->errors);
  803. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  804. }
  805. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  806. stats_dma_t);
  807. qlcnic_free_mbx_args(&cmd);
  808. return err;
  809. }
  810. /* This routine will retrieve the MAC statistics from firmware */
  811. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  812. struct qlcnic_mac_statistics *mac_stats)
  813. {
  814. struct qlcnic_mac_statistics_le *stats;
  815. struct qlcnic_cmd_args cmd;
  816. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  817. dma_addr_t stats_dma_t;
  818. void *stats_addr;
  819. int err;
  820. if (mac_stats == NULL)
  821. return -ENOMEM;
  822. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  823. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  824. if (!stats_addr)
  825. return -ENOMEM;
  826. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_MAC_STATS);
  827. cmd.req.arg[1] = stats_size << 16;
  828. cmd.req.arg[2] = MSD(stats_dma_t);
  829. cmd.req.arg[3] = LSD(stats_dma_t);
  830. err = qlcnic_issue_cmd(adapter, &cmd);
  831. if (!err) {
  832. stats = stats_addr;
  833. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  834. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  835. mac_stats->mac_tx_mcast_pkts =
  836. le64_to_cpu(stats->mac_tx_mcast_pkts);
  837. mac_stats->mac_tx_bcast_pkts =
  838. le64_to_cpu(stats->mac_tx_bcast_pkts);
  839. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  840. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  841. mac_stats->mac_rx_mcast_pkts =
  842. le64_to_cpu(stats->mac_rx_mcast_pkts);
  843. mac_stats->mac_rx_length_error =
  844. le64_to_cpu(stats->mac_rx_length_error);
  845. mac_stats->mac_rx_length_small =
  846. le64_to_cpu(stats->mac_rx_length_small);
  847. mac_stats->mac_rx_length_large =
  848. le64_to_cpu(stats->mac_rx_length_large);
  849. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  850. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  851. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  852. } else {
  853. dev_err(&adapter->pdev->dev,
  854. "%s: Get mac stats failed, err=%d.\n", __func__, err);
  855. }
  856. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  857. stats_dma_t);
  858. qlcnic_free_mbx_args(&cmd);
  859. return err;
  860. }
  861. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  862. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  863. struct __qlcnic_esw_statistics port_stats;
  864. u8 i;
  865. int ret = -EIO;
  866. if (esw_stats == NULL)
  867. return -ENOMEM;
  868. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  869. return -EIO;
  870. if (adapter->npars == NULL)
  871. return -EIO;
  872. memset(esw_stats, 0, sizeof(u64));
  873. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  874. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  875. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  876. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  877. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  878. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  879. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  880. esw_stats->context_id = eswitch;
  881. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  882. if (adapter->npars[i].phy_port != eswitch)
  883. continue;
  884. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  885. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  886. rx_tx, &port_stats))
  887. continue;
  888. esw_stats->size = port_stats.size;
  889. esw_stats->version = port_stats.version;
  890. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  891. port_stats.unicast_frames);
  892. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  893. port_stats.multicast_frames);
  894. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  895. port_stats.broadcast_frames);
  896. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  897. port_stats.dropped_frames);
  898. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  899. port_stats.errors);
  900. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  901. port_stats.local_frames);
  902. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  903. port_stats.numbytes);
  904. ret = 0;
  905. }
  906. return ret;
  907. }
  908. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  909. const u8 port, const u8 rx_tx)
  910. {
  911. int err;
  912. u32 arg1;
  913. struct qlcnic_cmd_args cmd;
  914. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  915. return -EIO;
  916. if (func_esw == QLCNIC_STATS_PORT) {
  917. if (port >= QLCNIC_MAX_PCI_FUNC)
  918. goto err_ret;
  919. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  920. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  921. goto err_ret;
  922. } else {
  923. goto err_ret;
  924. }
  925. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  926. goto err_ret;
  927. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  928. arg1 |= BIT_14 | rx_tx << 15;
  929. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  930. cmd.req.arg[1] = arg1;
  931. err = qlcnic_issue_cmd(adapter, &cmd);
  932. qlcnic_free_mbx_args(&cmd);
  933. return err;
  934. err_ret:
  935. dev_err(&adapter->pdev->dev,
  936. "Invalid args func_esw %d port %d rx_ctx %d\n",
  937. func_esw, port, rx_tx);
  938. return -EIO;
  939. }
  940. static int
  941. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  942. u32 *arg1, u32 *arg2)
  943. {
  944. int err = -EIO;
  945. struct qlcnic_cmd_args cmd;
  946. u8 pci_func;
  947. pci_func = (*arg1 >> 8);
  948. qlcnic_alloc_mbx_args(&cmd, adapter,
  949. QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG);
  950. cmd.req.arg[1] = *arg1;
  951. err = qlcnic_issue_cmd(adapter, &cmd);
  952. *arg1 = cmd.rsp.arg[1];
  953. *arg2 = cmd.rsp.arg[2];
  954. qlcnic_free_mbx_args(&cmd);
  955. if (err == QLCNIC_RCODE_SUCCESS)
  956. dev_info(&adapter->pdev->dev,
  957. "eSwitch port config for pci func %d\n", pci_func);
  958. else
  959. dev_err(&adapter->pdev->dev,
  960. "Failed to get eswitch port config for pci func %d\n",
  961. pci_func);
  962. return err;
  963. }
  964. /* Configure eSwitch port
  965. op_mode = 0 for setting default port behavior
  966. op_mode = 1 for setting vlan id
  967. op_mode = 2 for deleting vlan id
  968. op_type = 0 for vlan_id
  969. op_type = 1 for port vlan_id
  970. */
  971. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  972. struct qlcnic_esw_func_cfg *esw_cfg)
  973. {
  974. int err = -EIO, index;
  975. u32 arg1, arg2 = 0;
  976. struct qlcnic_cmd_args cmd;
  977. u8 pci_func;
  978. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  979. return err;
  980. pci_func = esw_cfg->pci_func;
  981. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  982. if (index < 0)
  983. return err;
  984. arg1 = (adapter->npars[index].phy_port & BIT_0);
  985. arg1 |= (pci_func << 8);
  986. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  987. return err;
  988. arg1 &= ~(0x0ff << 8);
  989. arg1 |= (pci_func << 8);
  990. arg1 &= ~(BIT_2 | BIT_3);
  991. switch (esw_cfg->op_mode) {
  992. case QLCNIC_PORT_DEFAULTS:
  993. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  994. arg2 |= (BIT_0 | BIT_1);
  995. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  996. arg2 |= (BIT_2 | BIT_3);
  997. if (!(esw_cfg->discard_tagged))
  998. arg1 &= ~BIT_4;
  999. if (!(esw_cfg->promisc_mode))
  1000. arg1 &= ~BIT_6;
  1001. if (!(esw_cfg->mac_override))
  1002. arg1 &= ~BIT_7;
  1003. if (!(esw_cfg->mac_anti_spoof))
  1004. arg2 &= ~BIT_0;
  1005. if (!(esw_cfg->offload_flags & BIT_0))
  1006. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  1007. if (!(esw_cfg->offload_flags & BIT_1))
  1008. arg2 &= ~BIT_2;
  1009. if (!(esw_cfg->offload_flags & BIT_2))
  1010. arg2 &= ~BIT_3;
  1011. break;
  1012. case QLCNIC_ADD_VLAN:
  1013. arg1 |= (BIT_2 | BIT_5);
  1014. arg1 |= (esw_cfg->vlan_id << 16);
  1015. break;
  1016. case QLCNIC_DEL_VLAN:
  1017. arg1 |= (BIT_3 | BIT_5);
  1018. arg1 &= ~(0x0ffff << 16);
  1019. break;
  1020. default:
  1021. return err;
  1022. }
  1023. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_ESWITCH);
  1024. cmd.req.arg[1] = arg1;
  1025. cmd.req.arg[2] = arg2;
  1026. err = qlcnic_issue_cmd(adapter, &cmd);
  1027. qlcnic_free_mbx_args(&cmd);
  1028. if (err != QLCNIC_RCODE_SUCCESS)
  1029. dev_err(&adapter->pdev->dev,
  1030. "Failed to configure eswitch pci func %d\n", pci_func);
  1031. else
  1032. dev_info(&adapter->pdev->dev,
  1033. "Configured eSwitch for pci func %d\n", pci_func);
  1034. return err;
  1035. }
  1036. int
  1037. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1038. struct qlcnic_esw_func_cfg *esw_cfg)
  1039. {
  1040. u32 arg1, arg2;
  1041. int index;
  1042. u8 phy_port;
  1043. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1044. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1045. if (index < 0)
  1046. return -EIO;
  1047. phy_port = adapter->npars[index].phy_port;
  1048. } else {
  1049. phy_port = adapter->ahw->physical_port;
  1050. }
  1051. arg1 = phy_port;
  1052. arg1 |= (esw_cfg->pci_func << 8);
  1053. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1054. return -EIO;
  1055. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1056. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1057. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1058. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1059. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1060. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1061. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1062. return 0;
  1063. }