system.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/config.h>
  13. #include <linux/kernel.h>
  14. #include <asm/types.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/setup.h>
  17. #include <asm/processor.h>
  18. #ifdef __KERNEL__
  19. struct task_struct;
  20. extern struct task_struct *__switch_to(void *, void *);
  21. #ifdef __s390x__
  22. #define __FLAG_SHIFT 56
  23. #else /* ! __s390x__ */
  24. #define __FLAG_SHIFT 24
  25. #endif /* ! __s390x__ */
  26. static inline void save_fp_regs(s390_fp_regs *fpregs)
  27. {
  28. asm volatile (
  29. " std 0,8(%1)\n"
  30. " std 2,24(%1)\n"
  31. " std 4,40(%1)\n"
  32. " std 6,56(%1)"
  33. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  34. if (!MACHINE_HAS_IEEE)
  35. return;
  36. asm volatile(
  37. " stfpc 0(%1)\n"
  38. " std 1,16(%1)\n"
  39. " std 3,32(%1)\n"
  40. " std 5,48(%1)\n"
  41. " std 7,64(%1)\n"
  42. " std 8,72(%1)\n"
  43. " std 9,80(%1)\n"
  44. " std 10,88(%1)\n"
  45. " std 11,96(%1)\n"
  46. " std 12,104(%1)\n"
  47. " std 13,112(%1)\n"
  48. " std 14,120(%1)\n"
  49. " std 15,128(%1)\n"
  50. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  51. }
  52. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  53. {
  54. asm volatile (
  55. " ld 0,8(%0)\n"
  56. " ld 2,24(%0)\n"
  57. " ld 4,40(%0)\n"
  58. " ld 6,56(%0)"
  59. : : "a" (fpregs), "m" (*fpregs) );
  60. if (!MACHINE_HAS_IEEE)
  61. return;
  62. asm volatile(
  63. " lfpc 0(%0)\n"
  64. " ld 1,16(%0)\n"
  65. " ld 3,32(%0)\n"
  66. " ld 5,48(%0)\n"
  67. " ld 7,64(%0)\n"
  68. " ld 8,72(%0)\n"
  69. " ld 9,80(%0)\n"
  70. " ld 10,88(%0)\n"
  71. " ld 11,96(%0)\n"
  72. " ld 12,104(%0)\n"
  73. " ld 13,112(%0)\n"
  74. " ld 14,120(%0)\n"
  75. " ld 15,128(%0)\n"
  76. : : "a" (fpregs), "m" (*fpregs) );
  77. }
  78. static inline void save_access_regs(unsigned int *acrs)
  79. {
  80. asm volatile ("stam 0,15,0(%0)" : : "a" (acrs) : "memory" );
  81. }
  82. static inline void restore_access_regs(unsigned int *acrs)
  83. {
  84. asm volatile ("lam 0,15,0(%0)" : : "a" (acrs) );
  85. }
  86. #define switch_to(prev,next,last) do { \
  87. if (prev == next) \
  88. break; \
  89. save_fp_regs(&prev->thread.fp_regs); \
  90. restore_fp_regs(&next->thread.fp_regs); \
  91. save_access_regs(&prev->thread.acrs[0]); \
  92. restore_access_regs(&next->thread.acrs[0]); \
  93. prev = __switch_to(prev,next); \
  94. } while (0)
  95. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  96. extern void account_user_vtime(struct task_struct *);
  97. extern void account_system_vtime(struct task_struct *);
  98. #else
  99. #define account_system_vtime(prev) do { } while (0)
  100. #endif
  101. #define finish_arch_switch(rq, prev) do { \
  102. set_fs(current->thread.mm_segment); \
  103. account_system_vtime(prev); \
  104. } while (0)
  105. #define nop() __asm__ __volatile__ ("nop")
  106. #define xchg(ptr,x) \
  107. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(void *)(ptr),sizeof(*(ptr))))
  108. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  109. {
  110. unsigned long addr, old;
  111. int shift;
  112. switch (size) {
  113. case 1:
  114. addr = (unsigned long) ptr;
  115. shift = (3 ^ (addr & 3)) << 3;
  116. addr ^= addr & 3;
  117. asm volatile(
  118. " l %0,0(%4)\n"
  119. "0: lr 0,%0\n"
  120. " nr 0,%3\n"
  121. " or 0,%2\n"
  122. " cs %0,0,0(%4)\n"
  123. " jl 0b\n"
  124. : "=&d" (old), "=m" (*(int *) addr)
  125. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  126. "m" (*(int *) addr) : "memory", "cc", "0" );
  127. x = old >> shift;
  128. break;
  129. case 2:
  130. addr = (unsigned long) ptr;
  131. shift = (2 ^ (addr & 2)) << 3;
  132. addr ^= addr & 2;
  133. asm volatile(
  134. " l %0,0(%4)\n"
  135. "0: lr 0,%0\n"
  136. " nr 0,%3\n"
  137. " or 0,%2\n"
  138. " cs %0,0,0(%4)\n"
  139. " jl 0b\n"
  140. : "=&d" (old), "=m" (*(int *) addr)
  141. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  142. "m" (*(int *) addr) : "memory", "cc", "0" );
  143. x = old >> shift;
  144. break;
  145. case 4:
  146. asm volatile (
  147. " l %0,0(%3)\n"
  148. "0: cs %0,%2,0(%3)\n"
  149. " jl 0b\n"
  150. : "=&d" (old), "=m" (*(int *) ptr)
  151. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  152. : "memory", "cc" );
  153. x = old;
  154. break;
  155. #ifdef __s390x__
  156. case 8:
  157. asm volatile (
  158. " lg %0,0(%3)\n"
  159. "0: csg %0,%2,0(%3)\n"
  160. " jl 0b\n"
  161. : "=&d" (old), "=m" (*(long *) ptr)
  162. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  163. : "memory", "cc" );
  164. x = old;
  165. break;
  166. #endif /* __s390x__ */
  167. }
  168. return x;
  169. }
  170. /*
  171. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  172. * store NEW in MEM. Return the initial value in MEM. Success is
  173. * indicated by comparing RETURN with OLD.
  174. */
  175. #define __HAVE_ARCH_CMPXCHG 1
  176. #define cmpxchg(ptr,o,n)\
  177. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  178. (unsigned long)(n),sizeof(*(ptr))))
  179. static inline unsigned long
  180. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  181. {
  182. unsigned long addr, prev, tmp;
  183. int shift;
  184. switch (size) {
  185. case 1:
  186. addr = (unsigned long) ptr;
  187. shift = (3 ^ (addr & 3)) << 3;
  188. addr ^= addr & 3;
  189. asm volatile(
  190. " l %0,0(%4)\n"
  191. "0: nr %0,%5\n"
  192. " lr %1,%0\n"
  193. " or %0,%2\n"
  194. " or %1,%3\n"
  195. " cs %0,%1,0(%4)\n"
  196. " jnl 1f\n"
  197. " xr %1,%0\n"
  198. " nr %1,%5\n"
  199. " jnz 0b\n"
  200. "1:"
  201. : "=&d" (prev), "=&d" (tmp)
  202. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  203. "d" (~(255 << shift))
  204. : "memory", "cc" );
  205. return prev >> shift;
  206. case 2:
  207. addr = (unsigned long) ptr;
  208. shift = (2 ^ (addr & 2)) << 3;
  209. addr ^= addr & 2;
  210. asm volatile(
  211. " l %0,0(%4)\n"
  212. "0: nr %0,%5\n"
  213. " lr %1,%0\n"
  214. " or %0,%2\n"
  215. " or %1,%3\n"
  216. " cs %0,%1,0(%4)\n"
  217. " jnl 1f\n"
  218. " xr %1,%0\n"
  219. " nr %1,%5\n"
  220. " jnz 0b\n"
  221. "1:"
  222. : "=&d" (prev), "=&d" (tmp)
  223. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  224. "d" (~(65535 << shift))
  225. : "memory", "cc" );
  226. return prev >> shift;
  227. case 4:
  228. asm volatile (
  229. " cs %0,%2,0(%3)\n"
  230. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  231. : "memory", "cc" );
  232. return prev;
  233. #ifdef __s390x__
  234. case 8:
  235. asm volatile (
  236. " csg %0,%2,0(%3)\n"
  237. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  238. : "memory", "cc" );
  239. return prev;
  240. #endif /* __s390x__ */
  241. }
  242. return old;
  243. }
  244. /*
  245. * Force strict CPU ordering.
  246. * And yes, this is required on UP too when we're talking
  247. * to devices.
  248. *
  249. * This is very similar to the ppc eieio/sync instruction in that is
  250. * does a checkpoint syncronisation & makes sure that
  251. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  252. */
  253. #define eieio() __asm__ __volatile__ ( "bcr 15,0" : : : "memory" )
  254. # define SYNC_OTHER_CORES(x) eieio()
  255. #define mb() eieio()
  256. #define rmb() eieio()
  257. #define wmb() eieio()
  258. #define read_barrier_depends() do { } while(0)
  259. #define smp_mb() mb()
  260. #define smp_rmb() rmb()
  261. #define smp_wmb() wmb()
  262. #define smp_read_barrier_depends() read_barrier_depends()
  263. #define smp_mb__before_clear_bit() smp_mb()
  264. #define smp_mb__after_clear_bit() smp_mb()
  265. #define set_mb(var, value) do { var = value; mb(); } while (0)
  266. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  267. /* interrupt control.. */
  268. #define local_irq_enable() ({ \
  269. unsigned long __dummy; \
  270. __asm__ __volatile__ ( \
  271. "stosm 0(%1),0x03" \
  272. : "=m" (__dummy) : "a" (&__dummy) : "memory" ); \
  273. })
  274. #define local_irq_disable() ({ \
  275. unsigned long __flags; \
  276. __asm__ __volatile__ ( \
  277. "stnsm 0(%1),0xfc" : "=m" (__flags) : "a" (&__flags) ); \
  278. __flags; \
  279. })
  280. #define local_save_flags(x) \
  281. __asm__ __volatile__("stosm 0(%1),0" : "=m" (x) : "a" (&x), "m" (x) )
  282. #define local_irq_restore(x) \
  283. __asm__ __volatile__("ssm 0(%0)" : : "a" (&x), "m" (x) : "memory")
  284. #define irqs_disabled() \
  285. ({ \
  286. unsigned long flags; \
  287. local_save_flags(flags); \
  288. !((flags >> __FLAG_SHIFT) & 3); \
  289. })
  290. #ifdef __s390x__
  291. #define __ctl_load(array, low, high) ({ \
  292. typedef struct { char _[sizeof(array)]; } addrtype; \
  293. __asm__ __volatile__ ( \
  294. " bras 1,0f\n" \
  295. " lctlg 0,0,0(%0)\n" \
  296. "0: ex %1,0(1)" \
  297. : : "a" (&array), "a" (((low)<<4)+(high)), \
  298. "m" (*(addrtype *)(array)) : "1" ); \
  299. })
  300. #define __ctl_store(array, low, high) ({ \
  301. typedef struct { char _[sizeof(array)]; } addrtype; \
  302. __asm__ __volatile__ ( \
  303. " bras 1,0f\n" \
  304. " stctg 0,0,0(%1)\n" \
  305. "0: ex %2,0(1)" \
  306. : "=m" (*(addrtype *)(array)) \
  307. : "a" (&array), "a" (((low)<<4)+(high)) : "1" ); \
  308. })
  309. #define __ctl_set_bit(cr, bit) ({ \
  310. __u8 __dummy[24]; \
  311. __asm__ __volatile__ ( \
  312. " bras 1,0f\n" /* skip indirect insns */ \
  313. " stctg 0,0,0(%1)\n" \
  314. " lctlg 0,0,0(%1)\n" \
  315. "0: ex %2,0(1)\n" /* execute stctl */ \
  316. " lg 0,0(%1)\n" \
  317. " ogr 0,%3\n" /* set the bit */ \
  318. " stg 0,0(%1)\n" \
  319. "1: ex %2,6(1)" /* execute lctl */ \
  320. : "=m" (__dummy) \
  321. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  322. "a" (cr*17), "a" (1L<<(bit)) \
  323. : "cc", "0", "1" ); \
  324. })
  325. #define __ctl_clear_bit(cr, bit) ({ \
  326. __u8 __dummy[16]; \
  327. __asm__ __volatile__ ( \
  328. " bras 1,0f\n" /* skip indirect insns */ \
  329. " stctg 0,0,0(%1)\n" \
  330. " lctlg 0,0,0(%1)\n" \
  331. "0: ex %2,0(1)\n" /* execute stctl */ \
  332. " lg 0,0(%1)\n" \
  333. " ngr 0,%3\n" /* set the bit */ \
  334. " stg 0,0(%1)\n" \
  335. "1: ex %2,6(1)" /* execute lctl */ \
  336. : "=m" (__dummy) \
  337. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  338. "a" (cr*17), "a" (~(1L<<(bit))) \
  339. : "cc", "0", "1" ); \
  340. })
  341. #else /* __s390x__ */
  342. #define __ctl_load(array, low, high) ({ \
  343. typedef struct { char _[sizeof(array)]; } addrtype; \
  344. __asm__ __volatile__ ( \
  345. " bras 1,0f\n" \
  346. " lctl 0,0,0(%0)\n" \
  347. "0: ex %1,0(1)" \
  348. : : "a" (&array), "a" (((low)<<4)+(high)), \
  349. "m" (*(addrtype *)(array)) : "1" ); \
  350. })
  351. #define __ctl_store(array, low, high) ({ \
  352. typedef struct { char _[sizeof(array)]; } addrtype; \
  353. __asm__ __volatile__ ( \
  354. " bras 1,0f\n" \
  355. " stctl 0,0,0(%1)\n" \
  356. "0: ex %2,0(1)" \
  357. : "=m" (*(addrtype *)(array)) \
  358. : "a" (&array), "a" (((low)<<4)+(high)): "1" ); \
  359. })
  360. #define __ctl_set_bit(cr, bit) ({ \
  361. __u8 __dummy[16]; \
  362. __asm__ __volatile__ ( \
  363. " bras 1,0f\n" /* skip indirect insns */ \
  364. " stctl 0,0,0(%1)\n" \
  365. " lctl 0,0,0(%1)\n" \
  366. "0: ex %2,0(1)\n" /* execute stctl */ \
  367. " l 0,0(%1)\n" \
  368. " or 0,%3\n" /* set the bit */ \
  369. " st 0,0(%1)\n" \
  370. "1: ex %2,4(1)" /* execute lctl */ \
  371. : "=m" (__dummy) \
  372. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  373. "a" (cr*17), "a" (1<<(bit)) \
  374. : "cc", "0", "1" ); \
  375. })
  376. #define __ctl_clear_bit(cr, bit) ({ \
  377. __u8 __dummy[16]; \
  378. __asm__ __volatile__ ( \
  379. " bras 1,0f\n" /* skip indirect insns */ \
  380. " stctl 0,0,0(%1)\n" \
  381. " lctl 0,0,0(%1)\n" \
  382. "0: ex %2,0(1)\n" /* execute stctl */ \
  383. " l 0,0(%1)\n" \
  384. " nr 0,%3\n" /* set the bit */ \
  385. " st 0,0(%1)\n" \
  386. "1: ex %2,4(1)" /* execute lctl */ \
  387. : "=m" (__dummy) \
  388. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  389. "a" (cr*17), "a" (~(1<<(bit))) \
  390. : "cc", "0", "1" ); \
  391. })
  392. #endif /* __s390x__ */
  393. /* For spinlocks etc */
  394. #define local_irq_save(x) ((x) = local_irq_disable())
  395. /*
  396. * Use to set psw mask except for the first byte which
  397. * won't be changed by this function.
  398. */
  399. static inline void
  400. __set_psw_mask(unsigned long mask)
  401. {
  402. local_save_flags(mask);
  403. __load_psw_mask(mask);
  404. }
  405. #define local_mcck_enable() __set_psw_mask(PSW_KERNEL_BITS)
  406. #define local_mcck_disable() __set_psw_mask(PSW_KERNEL_BITS & ~PSW_MASK_MCHECK)
  407. #ifdef CONFIG_SMP
  408. extern void smp_ctl_set_bit(int cr, int bit);
  409. extern void smp_ctl_clear_bit(int cr, int bit);
  410. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  411. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  412. #else
  413. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  414. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  415. #endif /* CONFIG_SMP */
  416. extern void (*_machine_restart)(char *command);
  417. extern void (*_machine_halt)(void);
  418. extern void (*_machine_power_off)(void);
  419. #define arch_align_stack(x) (x)
  420. #endif /* __KERNEL__ */
  421. #endif