iwl-agn-ucode.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/sched.h>
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-io.h"
  36. #include "iwl-helpers.h"
  37. #include "iwl-agn-hw.h"
  38. #include "iwl-agn.h"
  39. static const s8 iwlagn_default_queue_to_tx_fifo[] = {
  40. IWL_TX_FIFO_VO,
  41. IWL_TX_FIFO_VI,
  42. IWL_TX_FIFO_BE,
  43. IWL_TX_FIFO_BK,
  44. IWLAGN_CMD_FIFO_NUM,
  45. IWL_TX_FIFO_UNUSED,
  46. IWL_TX_FIFO_UNUSED,
  47. IWL_TX_FIFO_UNUSED,
  48. IWL_TX_FIFO_UNUSED,
  49. IWL_TX_FIFO_UNUSED,
  50. };
  51. static const s8 iwlagn_ipan_queue_to_tx_fifo[] = {
  52. IWL_TX_FIFO_VO,
  53. IWL_TX_FIFO_VI,
  54. IWL_TX_FIFO_BE,
  55. IWL_TX_FIFO_BK,
  56. IWL_TX_FIFO_BK_IPAN,
  57. IWL_TX_FIFO_BE_IPAN,
  58. IWL_TX_FIFO_VI_IPAN,
  59. IWL_TX_FIFO_VO_IPAN,
  60. IWL_TX_FIFO_BE_IPAN,
  61. IWLAGN_CMD_FIFO_NUM,
  62. };
  63. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  64. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  65. 0, COEX_UNASSOC_IDLE_FLAGS},
  66. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  67. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  68. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  69. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  70. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  71. 0, COEX_CALIBRATION_FLAGS},
  72. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  73. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  74. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  75. 0, COEX_CONNECTION_ESTAB_FLAGS},
  76. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  77. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  78. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  79. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  80. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  81. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  82. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  83. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  84. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  85. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  86. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  87. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  88. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  89. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  90. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  91. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  92. };
  93. /*
  94. * ucode
  95. */
  96. static int iwlagn_load_section(struct iwl_priv *priv, const char *name,
  97. struct fw_desc *image, u32 dst_addr)
  98. {
  99. dma_addr_t phy_addr = image->p_addr;
  100. u32 byte_cnt = image->len;
  101. int ret;
  102. priv->ucode_write_complete = 0;
  103. iwl_write_direct32(priv,
  104. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  105. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  106. iwl_write_direct32(priv,
  107. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  108. iwl_write_direct32(priv,
  109. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  110. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  111. iwl_write_direct32(priv,
  112. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  113. (iwl_get_dma_hi_addr(phy_addr)
  114. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  115. iwl_write_direct32(priv,
  116. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  117. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  118. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  119. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  120. iwl_write_direct32(priv,
  121. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  122. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  123. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  124. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  125. IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
  126. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  127. priv->ucode_write_complete, 5 * HZ);
  128. if (ret == -ERESTARTSYS) {
  129. IWL_ERR(priv, "Could not load the %s uCode section due "
  130. "to interrupt\n", name);
  131. return ret;
  132. }
  133. if (!ret) {
  134. IWL_ERR(priv, "Could not load the %s uCode section\n",
  135. name);
  136. return -ETIMEDOUT;
  137. }
  138. return 0;
  139. }
  140. static int iwlagn_load_given_ucode(struct iwl_priv *priv,
  141. struct fw_desc *inst_image,
  142. struct fw_desc *data_image)
  143. {
  144. int ret = 0;
  145. ret = iwlagn_load_section(priv, "INST", inst_image,
  146. IWLAGN_RTC_INST_LOWER_BOUND);
  147. if (ret)
  148. return ret;
  149. return iwlagn_load_section(priv, "DATA", data_image,
  150. IWLAGN_RTC_DATA_LOWER_BOUND);
  151. }
  152. int iwlagn_load_ucode(struct iwl_priv *priv)
  153. {
  154. int ret = 0;
  155. /* check whether init ucode should be loaded, or rather runtime ucode */
  156. if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
  157. IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
  158. ret = iwlagn_load_given_ucode(priv,
  159. &priv->ucode_init, &priv->ucode_init_data);
  160. if (!ret) {
  161. IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
  162. priv->ucode_type = UCODE_INIT;
  163. }
  164. } else {
  165. IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
  166. "Loading runtime ucode...\n");
  167. ret = iwlagn_load_given_ucode(priv,
  168. &priv->ucode_code, &priv->ucode_data);
  169. if (!ret) {
  170. IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
  171. priv->ucode_type = UCODE_RT;
  172. }
  173. }
  174. return ret;
  175. }
  176. /*
  177. * Calibration
  178. */
  179. static int iwlagn_set_Xtal_calib(struct iwl_priv *priv)
  180. {
  181. struct iwl_calib_xtal_freq_cmd cmd;
  182. __le16 *xtal_calib =
  183. (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL);
  184. cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
  185. cmd.hdr.first_group = 0;
  186. cmd.hdr.groups_num = 1;
  187. cmd.hdr.data_valid = 1;
  188. cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
  189. cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
  190. return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
  191. (u8 *)&cmd, sizeof(cmd));
  192. }
  193. static int iwlagn_send_calib_cfg(struct iwl_priv *priv)
  194. {
  195. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  196. struct iwl_host_cmd cmd = {
  197. .id = CALIBRATION_CFG_CMD,
  198. .len = sizeof(struct iwl_calib_cfg_cmd),
  199. .data = &calib_cfg_cmd,
  200. };
  201. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  202. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  203. calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
  204. calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
  205. calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
  206. return iwl_send_cmd(priv, &cmd);
  207. }
  208. void iwlagn_rx_calib_result(struct iwl_priv *priv,
  209. struct iwl_rx_mem_buffer *rxb)
  210. {
  211. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  212. struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
  213. int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  214. int index;
  215. /* reduce the size of the length field itself */
  216. len -= 4;
  217. /* Define the order in which the results will be sent to the runtime
  218. * uCode. iwl_send_calib_results sends them in a row according to
  219. * their index. We sort them here
  220. */
  221. switch (hdr->op_code) {
  222. case IWL_PHY_CALIBRATE_DC_CMD:
  223. index = IWL_CALIB_DC;
  224. break;
  225. case IWL_PHY_CALIBRATE_LO_CMD:
  226. index = IWL_CALIB_LO;
  227. break;
  228. case IWL_PHY_CALIBRATE_TX_IQ_CMD:
  229. index = IWL_CALIB_TX_IQ;
  230. break;
  231. case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
  232. index = IWL_CALIB_TX_IQ_PERD;
  233. break;
  234. case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
  235. index = IWL_CALIB_BASE_BAND;
  236. break;
  237. default:
  238. IWL_ERR(priv, "Unknown calibration notification %d\n",
  239. hdr->op_code);
  240. return;
  241. }
  242. iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
  243. }
  244. void iwlagn_rx_calib_complete(struct iwl_priv *priv,
  245. struct iwl_rx_mem_buffer *rxb)
  246. {
  247. IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
  248. queue_work(priv->workqueue, &priv->restart);
  249. }
  250. void iwlagn_init_alive_start(struct iwl_priv *priv)
  251. {
  252. int ret = 0;
  253. /* Check alive response for "valid" sign from uCode */
  254. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  255. /* We had an error bringing up the hardware, so take it
  256. * all the way back down so we can try again */
  257. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  258. goto restart;
  259. }
  260. /* initialize uCode was loaded... verify inst image.
  261. * This is a paranoid check, because we would not have gotten the
  262. * "initialize" alive if code weren't properly loaded. */
  263. if (iwl_verify_ucode(priv)) {
  264. /* Runtime instruction load was bad;
  265. * take it all the way back down so we can try again */
  266. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  267. goto restart;
  268. }
  269. ret = priv->cfg->ops->lib->alive_notify(priv);
  270. if (ret) {
  271. IWL_WARN(priv,
  272. "Could not complete ALIVE transition: %d\n", ret);
  273. goto restart;
  274. }
  275. iwlagn_send_calib_cfg(priv);
  276. return;
  277. restart:
  278. /* real restart (first load init_ucode) */
  279. queue_work(priv->workqueue, &priv->restart);
  280. }
  281. static int iwlagn_send_wimax_coex(struct iwl_priv *priv)
  282. {
  283. struct iwl_wimax_coex_cmd coex_cmd;
  284. if (priv->cfg->support_wimax_coexist) {
  285. /* UnMask wake up src at associated sleep */
  286. coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  287. /* UnMask wake up src at unassociated sleep */
  288. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  289. memcpy(coex_cmd.sta_prio, cu_priorities,
  290. sizeof(struct iwl_wimax_coex_event_entry) *
  291. COEX_NUM_OF_EVENTS);
  292. /* enabling the coexistence feature */
  293. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  294. /* enabling the priorities tables */
  295. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  296. } else {
  297. /* coexistence is disabled */
  298. memset(&coex_cmd, 0, sizeof(coex_cmd));
  299. }
  300. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  301. sizeof(coex_cmd), &coex_cmd);
  302. }
  303. static const u8 iwlagn_bt_prio_tbl[BT_COEX_PRIO_TBL_EVT_MAX] = {
  304. ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  305. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  306. ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  307. (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  308. ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  309. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  310. ((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  311. (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  312. ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  313. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  314. ((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  315. (1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  316. ((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  317. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  318. ((BT_COEX_PRIO_TBL_PRIO_COEX_OFF << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  319. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  320. ((BT_COEX_PRIO_TBL_PRIO_COEX_ON << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
  321. (0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
  322. 0, 0, 0, 0, 0, 0, 0
  323. };
  324. static void iwlagn_send_prio_tbl(struct iwl_priv *priv)
  325. {
  326. struct iwl_bt_coex_prio_table_cmd prio_tbl_cmd;
  327. memcpy(prio_tbl_cmd.prio_tbl, iwlagn_bt_prio_tbl,
  328. sizeof(iwlagn_bt_prio_tbl));
  329. if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PRIO_TABLE,
  330. sizeof(prio_tbl_cmd), &prio_tbl_cmd))
  331. IWL_ERR(priv, "failed to send BT prio tbl command\n");
  332. }
  333. static void iwlagn_send_bt_env(struct iwl_priv *priv, u8 action, u8 type)
  334. {
  335. struct iwl_bt_coex_prot_env_cmd env_cmd;
  336. env_cmd.action = action;
  337. env_cmd.type = type;
  338. if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_PROT_ENV,
  339. sizeof(env_cmd), &env_cmd))
  340. IWL_ERR(priv, "failed to send BT env command\n");
  341. }
  342. int iwlagn_alive_notify(struct iwl_priv *priv)
  343. {
  344. const s8 *queues;
  345. u32 a;
  346. unsigned long flags;
  347. int i, chan;
  348. u32 reg_val;
  349. spin_lock_irqsave(&priv->lock, flags);
  350. priv->scd_base_addr = iwl_read_prph(priv, IWLAGN_SCD_SRAM_BASE_ADDR);
  351. a = priv->scd_base_addr + IWLAGN_SCD_CONTEXT_DATA_OFFSET;
  352. for (; a < priv->scd_base_addr + IWLAGN_SCD_TX_STTS_BITMAP_OFFSET;
  353. a += 4)
  354. iwl_write_targ_mem(priv, a, 0);
  355. for (; a < priv->scd_base_addr + IWLAGN_SCD_TRANSLATE_TBL_OFFSET;
  356. a += 4)
  357. iwl_write_targ_mem(priv, a, 0);
  358. for (; a < priv->scd_base_addr +
  359. IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
  360. iwl_write_targ_mem(priv, a, 0);
  361. iwl_write_prph(priv, IWLAGN_SCD_DRAM_BASE_ADDR,
  362. priv->scd_bc_tbls.dma >> 10);
  363. /* Enable DMA channel */
  364. for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
  365. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  366. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  367. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  368. /* Update FH chicken bits */
  369. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  370. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  371. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  372. iwl_write_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL,
  373. IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv));
  374. iwl_write_prph(priv, IWLAGN_SCD_AGGR_SEL, 0);
  375. /* initiate the queues */
  376. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  377. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(i), 0);
  378. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  379. iwl_write_targ_mem(priv, priv->scd_base_addr +
  380. IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  381. iwl_write_targ_mem(priv, priv->scd_base_addr +
  382. IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i) +
  383. sizeof(u32),
  384. ((SCD_WIN_SIZE <<
  385. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  386. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  387. ((SCD_FRAME_LIMIT <<
  388. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  389. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  390. }
  391. iwl_write_prph(priv, IWLAGN_SCD_INTERRUPT_MASK,
  392. IWL_MASK(0, priv->hw_params.max_txq_num));
  393. /* Activate all Tx DMA/FIFO channels */
  394. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
  395. /* map queues to FIFOs */
  396. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  397. queues = iwlagn_ipan_queue_to_tx_fifo;
  398. else
  399. queues = iwlagn_default_queue_to_tx_fifo;
  400. iwlagn_set_wr_ptrs(priv, priv->cmd_queue, 0);
  401. /* make sure all queue are not stopped */
  402. memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
  403. for (i = 0; i < 4; i++)
  404. atomic_set(&priv->queue_stop_count[i], 0);
  405. /* reset to 0 to enable all the queue first */
  406. priv->txq_ctx_active_msk = 0;
  407. BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) != 10);
  408. BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) != 10);
  409. for (i = 0; i < 10; i++) {
  410. int ac = queues[i];
  411. iwl_txq_ctx_activate(priv, i);
  412. if (ac == IWL_TX_FIFO_UNUSED)
  413. continue;
  414. iwlagn_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  415. }
  416. spin_unlock_irqrestore(&priv->lock, flags);
  417. if (priv->cfg->advanced_bt_coexist) {
  418. /* Configure Bluetooth device coexistence support */
  419. /* need to perform this before any calibration */
  420. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  421. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  422. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  423. priv->cfg->ops->hcmd->send_bt_config(priv);
  424. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  425. if (bt_coex_active && priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  426. iwlagn_send_prio_tbl(priv);
  427. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  428. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  429. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  430. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  431. }
  432. }
  433. iwlagn_send_wimax_coex(priv);
  434. iwlagn_set_Xtal_calib(priv);
  435. iwl_send_calib_results(priv);
  436. return 0;
  437. }
  438. /**
  439. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  440. * using sample data 100 bytes apart. If these sample points are good,
  441. * it's a pretty good bet that everything between them is good, too.
  442. */
  443. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  444. {
  445. u32 val;
  446. int ret = 0;
  447. u32 errcnt = 0;
  448. u32 i;
  449. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  450. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  451. /* read data comes through single port, auto-incr addr */
  452. /* NOTE: Use the debugless read so we don't flood kernel log
  453. * if IWL_DL_IO is set */
  454. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  455. i + IWLAGN_RTC_INST_LOWER_BOUND);
  456. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  457. if (val != le32_to_cpu(*image)) {
  458. ret = -EIO;
  459. errcnt++;
  460. if (errcnt >= 3)
  461. break;
  462. }
  463. }
  464. return ret;
  465. }
  466. /**
  467. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  468. * looking at all data.
  469. */
  470. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  471. u32 len)
  472. {
  473. u32 val;
  474. u32 save_len = len;
  475. int ret = 0;
  476. u32 errcnt;
  477. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  478. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  479. IWLAGN_RTC_INST_LOWER_BOUND);
  480. errcnt = 0;
  481. for (; len > 0; len -= sizeof(u32), image++) {
  482. /* read data comes through single port, auto-incr addr */
  483. /* NOTE: Use the debugless read so we don't flood kernel log
  484. * if IWL_DL_IO is set */
  485. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  486. if (val != le32_to_cpu(*image)) {
  487. IWL_ERR(priv, "uCode INST section is invalid at "
  488. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  489. save_len - len, val, le32_to_cpu(*image));
  490. ret = -EIO;
  491. errcnt++;
  492. if (errcnt >= 20)
  493. break;
  494. }
  495. }
  496. if (!errcnt)
  497. IWL_DEBUG_INFO(priv,
  498. "ucode image in INSTRUCTION memory is good\n");
  499. return ret;
  500. }
  501. /**
  502. * iwl_verify_ucode - determine which instruction image is in SRAM,
  503. * and verify its contents
  504. */
  505. int iwl_verify_ucode(struct iwl_priv *priv)
  506. {
  507. __le32 *image;
  508. u32 len;
  509. int ret;
  510. /* Try bootstrap */
  511. image = (__le32 *)priv->ucode_boot.v_addr;
  512. len = priv->ucode_boot.len;
  513. ret = iwlcore_verify_inst_sparse(priv, image, len);
  514. if (!ret) {
  515. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  516. return 0;
  517. }
  518. /* Try initialize */
  519. image = (__le32 *)priv->ucode_init.v_addr;
  520. len = priv->ucode_init.len;
  521. ret = iwlcore_verify_inst_sparse(priv, image, len);
  522. if (!ret) {
  523. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  524. return 0;
  525. }
  526. /* Try runtime/protocol */
  527. image = (__le32 *)priv->ucode_code.v_addr;
  528. len = priv->ucode_code.len;
  529. ret = iwlcore_verify_inst_sparse(priv, image, len);
  530. if (!ret) {
  531. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  532. return 0;
  533. }
  534. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  535. /* Since nothing seems to match, show first several data entries in
  536. * instruction SRAM, so maybe visual inspection will give a clue.
  537. * Selection of bootstrap image (vs. other images) is arbitrary. */
  538. image = (__le32 *)priv->ucode_boot.v_addr;
  539. len = priv->ucode_boot.len;
  540. ret = iwl_verify_inst_full(priv, image, len);
  541. return ret;
  542. }