board-sh7757lcr.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Renesas R0P7757LC0012RL Support.
  3. *
  4. * Copyright (C) 2009 - 2010 Renesas Solutions Corp.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/gpio.h>
  13. #include <linux/irq.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/spi/flash.h>
  16. #include <linux/io.h>
  17. #include <linux/mmc/host.h>
  18. #include <linux/mmc/sh_mmcif.h>
  19. #include <linux/mmc/sh_mobile_sdhi.h>
  20. #include <linux/sh_eth.h>
  21. #include <linux/usb/renesas_usbhs.h>
  22. #include <cpu/sh7757.h>
  23. #include <asm/heartbeat.h>
  24. static struct resource heartbeat_resource = {
  25. .start = 0xffec005c, /* PUDR */
  26. .end = 0xffec005c,
  27. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  28. };
  29. static unsigned char heartbeat_bit_pos[] = { 0, 1, 2, 3 };
  30. static struct heartbeat_data heartbeat_data = {
  31. .bit_pos = heartbeat_bit_pos,
  32. .nr_bits = ARRAY_SIZE(heartbeat_bit_pos),
  33. .flags = HEARTBEAT_INVERTED,
  34. };
  35. static struct platform_device heartbeat_device = {
  36. .name = "heartbeat",
  37. .id = -1,
  38. .dev = {
  39. .platform_data = &heartbeat_data,
  40. },
  41. .num_resources = 1,
  42. .resource = &heartbeat_resource,
  43. };
  44. /* Fast Ethernet */
  45. #define GBECONT 0xffc10100
  46. #define GBECONT_RMII1 BIT(17)
  47. #define GBECONT_RMII0 BIT(16)
  48. static void sh7757_eth_set_mdio_gate(void *addr)
  49. {
  50. if (((unsigned long)addr & 0x00000fff) < 0x0800)
  51. writel(readl(GBECONT) | GBECONT_RMII0, GBECONT);
  52. else
  53. writel(readl(GBECONT) | GBECONT_RMII1, GBECONT);
  54. }
  55. static struct resource sh_eth0_resources[] = {
  56. {
  57. .start = 0xfef00000,
  58. .end = 0xfef001ff,
  59. .flags = IORESOURCE_MEM,
  60. }, {
  61. .start = 84,
  62. .end = 84,
  63. .flags = IORESOURCE_IRQ,
  64. },
  65. };
  66. static struct sh_eth_plat_data sh7757_eth0_pdata = {
  67. .phy = 1,
  68. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  69. .register_type = SH_ETH_REG_FAST_SH4,
  70. .set_mdio_gate = sh7757_eth_set_mdio_gate,
  71. };
  72. static struct platform_device sh7757_eth0_device = {
  73. .name = "sh-eth",
  74. .resource = sh_eth0_resources,
  75. .id = 0,
  76. .num_resources = ARRAY_SIZE(sh_eth0_resources),
  77. .dev = {
  78. .platform_data = &sh7757_eth0_pdata,
  79. },
  80. };
  81. static struct resource sh_eth1_resources[] = {
  82. {
  83. .start = 0xfef00800,
  84. .end = 0xfef009ff,
  85. .flags = IORESOURCE_MEM,
  86. }, {
  87. .start = 84,
  88. .end = 84,
  89. .flags = IORESOURCE_IRQ,
  90. },
  91. };
  92. static struct sh_eth_plat_data sh7757_eth1_pdata = {
  93. .phy = 1,
  94. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  95. .register_type = SH_ETH_REG_FAST_SH4,
  96. .set_mdio_gate = sh7757_eth_set_mdio_gate,
  97. };
  98. static struct platform_device sh7757_eth1_device = {
  99. .name = "sh-eth",
  100. .resource = sh_eth1_resources,
  101. .id = 1,
  102. .num_resources = ARRAY_SIZE(sh_eth1_resources),
  103. .dev = {
  104. .platform_data = &sh7757_eth1_pdata,
  105. },
  106. };
  107. static void sh7757_eth_giga_set_mdio_gate(void *addr)
  108. {
  109. if (((unsigned long)addr & 0x00000fff) < 0x0800) {
  110. gpio_set_value(GPIO_PTT4, 1);
  111. writel(readl(GBECONT) & ~GBECONT_RMII0, GBECONT);
  112. } else {
  113. gpio_set_value(GPIO_PTT4, 0);
  114. writel(readl(GBECONT) & ~GBECONT_RMII1, GBECONT);
  115. }
  116. }
  117. static struct resource sh_eth_giga0_resources[] = {
  118. {
  119. .start = 0xfee00000,
  120. .end = 0xfee007ff,
  121. .flags = IORESOURCE_MEM,
  122. }, {
  123. /* TSU */
  124. .start = 0xfee01800,
  125. .end = 0xfee01fff,
  126. .flags = IORESOURCE_MEM,
  127. }, {
  128. .start = 315,
  129. .end = 315,
  130. .flags = IORESOURCE_IRQ,
  131. },
  132. };
  133. static struct sh_eth_plat_data sh7757_eth_giga0_pdata = {
  134. .phy = 18,
  135. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  136. .register_type = SH_ETH_REG_GIGABIT,
  137. .set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
  138. .phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
  139. };
  140. static struct platform_device sh7757_eth_giga0_device = {
  141. .name = "sh-eth",
  142. .resource = sh_eth_giga0_resources,
  143. .id = 2,
  144. .num_resources = ARRAY_SIZE(sh_eth_giga0_resources),
  145. .dev = {
  146. .platform_data = &sh7757_eth_giga0_pdata,
  147. },
  148. };
  149. static struct resource sh_eth_giga1_resources[] = {
  150. {
  151. .start = 0xfee00800,
  152. .end = 0xfee00fff,
  153. .flags = IORESOURCE_MEM,
  154. }, {
  155. .start = 316,
  156. .end = 316,
  157. .flags = IORESOURCE_IRQ,
  158. },
  159. };
  160. static struct sh_eth_plat_data sh7757_eth_giga1_pdata = {
  161. .phy = 19,
  162. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  163. .register_type = SH_ETH_REG_GIGABIT,
  164. .set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
  165. .phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
  166. };
  167. static struct platform_device sh7757_eth_giga1_device = {
  168. .name = "sh-eth",
  169. .resource = sh_eth_giga1_resources,
  170. .id = 3,
  171. .num_resources = ARRAY_SIZE(sh_eth_giga1_resources),
  172. .dev = {
  173. .platform_data = &sh7757_eth_giga1_pdata,
  174. },
  175. };
  176. /* SH_MMCIF */
  177. static struct resource sh_mmcif_resources[] = {
  178. [0] = {
  179. .start = 0xffcb0000,
  180. .end = 0xffcb00ff,
  181. .flags = IORESOURCE_MEM,
  182. },
  183. [1] = {
  184. .start = 211,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. [2] = {
  188. .start = 212,
  189. .flags = IORESOURCE_IRQ,
  190. },
  191. };
  192. static struct sh_mmcif_plat_data sh_mmcif_plat = {
  193. .sup_pclk = 0x0f,
  194. .caps = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
  195. MMC_CAP_NONREMOVABLE,
  196. .ocr = MMC_VDD_32_33 | MMC_VDD_33_34,
  197. .slave_id_tx = SHDMA_SLAVE_MMCIF_TX,
  198. .slave_id_rx = SHDMA_SLAVE_MMCIF_RX,
  199. };
  200. static struct platform_device sh_mmcif_device = {
  201. .name = "sh_mmcif",
  202. .id = 0,
  203. .dev = {
  204. .platform_data = &sh_mmcif_plat,
  205. },
  206. .num_resources = ARRAY_SIZE(sh_mmcif_resources),
  207. .resource = sh_mmcif_resources,
  208. };
  209. /* SDHI0 */
  210. static struct sh_mobile_sdhi_info sdhi_info = {
  211. .dma_slave_tx = SHDMA_SLAVE_SDHI_TX,
  212. .dma_slave_rx = SHDMA_SLAVE_SDHI_RX,
  213. .tmio_caps = MMC_CAP_SD_HIGHSPEED,
  214. };
  215. static struct resource sdhi_resources[] = {
  216. [0] = {
  217. .start = 0xffe50000,
  218. .end = 0xffe501ff,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. [1] = {
  222. .start = 20,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. };
  226. static struct platform_device sdhi_device = {
  227. .name = "sh_mobile_sdhi",
  228. .num_resources = ARRAY_SIZE(sdhi_resources),
  229. .resource = sdhi_resources,
  230. .id = 0,
  231. .dev = {
  232. .platform_data = &sdhi_info,
  233. },
  234. };
  235. static int usbhs0_get_id(struct platform_device *pdev)
  236. {
  237. return USBHS_GADGET;
  238. }
  239. static struct renesas_usbhs_platform_info usb0_data = {
  240. .platform_callback = {
  241. .get_id = usbhs0_get_id,
  242. },
  243. .driver_param = {
  244. .buswait_bwait = 5,
  245. }
  246. };
  247. static struct resource usb0_resources[] = {
  248. [0] = {
  249. .start = 0xfe450000,
  250. .end = 0xfe4501ff,
  251. .flags = IORESOURCE_MEM,
  252. },
  253. [1] = {
  254. .start = 50,
  255. .end = 50,
  256. .flags = IORESOURCE_IRQ,
  257. },
  258. };
  259. static struct platform_device usb0_device = {
  260. .name = "renesas_usbhs",
  261. .id = 0,
  262. .dev = {
  263. .platform_data = &usb0_data,
  264. },
  265. .num_resources = ARRAY_SIZE(usb0_resources),
  266. .resource = usb0_resources,
  267. };
  268. static struct platform_device *sh7757lcr_devices[] __initdata = {
  269. &heartbeat_device,
  270. &sh7757_eth0_device,
  271. &sh7757_eth1_device,
  272. &sh7757_eth_giga0_device,
  273. &sh7757_eth_giga1_device,
  274. &sh_mmcif_device,
  275. &sdhi_device,
  276. &usb0_device,
  277. };
  278. static struct flash_platform_data spi_flash_data = {
  279. .name = "m25p80",
  280. .type = "m25px64",
  281. };
  282. static struct spi_board_info spi_board_info[] = {
  283. {
  284. .modalias = "m25p80",
  285. .max_speed_hz = 25000000,
  286. .bus_num = 0,
  287. .chip_select = 1,
  288. .platform_data = &spi_flash_data,
  289. },
  290. };
  291. static int __init sh7757lcr_devices_setup(void)
  292. {
  293. /* RGMII (PTA) */
  294. gpio_request(GPIO_FN_ET0_MDC, NULL);
  295. gpio_request(GPIO_FN_ET0_MDIO, NULL);
  296. gpio_request(GPIO_FN_ET1_MDC, NULL);
  297. gpio_request(GPIO_FN_ET1_MDIO, NULL);
  298. /* ONFI (PTB, PTZ) */
  299. gpio_request(GPIO_FN_ON_NRE, NULL);
  300. gpio_request(GPIO_FN_ON_NWE, NULL);
  301. gpio_request(GPIO_FN_ON_NWP, NULL);
  302. gpio_request(GPIO_FN_ON_NCE0, NULL);
  303. gpio_request(GPIO_FN_ON_R_B0, NULL);
  304. gpio_request(GPIO_FN_ON_ALE, NULL);
  305. gpio_request(GPIO_FN_ON_CLE, NULL);
  306. gpio_request(GPIO_FN_ON_DQ7, NULL);
  307. gpio_request(GPIO_FN_ON_DQ6, NULL);
  308. gpio_request(GPIO_FN_ON_DQ5, NULL);
  309. gpio_request(GPIO_FN_ON_DQ4, NULL);
  310. gpio_request(GPIO_FN_ON_DQ3, NULL);
  311. gpio_request(GPIO_FN_ON_DQ2, NULL);
  312. gpio_request(GPIO_FN_ON_DQ1, NULL);
  313. gpio_request(GPIO_FN_ON_DQ0, NULL);
  314. /* IRQ8 to 0 (PTB, PTC) */
  315. gpio_request(GPIO_FN_IRQ8, NULL);
  316. gpio_request(GPIO_FN_IRQ7, NULL);
  317. gpio_request(GPIO_FN_IRQ6, NULL);
  318. gpio_request(GPIO_FN_IRQ5, NULL);
  319. gpio_request(GPIO_FN_IRQ4, NULL);
  320. gpio_request(GPIO_FN_IRQ3, NULL);
  321. gpio_request(GPIO_FN_IRQ2, NULL);
  322. gpio_request(GPIO_FN_IRQ1, NULL);
  323. gpio_request(GPIO_FN_IRQ0, NULL);
  324. /* SPI0 (PTD) */
  325. gpio_request(GPIO_FN_SP0_MOSI, NULL);
  326. gpio_request(GPIO_FN_SP0_MISO, NULL);
  327. gpio_request(GPIO_FN_SP0_SCK, NULL);
  328. gpio_request(GPIO_FN_SP0_SCK_FB, NULL);
  329. gpio_request(GPIO_FN_SP0_SS0, NULL);
  330. gpio_request(GPIO_FN_SP0_SS1, NULL);
  331. gpio_request(GPIO_FN_SP0_SS2, NULL);
  332. gpio_request(GPIO_FN_SP0_SS3, NULL);
  333. /* RMII 0/1 (PTE, PTF) */
  334. gpio_request(GPIO_FN_RMII0_CRS_DV, NULL);
  335. gpio_request(GPIO_FN_RMII0_TXD1, NULL);
  336. gpio_request(GPIO_FN_RMII0_TXD0, NULL);
  337. gpio_request(GPIO_FN_RMII0_TXEN, NULL);
  338. gpio_request(GPIO_FN_RMII0_REFCLK, NULL);
  339. gpio_request(GPIO_FN_RMII0_RXD1, NULL);
  340. gpio_request(GPIO_FN_RMII0_RXD0, NULL);
  341. gpio_request(GPIO_FN_RMII0_RX_ER, NULL);
  342. gpio_request(GPIO_FN_RMII1_CRS_DV, NULL);
  343. gpio_request(GPIO_FN_RMII1_TXD1, NULL);
  344. gpio_request(GPIO_FN_RMII1_TXD0, NULL);
  345. gpio_request(GPIO_FN_RMII1_TXEN, NULL);
  346. gpio_request(GPIO_FN_RMII1_REFCLK, NULL);
  347. gpio_request(GPIO_FN_RMII1_RXD1, NULL);
  348. gpio_request(GPIO_FN_RMII1_RXD0, NULL);
  349. gpio_request(GPIO_FN_RMII1_RX_ER, NULL);
  350. /* eMMC (PTG) */
  351. gpio_request(GPIO_FN_MMCCLK, NULL);
  352. gpio_request(GPIO_FN_MMCCMD, NULL);
  353. gpio_request(GPIO_FN_MMCDAT7, NULL);
  354. gpio_request(GPIO_FN_MMCDAT6, NULL);
  355. gpio_request(GPIO_FN_MMCDAT5, NULL);
  356. gpio_request(GPIO_FN_MMCDAT4, NULL);
  357. gpio_request(GPIO_FN_MMCDAT3, NULL);
  358. gpio_request(GPIO_FN_MMCDAT2, NULL);
  359. gpio_request(GPIO_FN_MMCDAT1, NULL);
  360. gpio_request(GPIO_FN_MMCDAT0, NULL);
  361. /* LPC (PTG, PTH, PTQ, PTU) */
  362. gpio_request(GPIO_FN_SERIRQ, NULL);
  363. gpio_request(GPIO_FN_LPCPD, NULL);
  364. gpio_request(GPIO_FN_LDRQ, NULL);
  365. gpio_request(GPIO_FN_WP, NULL);
  366. gpio_request(GPIO_FN_FMS0, NULL);
  367. gpio_request(GPIO_FN_LAD3, NULL);
  368. gpio_request(GPIO_FN_LAD2, NULL);
  369. gpio_request(GPIO_FN_LAD1, NULL);
  370. gpio_request(GPIO_FN_LAD0, NULL);
  371. gpio_request(GPIO_FN_LFRAME, NULL);
  372. gpio_request(GPIO_FN_LRESET, NULL);
  373. gpio_request(GPIO_FN_LCLK, NULL);
  374. gpio_request(GPIO_FN_LGPIO7, NULL);
  375. gpio_request(GPIO_FN_LGPIO6, NULL);
  376. gpio_request(GPIO_FN_LGPIO5, NULL);
  377. gpio_request(GPIO_FN_LGPIO4, NULL);
  378. /* SPI1 (PTH) */
  379. gpio_request(GPIO_FN_SP1_MOSI, NULL);
  380. gpio_request(GPIO_FN_SP1_MISO, NULL);
  381. gpio_request(GPIO_FN_SP1_SCK, NULL);
  382. gpio_request(GPIO_FN_SP1_SCK_FB, NULL);
  383. gpio_request(GPIO_FN_SP1_SS0, NULL);
  384. gpio_request(GPIO_FN_SP1_SS1, NULL);
  385. /* SDHI (PTI) */
  386. gpio_request(GPIO_FN_SD_WP, NULL);
  387. gpio_request(GPIO_FN_SD_CD, NULL);
  388. gpio_request(GPIO_FN_SD_CLK, NULL);
  389. gpio_request(GPIO_FN_SD_CMD, NULL);
  390. gpio_request(GPIO_FN_SD_D3, NULL);
  391. gpio_request(GPIO_FN_SD_D2, NULL);
  392. gpio_request(GPIO_FN_SD_D1, NULL);
  393. gpio_request(GPIO_FN_SD_D0, NULL);
  394. /* SCIF3/4 (PTJ, PTW) */
  395. gpio_request(GPIO_FN_RTS3, NULL);
  396. gpio_request(GPIO_FN_CTS3, NULL);
  397. gpio_request(GPIO_FN_TXD3, NULL);
  398. gpio_request(GPIO_FN_RXD3, NULL);
  399. gpio_request(GPIO_FN_RTS4, NULL);
  400. gpio_request(GPIO_FN_RXD4, NULL);
  401. gpio_request(GPIO_FN_TXD4, NULL);
  402. gpio_request(GPIO_FN_CTS4, NULL);
  403. /* SERMUX (PTK, PTL, PTO, PTV) */
  404. gpio_request(GPIO_FN_COM2_TXD, NULL);
  405. gpio_request(GPIO_FN_COM2_RXD, NULL);
  406. gpio_request(GPIO_FN_COM2_RTS, NULL);
  407. gpio_request(GPIO_FN_COM2_CTS, NULL);
  408. gpio_request(GPIO_FN_COM2_DTR, NULL);
  409. gpio_request(GPIO_FN_COM2_DSR, NULL);
  410. gpio_request(GPIO_FN_COM2_DCD, NULL);
  411. gpio_request(GPIO_FN_COM2_RI, NULL);
  412. gpio_request(GPIO_FN_RAC_RXD, NULL);
  413. gpio_request(GPIO_FN_RAC_RTS, NULL);
  414. gpio_request(GPIO_FN_RAC_CTS, NULL);
  415. gpio_request(GPIO_FN_RAC_DTR, NULL);
  416. gpio_request(GPIO_FN_RAC_DSR, NULL);
  417. gpio_request(GPIO_FN_RAC_DCD, NULL);
  418. gpio_request(GPIO_FN_RAC_TXD, NULL);
  419. gpio_request(GPIO_FN_COM1_TXD, NULL);
  420. gpio_request(GPIO_FN_COM1_RXD, NULL);
  421. gpio_request(GPIO_FN_COM1_RTS, NULL);
  422. gpio_request(GPIO_FN_COM1_CTS, NULL);
  423. writeb(0x10, 0xfe470000); /* SMR0: SerMux mode 0 */
  424. /* IIC (PTM, PTR, PTS) */
  425. gpio_request(GPIO_FN_SDA7, NULL);
  426. gpio_request(GPIO_FN_SCL7, NULL);
  427. gpio_request(GPIO_FN_SDA6, NULL);
  428. gpio_request(GPIO_FN_SCL6, NULL);
  429. gpio_request(GPIO_FN_SDA5, NULL);
  430. gpio_request(GPIO_FN_SCL5, NULL);
  431. gpio_request(GPIO_FN_SDA4, NULL);
  432. gpio_request(GPIO_FN_SCL4, NULL);
  433. gpio_request(GPIO_FN_SDA3, NULL);
  434. gpio_request(GPIO_FN_SCL3, NULL);
  435. gpio_request(GPIO_FN_SDA2, NULL);
  436. gpio_request(GPIO_FN_SCL2, NULL);
  437. gpio_request(GPIO_FN_SDA1, NULL);
  438. gpio_request(GPIO_FN_SCL1, NULL);
  439. gpio_request(GPIO_FN_SDA0, NULL);
  440. gpio_request(GPIO_FN_SCL0, NULL);
  441. /* USB (PTN) */
  442. gpio_request(GPIO_FN_VBUS_EN, NULL);
  443. gpio_request(GPIO_FN_VBUS_OC, NULL);
  444. /* SGPIO1/0 (PTN, PTO) */
  445. gpio_request(GPIO_FN_SGPIO1_CLK, NULL);
  446. gpio_request(GPIO_FN_SGPIO1_LOAD, NULL);
  447. gpio_request(GPIO_FN_SGPIO1_DI, NULL);
  448. gpio_request(GPIO_FN_SGPIO1_DO, NULL);
  449. gpio_request(GPIO_FN_SGPIO0_CLK, NULL);
  450. gpio_request(GPIO_FN_SGPIO0_LOAD, NULL);
  451. gpio_request(GPIO_FN_SGPIO0_DI, NULL);
  452. gpio_request(GPIO_FN_SGPIO0_DO, NULL);
  453. /* WDT (PTN) */
  454. gpio_request(GPIO_FN_SUB_CLKIN, NULL);
  455. /* System (PTT) */
  456. gpio_request(GPIO_FN_STATUS1, NULL);
  457. gpio_request(GPIO_FN_STATUS0, NULL);
  458. /* PWMX (PTT) */
  459. gpio_request(GPIO_FN_PWMX1, NULL);
  460. gpio_request(GPIO_FN_PWMX0, NULL);
  461. /* R-SPI (PTV) */
  462. gpio_request(GPIO_FN_R_SPI_MOSI, NULL);
  463. gpio_request(GPIO_FN_R_SPI_MISO, NULL);
  464. gpio_request(GPIO_FN_R_SPI_RSPCK, NULL);
  465. gpio_request(GPIO_FN_R_SPI_SSL0, NULL);
  466. gpio_request(GPIO_FN_R_SPI_SSL1, NULL);
  467. /* EVC (PTV, PTW) */
  468. gpio_request(GPIO_FN_EVENT7, NULL);
  469. gpio_request(GPIO_FN_EVENT6, NULL);
  470. gpio_request(GPIO_FN_EVENT5, NULL);
  471. gpio_request(GPIO_FN_EVENT4, NULL);
  472. gpio_request(GPIO_FN_EVENT3, NULL);
  473. gpio_request(GPIO_FN_EVENT2, NULL);
  474. gpio_request(GPIO_FN_EVENT1, NULL);
  475. gpio_request(GPIO_FN_EVENT0, NULL);
  476. /* LED for heartbeat */
  477. gpio_request(GPIO_PTU3, NULL);
  478. gpio_direction_output(GPIO_PTU3, 1);
  479. gpio_request(GPIO_PTU2, NULL);
  480. gpio_direction_output(GPIO_PTU2, 1);
  481. gpio_request(GPIO_PTU1, NULL);
  482. gpio_direction_output(GPIO_PTU1, 1);
  483. gpio_request(GPIO_PTU0, NULL);
  484. gpio_direction_output(GPIO_PTU0, 1);
  485. /* control for MDIO of Gigabit Ethernet */
  486. gpio_request(GPIO_PTT4, NULL);
  487. gpio_direction_output(GPIO_PTT4, 1);
  488. /* control for eMMC */
  489. gpio_request(GPIO_PTT7, NULL); /* eMMC_RST# */
  490. gpio_direction_output(GPIO_PTT7, 0);
  491. gpio_request(GPIO_PTT6, NULL); /* eMMC_INDEX# */
  492. gpio_direction_output(GPIO_PTT6, 0);
  493. gpio_request(GPIO_PTT5, NULL); /* eMMC_PRST# */
  494. gpio_direction_output(GPIO_PTT5, 1);
  495. /* register SPI device information */
  496. spi_register_board_info(spi_board_info,
  497. ARRAY_SIZE(spi_board_info));
  498. /* General platform */
  499. return platform_add_devices(sh7757lcr_devices,
  500. ARRAY_SIZE(sh7757lcr_devices));
  501. }
  502. arch_initcall(sh7757lcr_devices_setup);
  503. /* Initialize IRQ setting */
  504. void __init init_sh7757lcr_IRQ(void)
  505. {
  506. plat_irq_setup_pins(IRQ_MODE_IRQ7654);
  507. plat_irq_setup_pins(IRQ_MODE_IRQ3210);
  508. }
  509. /* Initialize the board */
  510. static void __init sh7757lcr_setup(char **cmdline_p)
  511. {
  512. printk(KERN_INFO "Renesas R0P7757LC0012RL support.\n");
  513. }
  514. static int sh7757lcr_mode_pins(void)
  515. {
  516. int value = 0;
  517. /* These are the factory default settings of S3 (Low active).
  518. * If you change these dip switches then you will need to
  519. * adjust the values below as well.
  520. */
  521. value |= MODE_PIN0; /* Clock Mode: 1 */
  522. return value;
  523. }
  524. /* The Machine Vector */
  525. static struct sh_machine_vector mv_sh7757lcr __initmv = {
  526. .mv_name = "SH7757LCR",
  527. .mv_setup = sh7757lcr_setup,
  528. .mv_init_irq = init_sh7757lcr_IRQ,
  529. .mv_mode_pins = sh7757lcr_mode_pins,
  530. };