8250_pci.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  138. rc = 1;
  139. break;
  140. }
  141. return rc;
  142. }
  143. /*
  144. * HP's Diva chip puts the 4th/5th serial port further out, and
  145. * some serial ports are supposed to be hidden on certain models.
  146. */
  147. static int
  148. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  149. struct uart_port *port, int idx)
  150. {
  151. unsigned int offset = board->first_offset;
  152. unsigned int bar = FL_GET_BASE(board->flags);
  153. switch (priv->dev->subsystem_device) {
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. if (idx == 3)
  156. idx++;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  159. if (idx > 0)
  160. idx++;
  161. if (idx > 2)
  162. idx++;
  163. break;
  164. }
  165. if (idx > 2)
  166. offset = 0x18;
  167. offset += idx * board->uart_offset;
  168. return setup_port(priv, port, bar, offset, board->reg_shift);
  169. }
  170. /*
  171. * Added for EKF Intel i960 serial boards
  172. */
  173. static int pci_inteli960ni_init(struct pci_dev *dev)
  174. {
  175. unsigned long oldval;
  176. if (!(dev->subsystem_device & 0x1000))
  177. return -ENODEV;
  178. /* is firmware started? */
  179. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  180. if (oldval == 0x00001000L) { /* RESET value */
  181. printk(KERN_DEBUG "Local i960 firmware missing");
  182. return -ENODEV;
  183. }
  184. return 0;
  185. }
  186. /*
  187. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  188. * that the card interrupt be explicitly enabled or disabled. This
  189. * seems to be mainly needed on card using the PLX which also use I/O
  190. * mapped memory.
  191. */
  192. static int pci_plx9050_init(struct pci_dev *dev)
  193. {
  194. u8 irq_config;
  195. void __iomem *p;
  196. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  197. moan_device("no memory in bar 0", dev);
  198. return 0;
  199. }
  200. irq_config = 0x41;
  201. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  202. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) {
  203. irq_config = 0x43;
  204. }
  205. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  206. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  207. /*
  208. * As the megawolf cards have the int pins active
  209. * high, and have 2 UART chips, both ints must be
  210. * enabled on the 9050. Also, the UARTS are set in
  211. * 16450 mode by default, so we have to enable the
  212. * 16C950 'enhanced' mode so that we can use the
  213. * deep FIFOs
  214. */
  215. irq_config = 0x5b;
  216. }
  217. /*
  218. * enable/disable interrupts
  219. */
  220. p = ioremap(pci_resource_start(dev, 0), 0x80);
  221. if (p == NULL)
  222. return -ENOMEM;
  223. writel(irq_config, p + 0x4c);
  224. /*
  225. * Read the register back to ensure that it took effect.
  226. */
  227. readl(p + 0x4c);
  228. iounmap(p);
  229. return 0;
  230. }
  231. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  232. {
  233. u8 __iomem *p;
  234. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  235. return;
  236. /*
  237. * disable interrupts
  238. */
  239. p = ioremap(pci_resource_start(dev, 0), 0x80);
  240. if (p != NULL) {
  241. writel(0, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. }
  248. }
  249. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  250. static int
  251. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  252. struct uart_port *port, int idx)
  253. {
  254. unsigned int bar, offset = board->first_offset;
  255. bar = 0;
  256. if (idx < 4) {
  257. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  258. offset += idx * board->uart_offset;
  259. } else if (idx < 8) {
  260. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  261. offset += idx * board->uart_offset + 0xC00;
  262. } else /* we have only 8 ports on PMC-OCTALPRO */
  263. return 1;
  264. return setup_port(priv, port, bar, offset, board->reg_shift);
  265. }
  266. /*
  267. * This does initialization for PMC OCTALPRO cards:
  268. * maps the device memory, resets the UARTs (needed, bc
  269. * if the module is removed and inserted again, the card
  270. * is in the sleep mode) and enables global interrupt.
  271. */
  272. /* global control register offset for SBS PMC-OctalPro */
  273. #define OCT_REG_CR_OFF 0x500
  274. static int sbs_init(struct pci_dev *dev)
  275. {
  276. u8 __iomem *p;
  277. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  278. if (p == NULL)
  279. return -ENOMEM;
  280. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  281. writeb(0x10,p + OCT_REG_CR_OFF);
  282. udelay(50);
  283. writeb(0x0,p + OCT_REG_CR_OFF);
  284. /* Set bit-2 (INTENABLE) of Control Register */
  285. writeb(0x4, p + OCT_REG_CR_OFF);
  286. iounmap(p);
  287. return 0;
  288. }
  289. /*
  290. * Disables the global interrupt of PMC-OctalPro
  291. */
  292. static void __devexit sbs_exit(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p != NULL) {
  297. writeb(0, p + OCT_REG_CR_OFF);
  298. }
  299. iounmap(p);
  300. }
  301. /*
  302. * SIIG serial cards have an PCI interface chip which also controls
  303. * the UART clocking frequency. Each UART can be clocked independently
  304. * (except cards equiped with 4 UARTs) and initial clocking settings
  305. * are stored in the EEPROM chip. It can cause problems because this
  306. * version of serial driver doesn't support differently clocked UART's
  307. * on single PCI card. To prevent this, initialization functions set
  308. * high frequency clocking for all UART's on given card. It is safe (I
  309. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  310. * with other OSes (like M$ DOS).
  311. *
  312. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  313. *
  314. * There is two family of SIIG serial cards with different PCI
  315. * interface chip and different configuration methods:
  316. * - 10x cards have control registers in IO and/or memory space;
  317. * - 20x cards have control registers in standard PCI configuration space.
  318. *
  319. * Note: all 10x cards have PCI device ids 0x10..
  320. * all 20x cards have PCI device ids 0x20..
  321. *
  322. * There are also Quartet Serial cards which use Oxford Semiconductor
  323. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  324. *
  325. * Note: some SIIG cards are probed by the parport_serial object.
  326. */
  327. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  328. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  329. static int pci_siig10x_init(struct pci_dev *dev)
  330. {
  331. u16 data;
  332. void __iomem *p;
  333. switch (dev->device & 0xfff8) {
  334. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  335. data = 0xffdf;
  336. break;
  337. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  338. data = 0xf7ff;
  339. break;
  340. default: /* 1S1P, 4S */
  341. data = 0xfffb;
  342. break;
  343. }
  344. p = ioremap(pci_resource_start(dev, 0), 0x80);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. writew(readw(p + 0x28) & data, p + 0x28);
  348. readw(p + 0x28);
  349. iounmap(p);
  350. return 0;
  351. }
  352. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  353. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  354. static int pci_siig20x_init(struct pci_dev *dev)
  355. {
  356. u8 data;
  357. /* Change clock frequency for the first UART. */
  358. pci_read_config_byte(dev, 0x6f, &data);
  359. pci_write_config_byte(dev, 0x6f, data & 0xef);
  360. /* If this card has 2 UART, we have to do the same with second UART. */
  361. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  362. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  363. pci_read_config_byte(dev, 0x73, &data);
  364. pci_write_config_byte(dev, 0x73, data & 0xef);
  365. }
  366. return 0;
  367. }
  368. static int pci_siig_init(struct pci_dev *dev)
  369. {
  370. unsigned int type = dev->device & 0xff00;
  371. if (type == 0x1000)
  372. return pci_siig10x_init(dev);
  373. else if (type == 0x2000)
  374. return pci_siig20x_init(dev);
  375. moan_device("Unknown SIIG card", dev);
  376. return -ENODEV;
  377. }
  378. static int pci_siig_setup(struct serial_private *priv,
  379. struct pciserial_board *board,
  380. struct uart_port *port, int idx)
  381. {
  382. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  383. if (idx > 3) {
  384. bar = 4;
  385. offset = (idx - 4) * 8;
  386. }
  387. return setup_port(priv, port, bar, offset, 0);
  388. }
  389. /*
  390. * Timedia has an explosion of boards, and to avoid the PCI table from
  391. * growing *huge*, we use this function to collapse some 70 entries
  392. * in the PCI table into one, for sanity's and compactness's sake.
  393. */
  394. static const unsigned short timedia_single_port[] = {
  395. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  396. };
  397. static const unsigned short timedia_dual_port[] = {
  398. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  399. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  400. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  401. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  402. 0xD079, 0
  403. };
  404. static const unsigned short timedia_quad_port[] = {
  405. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  406. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  407. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  408. 0xB157, 0
  409. };
  410. static const unsigned short timedia_eight_port[] = {
  411. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  412. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  413. };
  414. static const struct timedia_struct {
  415. int num;
  416. const unsigned short *ids;
  417. } timedia_data[] = {
  418. { 1, timedia_single_port },
  419. { 2, timedia_dual_port },
  420. { 4, timedia_quad_port },
  421. { 8, timedia_eight_port }
  422. };
  423. static int pci_timedia_init(struct pci_dev *dev)
  424. {
  425. const unsigned short *ids;
  426. int i, j;
  427. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  428. ids = timedia_data[i].ids;
  429. for (j = 0; ids[j]; j++)
  430. if (dev->subsystem_device == ids[j])
  431. return timedia_data[i].num;
  432. }
  433. return 0;
  434. }
  435. /*
  436. * Timedia/SUNIX uses a mixture of BARs and offsets
  437. * Ugh, this is ugly as all hell --- TYT
  438. */
  439. static int
  440. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  441. struct uart_port *port, int idx)
  442. {
  443. unsigned int bar = 0, offset = board->first_offset;
  444. switch (idx) {
  445. case 0:
  446. bar = 0;
  447. break;
  448. case 1:
  449. offset = board->uart_offset;
  450. bar = 0;
  451. break;
  452. case 2:
  453. bar = 1;
  454. break;
  455. case 3:
  456. offset = board->uart_offset;
  457. /* FALLTHROUGH */
  458. case 4: /* BAR 2 */
  459. case 5: /* BAR 3 */
  460. case 6: /* BAR 4 */
  461. case 7: /* BAR 5 */
  462. bar = idx - 2;
  463. }
  464. return setup_port(priv, port, bar, offset, board->reg_shift);
  465. }
  466. /*
  467. * Some Titan cards are also a little weird
  468. */
  469. static int
  470. titan_400l_800l_setup(struct serial_private *priv,
  471. struct pciserial_board *board,
  472. struct uart_port *port, int idx)
  473. {
  474. unsigned int bar, offset = board->first_offset;
  475. switch (idx) {
  476. case 0:
  477. bar = 1;
  478. break;
  479. case 1:
  480. bar = 2;
  481. break;
  482. default:
  483. bar = 4;
  484. offset = (idx - 2) * board->uart_offset;
  485. }
  486. return setup_port(priv, port, bar, offset, board->reg_shift);
  487. }
  488. static int pci_xircom_init(struct pci_dev *dev)
  489. {
  490. msleep(100);
  491. return 0;
  492. }
  493. static int pci_netmos_init(struct pci_dev *dev)
  494. {
  495. /* subdevice 0x00PS means <P> parallel, <S> serial */
  496. unsigned int num_serial = dev->subsystem_device & 0xf;
  497. if (num_serial == 0)
  498. return -ENODEV;
  499. return num_serial;
  500. }
  501. static int
  502. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  503. struct uart_port *port, int idx)
  504. {
  505. unsigned int bar, offset = board->first_offset, maxnr;
  506. bar = FL_GET_BASE(board->flags);
  507. if (board->flags & FL_BASE_BARS)
  508. bar += idx;
  509. else
  510. offset += idx * board->uart_offset;
  511. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  512. (board->reg_shift + 3);
  513. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  514. return 1;
  515. return setup_port(priv, port, bar, offset, board->reg_shift);
  516. }
  517. /* This should be in linux/pci_ids.h */
  518. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  519. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  520. #define PCI_DEVICE_ID_OCTPRO 0x0001
  521. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  522. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  523. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  524. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  525. /*
  526. * Master list of serial port init/setup/exit quirks.
  527. * This does not describe the general nature of the port.
  528. * (ie, baud base, number and location of ports, etc)
  529. *
  530. * This list is ordered alphabetically by vendor then device.
  531. * Specific entries must come before more generic entries.
  532. */
  533. static struct pci_serial_quirk pci_serial_quirks[] = {
  534. /*
  535. * AFAVLAB cards - these may be called via parport_serial
  536. * It is not clear whether this applies to all products.
  537. */
  538. {
  539. .vendor = PCI_VENDOR_ID_AFAVLAB,
  540. .device = PCI_ANY_ID,
  541. .subvendor = PCI_ANY_ID,
  542. .subdevice = PCI_ANY_ID,
  543. .setup = afavlab_setup,
  544. },
  545. /*
  546. * HP Diva
  547. */
  548. {
  549. .vendor = PCI_VENDOR_ID_HP,
  550. .device = PCI_DEVICE_ID_HP_DIVA,
  551. .subvendor = PCI_ANY_ID,
  552. .subdevice = PCI_ANY_ID,
  553. .init = pci_hp_diva_init,
  554. .setup = pci_hp_diva_setup,
  555. },
  556. /*
  557. * Intel
  558. */
  559. {
  560. .vendor = PCI_VENDOR_ID_INTEL,
  561. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  562. .subvendor = 0xe4bf,
  563. .subdevice = PCI_ANY_ID,
  564. .init = pci_inteli960ni_init,
  565. .setup = pci_default_setup,
  566. },
  567. /*
  568. * Panacom
  569. */
  570. {
  571. .vendor = PCI_VENDOR_ID_PANACOM,
  572. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  573. .subvendor = PCI_ANY_ID,
  574. .subdevice = PCI_ANY_ID,
  575. .init = pci_plx9050_init,
  576. .setup = pci_default_setup,
  577. .exit = __devexit_p(pci_plx9050_exit),
  578. },
  579. {
  580. .vendor = PCI_VENDOR_ID_PANACOM,
  581. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  582. .subvendor = PCI_ANY_ID,
  583. .subdevice = PCI_ANY_ID,
  584. .init = pci_plx9050_init,
  585. .setup = pci_default_setup,
  586. .exit = __devexit_p(pci_plx9050_exit),
  587. },
  588. /*
  589. * PLX
  590. */
  591. {
  592. .vendor = PCI_VENDOR_ID_PLX,
  593. .device = PCI_DEVICE_ID_PLX_9030,
  594. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  595. .subdevice = PCI_ANY_ID,
  596. .setup = pci_default_setup,
  597. },
  598. {
  599. .vendor = PCI_VENDOR_ID_PLX,
  600. .device = PCI_DEVICE_ID_PLX_9050,
  601. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  602. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  603. .init = pci_plx9050_init,
  604. .setup = pci_default_setup,
  605. .exit = __devexit_p(pci_plx9050_exit),
  606. },
  607. {
  608. .vendor = PCI_VENDOR_ID_PLX,
  609. .device = PCI_DEVICE_ID_PLX_9050,
  610. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  611. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  612. .init = pci_plx9050_init,
  613. .setup = pci_default_setup,
  614. .exit = __devexit_p(pci_plx9050_exit),
  615. },
  616. {
  617. .vendor = PCI_VENDOR_ID_PLX,
  618. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  619. .subvendor = PCI_VENDOR_ID_PLX,
  620. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  621. .init = pci_plx9050_init,
  622. .setup = pci_default_setup,
  623. .exit = __devexit_p(pci_plx9050_exit),
  624. },
  625. /*
  626. * SBS Technologies, Inc., PMC-OCTALPRO 232
  627. */
  628. {
  629. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  630. .device = PCI_DEVICE_ID_OCTPRO,
  631. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  632. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  633. .init = sbs_init,
  634. .setup = sbs_setup,
  635. .exit = __devexit_p(sbs_exit),
  636. },
  637. /*
  638. * SBS Technologies, Inc., PMC-OCTALPRO 422
  639. */
  640. {
  641. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  642. .device = PCI_DEVICE_ID_OCTPRO,
  643. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  644. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  645. .init = sbs_init,
  646. .setup = sbs_setup,
  647. .exit = __devexit_p(sbs_exit),
  648. },
  649. /*
  650. * SBS Technologies, Inc., P-Octal 232
  651. */
  652. {
  653. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  654. .device = PCI_DEVICE_ID_OCTPRO,
  655. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  656. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  657. .init = sbs_init,
  658. .setup = sbs_setup,
  659. .exit = __devexit_p(sbs_exit),
  660. },
  661. /*
  662. * SBS Technologies, Inc., P-Octal 422
  663. */
  664. {
  665. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  666. .device = PCI_DEVICE_ID_OCTPRO,
  667. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  668. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  669. .init = sbs_init,
  670. .setup = sbs_setup,
  671. .exit = __devexit_p(sbs_exit),
  672. },
  673. /*
  674. * SIIG cards - these may be called via parport_serial
  675. */
  676. {
  677. .vendor = PCI_VENDOR_ID_SIIG,
  678. .device = PCI_ANY_ID,
  679. .subvendor = PCI_ANY_ID,
  680. .subdevice = PCI_ANY_ID,
  681. .init = pci_siig_init,
  682. .setup = pci_siig_setup,
  683. },
  684. /*
  685. * Titan cards
  686. */
  687. {
  688. .vendor = PCI_VENDOR_ID_TITAN,
  689. .device = PCI_DEVICE_ID_TITAN_400L,
  690. .subvendor = PCI_ANY_ID,
  691. .subdevice = PCI_ANY_ID,
  692. .setup = titan_400l_800l_setup,
  693. },
  694. {
  695. .vendor = PCI_VENDOR_ID_TITAN,
  696. .device = PCI_DEVICE_ID_TITAN_800L,
  697. .subvendor = PCI_ANY_ID,
  698. .subdevice = PCI_ANY_ID,
  699. .setup = titan_400l_800l_setup,
  700. },
  701. /*
  702. * Timedia cards
  703. */
  704. {
  705. .vendor = PCI_VENDOR_ID_TIMEDIA,
  706. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  707. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  708. .subdevice = PCI_ANY_ID,
  709. .init = pci_timedia_init,
  710. .setup = pci_timedia_setup,
  711. },
  712. {
  713. .vendor = PCI_VENDOR_ID_TIMEDIA,
  714. .device = PCI_ANY_ID,
  715. .subvendor = PCI_ANY_ID,
  716. .subdevice = PCI_ANY_ID,
  717. .setup = pci_timedia_setup,
  718. },
  719. /*
  720. * Xircom cards
  721. */
  722. {
  723. .vendor = PCI_VENDOR_ID_XIRCOM,
  724. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  725. .subvendor = PCI_ANY_ID,
  726. .subdevice = PCI_ANY_ID,
  727. .init = pci_xircom_init,
  728. .setup = pci_default_setup,
  729. },
  730. /*
  731. * Netmos cards - these may be called via parport_serial
  732. */
  733. {
  734. .vendor = PCI_VENDOR_ID_NETMOS,
  735. .device = PCI_ANY_ID,
  736. .subvendor = PCI_ANY_ID,
  737. .subdevice = PCI_ANY_ID,
  738. .init = pci_netmos_init,
  739. .setup = pci_default_setup,
  740. },
  741. /*
  742. * Default "match everything" terminator entry
  743. */
  744. {
  745. .vendor = PCI_ANY_ID,
  746. .device = PCI_ANY_ID,
  747. .subvendor = PCI_ANY_ID,
  748. .subdevice = PCI_ANY_ID,
  749. .setup = pci_default_setup,
  750. }
  751. };
  752. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  753. {
  754. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  755. }
  756. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  757. {
  758. struct pci_serial_quirk *quirk;
  759. for (quirk = pci_serial_quirks; ; quirk++)
  760. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  761. quirk_id_matches(quirk->device, dev->device) &&
  762. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  763. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  764. break;
  765. return quirk;
  766. }
  767. static inline int get_pci_irq(struct pci_dev *dev,
  768. struct pciserial_board *board)
  769. {
  770. if (board->flags & FL_NOIRQ)
  771. return 0;
  772. else
  773. return dev->irq;
  774. }
  775. /*
  776. * This is the configuration table for all of the PCI serial boards
  777. * which we support. It is directly indexed by the pci_board_num_t enum
  778. * value, which is encoded in the pci_device_id PCI probe table's
  779. * driver_data member.
  780. *
  781. * The makeup of these names are:
  782. * pbn_bn{_bt}_n_baud{_offsetinhex}
  783. *
  784. * bn = PCI BAR number
  785. * bt = Index using PCI BARs
  786. * n = number of serial ports
  787. * baud = baud rate
  788. * offsetinhex = offset for each sequential port (in hex)
  789. *
  790. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  791. *
  792. * Please note: in theory if n = 1, _bt infix should make no difference.
  793. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  794. */
  795. enum pci_board_num_t {
  796. pbn_default = 0,
  797. pbn_b0_1_115200,
  798. pbn_b0_2_115200,
  799. pbn_b0_4_115200,
  800. pbn_b0_5_115200,
  801. pbn_b0_1_921600,
  802. pbn_b0_2_921600,
  803. pbn_b0_4_921600,
  804. pbn_b0_2_1130000,
  805. pbn_b0_4_1152000,
  806. pbn_b0_2_1843200,
  807. pbn_b0_4_1843200,
  808. pbn_b0_2_1843200_200,
  809. pbn_b0_4_1843200_200,
  810. pbn_b0_8_1843200_200,
  811. pbn_b0_bt_1_115200,
  812. pbn_b0_bt_2_115200,
  813. pbn_b0_bt_8_115200,
  814. pbn_b0_bt_1_460800,
  815. pbn_b0_bt_2_460800,
  816. pbn_b0_bt_4_460800,
  817. pbn_b0_bt_1_921600,
  818. pbn_b0_bt_2_921600,
  819. pbn_b0_bt_4_921600,
  820. pbn_b0_bt_8_921600,
  821. pbn_b1_1_115200,
  822. pbn_b1_2_115200,
  823. pbn_b1_4_115200,
  824. pbn_b1_8_115200,
  825. pbn_b1_1_921600,
  826. pbn_b1_2_921600,
  827. pbn_b1_4_921600,
  828. pbn_b1_8_921600,
  829. pbn_b1_2_1250000,
  830. pbn_b1_bt_2_921600,
  831. pbn_b1_1_1382400,
  832. pbn_b1_2_1382400,
  833. pbn_b1_4_1382400,
  834. pbn_b1_8_1382400,
  835. pbn_b2_1_115200,
  836. pbn_b2_2_115200,
  837. pbn_b2_8_115200,
  838. pbn_b2_1_460800,
  839. pbn_b2_4_460800,
  840. pbn_b2_8_460800,
  841. pbn_b2_16_460800,
  842. pbn_b2_1_921600,
  843. pbn_b2_4_921600,
  844. pbn_b2_8_921600,
  845. pbn_b2_bt_1_115200,
  846. pbn_b2_bt_2_115200,
  847. pbn_b2_bt_4_115200,
  848. pbn_b2_bt_2_921600,
  849. pbn_b2_bt_4_921600,
  850. pbn_b3_2_115200,
  851. pbn_b3_4_115200,
  852. pbn_b3_8_115200,
  853. /*
  854. * Board-specific versions.
  855. */
  856. pbn_panacom,
  857. pbn_panacom2,
  858. pbn_panacom4,
  859. pbn_exsys_4055,
  860. pbn_plx_romulus,
  861. pbn_oxsemi,
  862. pbn_intel_i960,
  863. pbn_sgi_ioc3,
  864. pbn_nec_nile4,
  865. pbn_computone_4,
  866. pbn_computone_6,
  867. pbn_computone_8,
  868. pbn_sbsxrsio,
  869. pbn_exar_XR17C152,
  870. pbn_exar_XR17C154,
  871. pbn_exar_XR17C158,
  872. };
  873. /*
  874. * uart_offset - the space between channels
  875. * reg_shift - describes how the UART registers are mapped
  876. * to PCI memory by the card.
  877. * For example IER register on SBS, Inc. PMC-OctPro is located at
  878. * offset 0x10 from the UART base, while UART_IER is defined as 1
  879. * in include/linux/serial_reg.h,
  880. * see first lines of serial_in() and serial_out() in 8250.c
  881. */
  882. static struct pciserial_board pci_boards[] __devinitdata = {
  883. [pbn_default] = {
  884. .flags = FL_BASE0,
  885. .num_ports = 1,
  886. .base_baud = 115200,
  887. .uart_offset = 8,
  888. },
  889. [pbn_b0_1_115200] = {
  890. .flags = FL_BASE0,
  891. .num_ports = 1,
  892. .base_baud = 115200,
  893. .uart_offset = 8,
  894. },
  895. [pbn_b0_2_115200] = {
  896. .flags = FL_BASE0,
  897. .num_ports = 2,
  898. .base_baud = 115200,
  899. .uart_offset = 8,
  900. },
  901. [pbn_b0_4_115200] = {
  902. .flags = FL_BASE0,
  903. .num_ports = 4,
  904. .base_baud = 115200,
  905. .uart_offset = 8,
  906. },
  907. [pbn_b0_5_115200] = {
  908. .flags = FL_BASE0,
  909. .num_ports = 5,
  910. .base_baud = 115200,
  911. .uart_offset = 8,
  912. },
  913. [pbn_b0_1_921600] = {
  914. .flags = FL_BASE0,
  915. .num_ports = 1,
  916. .base_baud = 921600,
  917. .uart_offset = 8,
  918. },
  919. [pbn_b0_2_921600] = {
  920. .flags = FL_BASE0,
  921. .num_ports = 2,
  922. .base_baud = 921600,
  923. .uart_offset = 8,
  924. },
  925. [pbn_b0_4_921600] = {
  926. .flags = FL_BASE0,
  927. .num_ports = 4,
  928. .base_baud = 921600,
  929. .uart_offset = 8,
  930. },
  931. [pbn_b0_2_1130000] = {
  932. .flags = FL_BASE0,
  933. .num_ports = 2,
  934. .base_baud = 1130000,
  935. .uart_offset = 8,
  936. },
  937. [pbn_b0_4_1152000] = {
  938. .flags = FL_BASE0,
  939. .num_ports = 4,
  940. .base_baud = 1152000,
  941. .uart_offset = 8,
  942. },
  943. [pbn_b0_2_1843200] = {
  944. .flags = FL_BASE0,
  945. .num_ports = 2,
  946. .base_baud = 1843200,
  947. .uart_offset = 8,
  948. },
  949. [pbn_b0_4_1843200] = {
  950. .flags = FL_BASE0,
  951. .num_ports = 4,
  952. .base_baud = 1843200,
  953. .uart_offset = 8,
  954. },
  955. [pbn_b0_2_1843200_200] = {
  956. .flags = FL_BASE0,
  957. .num_ports = 2,
  958. .base_baud = 1843200,
  959. .uart_offset = 0x200,
  960. },
  961. [pbn_b0_4_1843200_200] = {
  962. .flags = FL_BASE0,
  963. .num_ports = 4,
  964. .base_baud = 1843200,
  965. .uart_offset = 0x200,
  966. },
  967. [pbn_b0_8_1843200_200] = {
  968. .flags = FL_BASE0,
  969. .num_ports = 8,
  970. .base_baud = 1843200,
  971. .uart_offset = 0x200,
  972. },
  973. [pbn_b0_bt_1_115200] = {
  974. .flags = FL_BASE0|FL_BASE_BARS,
  975. .num_ports = 1,
  976. .base_baud = 115200,
  977. .uart_offset = 8,
  978. },
  979. [pbn_b0_bt_2_115200] = {
  980. .flags = FL_BASE0|FL_BASE_BARS,
  981. .num_ports = 2,
  982. .base_baud = 115200,
  983. .uart_offset = 8,
  984. },
  985. [pbn_b0_bt_8_115200] = {
  986. .flags = FL_BASE0|FL_BASE_BARS,
  987. .num_ports = 8,
  988. .base_baud = 115200,
  989. .uart_offset = 8,
  990. },
  991. [pbn_b0_bt_1_460800] = {
  992. .flags = FL_BASE0|FL_BASE_BARS,
  993. .num_ports = 1,
  994. .base_baud = 460800,
  995. .uart_offset = 8,
  996. },
  997. [pbn_b0_bt_2_460800] = {
  998. .flags = FL_BASE0|FL_BASE_BARS,
  999. .num_ports = 2,
  1000. .base_baud = 460800,
  1001. .uart_offset = 8,
  1002. },
  1003. [pbn_b0_bt_4_460800] = {
  1004. .flags = FL_BASE0|FL_BASE_BARS,
  1005. .num_ports = 4,
  1006. .base_baud = 460800,
  1007. .uart_offset = 8,
  1008. },
  1009. [pbn_b0_bt_1_921600] = {
  1010. .flags = FL_BASE0|FL_BASE_BARS,
  1011. .num_ports = 1,
  1012. .base_baud = 921600,
  1013. .uart_offset = 8,
  1014. },
  1015. [pbn_b0_bt_2_921600] = {
  1016. .flags = FL_BASE0|FL_BASE_BARS,
  1017. .num_ports = 2,
  1018. .base_baud = 921600,
  1019. .uart_offset = 8,
  1020. },
  1021. [pbn_b0_bt_4_921600] = {
  1022. .flags = FL_BASE0|FL_BASE_BARS,
  1023. .num_ports = 4,
  1024. .base_baud = 921600,
  1025. .uart_offset = 8,
  1026. },
  1027. [pbn_b0_bt_8_921600] = {
  1028. .flags = FL_BASE0|FL_BASE_BARS,
  1029. .num_ports = 8,
  1030. .base_baud = 921600,
  1031. .uart_offset = 8,
  1032. },
  1033. [pbn_b1_1_115200] = {
  1034. .flags = FL_BASE1,
  1035. .num_ports = 1,
  1036. .base_baud = 115200,
  1037. .uart_offset = 8,
  1038. },
  1039. [pbn_b1_2_115200] = {
  1040. .flags = FL_BASE1,
  1041. .num_ports = 2,
  1042. .base_baud = 115200,
  1043. .uart_offset = 8,
  1044. },
  1045. [pbn_b1_4_115200] = {
  1046. .flags = FL_BASE1,
  1047. .num_ports = 4,
  1048. .base_baud = 115200,
  1049. .uart_offset = 8,
  1050. },
  1051. [pbn_b1_8_115200] = {
  1052. .flags = FL_BASE1,
  1053. .num_ports = 8,
  1054. .base_baud = 115200,
  1055. .uart_offset = 8,
  1056. },
  1057. [pbn_b1_1_921600] = {
  1058. .flags = FL_BASE1,
  1059. .num_ports = 1,
  1060. .base_baud = 921600,
  1061. .uart_offset = 8,
  1062. },
  1063. [pbn_b1_2_921600] = {
  1064. .flags = FL_BASE1,
  1065. .num_ports = 2,
  1066. .base_baud = 921600,
  1067. .uart_offset = 8,
  1068. },
  1069. [pbn_b1_4_921600] = {
  1070. .flags = FL_BASE1,
  1071. .num_ports = 4,
  1072. .base_baud = 921600,
  1073. .uart_offset = 8,
  1074. },
  1075. [pbn_b1_8_921600] = {
  1076. .flags = FL_BASE1,
  1077. .num_ports = 8,
  1078. .base_baud = 921600,
  1079. .uart_offset = 8,
  1080. },
  1081. [pbn_b1_2_1250000] = {
  1082. .flags = FL_BASE1,
  1083. .num_ports = 2,
  1084. .base_baud = 1250000,
  1085. .uart_offset = 8,
  1086. },
  1087. [pbn_b1_bt_2_921600] = {
  1088. .flags = FL_BASE1|FL_BASE_BARS,
  1089. .num_ports = 2,
  1090. .base_baud = 921600,
  1091. .uart_offset = 8,
  1092. },
  1093. [pbn_b1_1_1382400] = {
  1094. .flags = FL_BASE1,
  1095. .num_ports = 1,
  1096. .base_baud = 1382400,
  1097. .uart_offset = 8,
  1098. },
  1099. [pbn_b1_2_1382400] = {
  1100. .flags = FL_BASE1,
  1101. .num_ports = 2,
  1102. .base_baud = 1382400,
  1103. .uart_offset = 8,
  1104. },
  1105. [pbn_b1_4_1382400] = {
  1106. .flags = FL_BASE1,
  1107. .num_ports = 4,
  1108. .base_baud = 1382400,
  1109. .uart_offset = 8,
  1110. },
  1111. [pbn_b1_8_1382400] = {
  1112. .flags = FL_BASE1,
  1113. .num_ports = 8,
  1114. .base_baud = 1382400,
  1115. .uart_offset = 8,
  1116. },
  1117. [pbn_b2_1_115200] = {
  1118. .flags = FL_BASE2,
  1119. .num_ports = 1,
  1120. .base_baud = 115200,
  1121. .uart_offset = 8,
  1122. },
  1123. [pbn_b2_2_115200] = {
  1124. .flags = FL_BASE2,
  1125. .num_ports = 2,
  1126. .base_baud = 115200,
  1127. .uart_offset = 8,
  1128. },
  1129. [pbn_b2_8_115200] = {
  1130. .flags = FL_BASE2,
  1131. .num_ports = 8,
  1132. .base_baud = 115200,
  1133. .uart_offset = 8,
  1134. },
  1135. [pbn_b2_1_460800] = {
  1136. .flags = FL_BASE2,
  1137. .num_ports = 1,
  1138. .base_baud = 460800,
  1139. .uart_offset = 8,
  1140. },
  1141. [pbn_b2_4_460800] = {
  1142. .flags = FL_BASE2,
  1143. .num_ports = 4,
  1144. .base_baud = 460800,
  1145. .uart_offset = 8,
  1146. },
  1147. [pbn_b2_8_460800] = {
  1148. .flags = FL_BASE2,
  1149. .num_ports = 8,
  1150. .base_baud = 460800,
  1151. .uart_offset = 8,
  1152. },
  1153. [pbn_b2_16_460800] = {
  1154. .flags = FL_BASE2,
  1155. .num_ports = 16,
  1156. .base_baud = 460800,
  1157. .uart_offset = 8,
  1158. },
  1159. [pbn_b2_1_921600] = {
  1160. .flags = FL_BASE2,
  1161. .num_ports = 1,
  1162. .base_baud = 921600,
  1163. .uart_offset = 8,
  1164. },
  1165. [pbn_b2_4_921600] = {
  1166. .flags = FL_BASE2,
  1167. .num_ports = 4,
  1168. .base_baud = 921600,
  1169. .uart_offset = 8,
  1170. },
  1171. [pbn_b2_8_921600] = {
  1172. .flags = FL_BASE2,
  1173. .num_ports = 8,
  1174. .base_baud = 921600,
  1175. .uart_offset = 8,
  1176. },
  1177. [pbn_b2_bt_1_115200] = {
  1178. .flags = FL_BASE2|FL_BASE_BARS,
  1179. .num_ports = 1,
  1180. .base_baud = 115200,
  1181. .uart_offset = 8,
  1182. },
  1183. [pbn_b2_bt_2_115200] = {
  1184. .flags = FL_BASE2|FL_BASE_BARS,
  1185. .num_ports = 2,
  1186. .base_baud = 115200,
  1187. .uart_offset = 8,
  1188. },
  1189. [pbn_b2_bt_4_115200] = {
  1190. .flags = FL_BASE2|FL_BASE_BARS,
  1191. .num_ports = 4,
  1192. .base_baud = 115200,
  1193. .uart_offset = 8,
  1194. },
  1195. [pbn_b2_bt_2_921600] = {
  1196. .flags = FL_BASE2|FL_BASE_BARS,
  1197. .num_ports = 2,
  1198. .base_baud = 921600,
  1199. .uart_offset = 8,
  1200. },
  1201. [pbn_b2_bt_4_921600] = {
  1202. .flags = FL_BASE2|FL_BASE_BARS,
  1203. .num_ports = 4,
  1204. .base_baud = 921600,
  1205. .uart_offset = 8,
  1206. },
  1207. [pbn_b3_2_115200] = {
  1208. .flags = FL_BASE3,
  1209. .num_ports = 2,
  1210. .base_baud = 115200,
  1211. .uart_offset = 8,
  1212. },
  1213. [pbn_b3_4_115200] = {
  1214. .flags = FL_BASE3,
  1215. .num_ports = 4,
  1216. .base_baud = 115200,
  1217. .uart_offset = 8,
  1218. },
  1219. [pbn_b3_8_115200] = {
  1220. .flags = FL_BASE3,
  1221. .num_ports = 8,
  1222. .base_baud = 115200,
  1223. .uart_offset = 8,
  1224. },
  1225. /*
  1226. * Entries following this are board-specific.
  1227. */
  1228. /*
  1229. * Panacom - IOMEM
  1230. */
  1231. [pbn_panacom] = {
  1232. .flags = FL_BASE2,
  1233. .num_ports = 2,
  1234. .base_baud = 921600,
  1235. .uart_offset = 0x400,
  1236. .reg_shift = 7,
  1237. },
  1238. [pbn_panacom2] = {
  1239. .flags = FL_BASE2|FL_BASE_BARS,
  1240. .num_ports = 2,
  1241. .base_baud = 921600,
  1242. .uart_offset = 0x400,
  1243. .reg_shift = 7,
  1244. },
  1245. [pbn_panacom4] = {
  1246. .flags = FL_BASE2|FL_BASE_BARS,
  1247. .num_ports = 4,
  1248. .base_baud = 921600,
  1249. .uart_offset = 0x400,
  1250. .reg_shift = 7,
  1251. },
  1252. [pbn_exsys_4055] = {
  1253. .flags = FL_BASE2,
  1254. .num_ports = 4,
  1255. .base_baud = 115200,
  1256. .uart_offset = 8,
  1257. },
  1258. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1259. [pbn_plx_romulus] = {
  1260. .flags = FL_BASE2,
  1261. .num_ports = 4,
  1262. .base_baud = 921600,
  1263. .uart_offset = 8 << 2,
  1264. .reg_shift = 2,
  1265. .first_offset = 0x03,
  1266. },
  1267. /*
  1268. * This board uses the size of PCI Base region 0 to
  1269. * signal now many ports are available
  1270. */
  1271. [pbn_oxsemi] = {
  1272. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1273. .num_ports = 32,
  1274. .base_baud = 115200,
  1275. .uart_offset = 8,
  1276. },
  1277. /*
  1278. * EKF addition for i960 Boards form EKF with serial port.
  1279. * Max 256 ports.
  1280. */
  1281. [pbn_intel_i960] = {
  1282. .flags = FL_BASE0,
  1283. .num_ports = 32,
  1284. .base_baud = 921600,
  1285. .uart_offset = 8 << 2,
  1286. .reg_shift = 2,
  1287. .first_offset = 0x10000,
  1288. },
  1289. [pbn_sgi_ioc3] = {
  1290. .flags = FL_BASE0|FL_NOIRQ,
  1291. .num_ports = 1,
  1292. .base_baud = 458333,
  1293. .uart_offset = 8,
  1294. .reg_shift = 0,
  1295. .first_offset = 0x20178,
  1296. },
  1297. /*
  1298. * NEC Vrc-5074 (Nile 4) builtin UART.
  1299. */
  1300. [pbn_nec_nile4] = {
  1301. .flags = FL_BASE0,
  1302. .num_ports = 1,
  1303. .base_baud = 520833,
  1304. .uart_offset = 8 << 3,
  1305. .reg_shift = 3,
  1306. .first_offset = 0x300,
  1307. },
  1308. /*
  1309. * Computone - uses IOMEM.
  1310. */
  1311. [pbn_computone_4] = {
  1312. .flags = FL_BASE0,
  1313. .num_ports = 4,
  1314. .base_baud = 921600,
  1315. .uart_offset = 0x40,
  1316. .reg_shift = 2,
  1317. .first_offset = 0x200,
  1318. },
  1319. [pbn_computone_6] = {
  1320. .flags = FL_BASE0,
  1321. .num_ports = 6,
  1322. .base_baud = 921600,
  1323. .uart_offset = 0x40,
  1324. .reg_shift = 2,
  1325. .first_offset = 0x200,
  1326. },
  1327. [pbn_computone_8] = {
  1328. .flags = FL_BASE0,
  1329. .num_ports = 8,
  1330. .base_baud = 921600,
  1331. .uart_offset = 0x40,
  1332. .reg_shift = 2,
  1333. .first_offset = 0x200,
  1334. },
  1335. [pbn_sbsxrsio] = {
  1336. .flags = FL_BASE0,
  1337. .num_ports = 8,
  1338. .base_baud = 460800,
  1339. .uart_offset = 256,
  1340. .reg_shift = 4,
  1341. },
  1342. /*
  1343. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1344. * Only basic 16550A support.
  1345. * XR17C15[24] are not tested, but they should work.
  1346. */
  1347. [pbn_exar_XR17C152] = {
  1348. .flags = FL_BASE0,
  1349. .num_ports = 2,
  1350. .base_baud = 921600,
  1351. .uart_offset = 0x200,
  1352. },
  1353. [pbn_exar_XR17C154] = {
  1354. .flags = FL_BASE0,
  1355. .num_ports = 4,
  1356. .base_baud = 921600,
  1357. .uart_offset = 0x200,
  1358. },
  1359. [pbn_exar_XR17C158] = {
  1360. .flags = FL_BASE0,
  1361. .num_ports = 8,
  1362. .base_baud = 921600,
  1363. .uart_offset = 0x200,
  1364. },
  1365. };
  1366. /*
  1367. * Given a complete unknown PCI device, try to use some heuristics to
  1368. * guess what the configuration might be, based on the pitiful PCI
  1369. * serial specs. Returns 0 on success, 1 on failure.
  1370. */
  1371. static int __devinit
  1372. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1373. {
  1374. int num_iomem, num_port, first_port = -1, i;
  1375. /*
  1376. * If it is not a communications device or the programming
  1377. * interface is greater than 6, give up.
  1378. *
  1379. * (Should we try to make guesses for multiport serial devices
  1380. * later?)
  1381. */
  1382. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1383. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1384. (dev->class & 0xff) > 6)
  1385. return -ENODEV;
  1386. num_iomem = num_port = 0;
  1387. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1388. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1389. num_port++;
  1390. if (first_port == -1)
  1391. first_port = i;
  1392. }
  1393. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1394. num_iomem++;
  1395. }
  1396. /*
  1397. * If there is 1 or 0 iomem regions, and exactly one port,
  1398. * use it. We guess the number of ports based on the IO
  1399. * region size.
  1400. */
  1401. if (num_iomem <= 1 && num_port == 1) {
  1402. board->flags = first_port;
  1403. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1404. return 0;
  1405. }
  1406. /*
  1407. * Now guess if we've got a board which indexes by BARs.
  1408. * Each IO BAR should be 8 bytes, and they should follow
  1409. * consecutively.
  1410. */
  1411. first_port = -1;
  1412. num_port = 0;
  1413. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1414. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1415. pci_resource_len(dev, i) == 8 &&
  1416. (first_port == -1 || (first_port + num_port) == i)) {
  1417. num_port++;
  1418. if (first_port == -1)
  1419. first_port = i;
  1420. }
  1421. }
  1422. if (num_port > 1) {
  1423. board->flags = first_port | FL_BASE_BARS;
  1424. board->num_ports = num_port;
  1425. return 0;
  1426. }
  1427. return -ENODEV;
  1428. }
  1429. static inline int
  1430. serial_pci_matches(struct pciserial_board *board,
  1431. struct pciserial_board *guessed)
  1432. {
  1433. return
  1434. board->num_ports == guessed->num_ports &&
  1435. board->base_baud == guessed->base_baud &&
  1436. board->uart_offset == guessed->uart_offset &&
  1437. board->reg_shift == guessed->reg_shift &&
  1438. board->first_offset == guessed->first_offset;
  1439. }
  1440. struct serial_private *
  1441. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1442. {
  1443. struct uart_port serial_port;
  1444. struct serial_private *priv;
  1445. struct pci_serial_quirk *quirk;
  1446. int rc, nr_ports, i;
  1447. nr_ports = board->num_ports;
  1448. /*
  1449. * Find an init and setup quirks.
  1450. */
  1451. quirk = find_quirk(dev);
  1452. /*
  1453. * Run the new-style initialization function.
  1454. * The initialization function returns:
  1455. * <0 - error
  1456. * 0 - use board->num_ports
  1457. * >0 - number of ports
  1458. */
  1459. if (quirk->init) {
  1460. rc = quirk->init(dev);
  1461. if (rc < 0) {
  1462. priv = ERR_PTR(rc);
  1463. goto err_out;
  1464. }
  1465. if (rc)
  1466. nr_ports = rc;
  1467. }
  1468. priv = kmalloc(sizeof(struct serial_private) +
  1469. sizeof(unsigned int) * nr_ports,
  1470. GFP_KERNEL);
  1471. if (!priv) {
  1472. priv = ERR_PTR(-ENOMEM);
  1473. goto err_deinit;
  1474. }
  1475. memset(priv, 0, sizeof(struct serial_private) +
  1476. sizeof(unsigned int) * nr_ports);
  1477. priv->dev = dev;
  1478. priv->quirk = quirk;
  1479. memset(&serial_port, 0, sizeof(struct uart_port));
  1480. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1481. serial_port.uartclk = board->base_baud * 16;
  1482. serial_port.irq = get_pci_irq(dev, board);
  1483. serial_port.dev = &dev->dev;
  1484. for (i = 0; i < nr_ports; i++) {
  1485. if (quirk->setup(priv, board, &serial_port, i))
  1486. break;
  1487. #ifdef SERIAL_DEBUG_PCI
  1488. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1489. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1490. #endif
  1491. priv->line[i] = serial8250_register_port(&serial_port);
  1492. if (priv->line[i] < 0) {
  1493. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1494. break;
  1495. }
  1496. }
  1497. priv->nr = i;
  1498. return priv;
  1499. err_deinit:
  1500. if (quirk->exit)
  1501. quirk->exit(dev);
  1502. err_out:
  1503. return priv;
  1504. }
  1505. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1506. void pciserial_remove_ports(struct serial_private *priv)
  1507. {
  1508. struct pci_serial_quirk *quirk;
  1509. int i;
  1510. for (i = 0; i < priv->nr; i++)
  1511. serial8250_unregister_port(priv->line[i]);
  1512. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1513. if (priv->remapped_bar[i])
  1514. iounmap(priv->remapped_bar[i]);
  1515. priv->remapped_bar[i] = NULL;
  1516. }
  1517. /*
  1518. * Find the exit quirks.
  1519. */
  1520. quirk = find_quirk(priv->dev);
  1521. if (quirk->exit)
  1522. quirk->exit(priv->dev);
  1523. kfree(priv);
  1524. }
  1525. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1526. void pciserial_suspend_ports(struct serial_private *priv)
  1527. {
  1528. int i;
  1529. for (i = 0; i < priv->nr; i++)
  1530. if (priv->line[i] >= 0)
  1531. serial8250_suspend_port(priv->line[i]);
  1532. }
  1533. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1534. void pciserial_resume_ports(struct serial_private *priv)
  1535. {
  1536. int i;
  1537. /*
  1538. * Ensure that the board is correctly configured.
  1539. */
  1540. if (priv->quirk->init)
  1541. priv->quirk->init(priv->dev);
  1542. for (i = 0; i < priv->nr; i++)
  1543. if (priv->line[i] >= 0)
  1544. serial8250_resume_port(priv->line[i]);
  1545. }
  1546. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1547. /*
  1548. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1549. * to the arrangement of serial ports on a PCI card.
  1550. */
  1551. static int __devinit
  1552. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1553. {
  1554. struct serial_private *priv;
  1555. struct pciserial_board *board, tmp;
  1556. int rc;
  1557. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1558. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1559. ent->driver_data);
  1560. return -EINVAL;
  1561. }
  1562. board = &pci_boards[ent->driver_data];
  1563. rc = pci_enable_device(dev);
  1564. if (rc)
  1565. return rc;
  1566. if (ent->driver_data == pbn_default) {
  1567. /*
  1568. * Use a copy of the pci_board entry for this;
  1569. * avoid changing entries in the table.
  1570. */
  1571. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1572. board = &tmp;
  1573. /*
  1574. * We matched one of our class entries. Try to
  1575. * determine the parameters of this board.
  1576. */
  1577. rc = serial_pci_guess_board(dev, board);
  1578. if (rc)
  1579. goto disable;
  1580. } else {
  1581. /*
  1582. * We matched an explicit entry. If we are able to
  1583. * detect this boards settings with our heuristic,
  1584. * then we no longer need this entry.
  1585. */
  1586. memcpy(&tmp, &pci_boards[pbn_default],
  1587. sizeof(struct pciserial_board));
  1588. rc = serial_pci_guess_board(dev, &tmp);
  1589. if (rc == 0 && serial_pci_matches(board, &tmp))
  1590. moan_device("Redundant entry in serial pci_table.",
  1591. dev);
  1592. }
  1593. priv = pciserial_init_ports(dev, board);
  1594. if (!IS_ERR(priv)) {
  1595. pci_set_drvdata(dev, priv);
  1596. return 0;
  1597. }
  1598. rc = PTR_ERR(priv);
  1599. disable:
  1600. pci_disable_device(dev);
  1601. return rc;
  1602. }
  1603. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1604. {
  1605. struct serial_private *priv = pci_get_drvdata(dev);
  1606. pci_set_drvdata(dev, NULL);
  1607. pciserial_remove_ports(priv);
  1608. pci_disable_device(dev);
  1609. }
  1610. #ifdef CONFIG_PM
  1611. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1612. {
  1613. struct serial_private *priv = pci_get_drvdata(dev);
  1614. if (priv)
  1615. pciserial_suspend_ports(priv);
  1616. pci_save_state(dev);
  1617. pci_set_power_state(dev, pci_choose_state(dev, state));
  1618. return 0;
  1619. }
  1620. static int pciserial_resume_one(struct pci_dev *dev)
  1621. {
  1622. struct serial_private *priv = pci_get_drvdata(dev);
  1623. pci_set_power_state(dev, PCI_D0);
  1624. pci_restore_state(dev);
  1625. if (priv) {
  1626. /*
  1627. * The device may have been disabled. Re-enable it.
  1628. */
  1629. pci_enable_device(dev);
  1630. pciserial_resume_ports(priv);
  1631. }
  1632. return 0;
  1633. }
  1634. #endif
  1635. static struct pci_device_id serial_pci_tbl[] = {
  1636. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1637. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1638. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1639. pbn_b1_8_1382400 },
  1640. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1641. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1642. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1643. pbn_b1_4_1382400 },
  1644. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1645. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1646. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1647. pbn_b1_2_1382400 },
  1648. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1649. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1650. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1651. pbn_b1_8_1382400 },
  1652. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1653. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1654. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1655. pbn_b1_4_1382400 },
  1656. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1657. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1658. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1659. pbn_b1_2_1382400 },
  1660. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1661. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1662. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1663. pbn_b1_8_921600 },
  1664. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1665. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1666. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1667. pbn_b1_8_921600 },
  1668. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1669. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1670. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1671. pbn_b1_4_921600 },
  1672. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1673. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1674. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1675. pbn_b1_4_921600 },
  1676. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1677. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1678. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1679. pbn_b1_2_921600 },
  1680. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1681. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1682. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1683. pbn_b1_8_921600 },
  1684. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1685. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1686. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1687. pbn_b1_8_921600 },
  1688. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1689. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1690. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1691. pbn_b1_4_921600 },
  1692. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1693. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1694. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  1695. pbn_b1_2_1250000 },
  1696. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1697. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1698. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  1699. pbn_b0_2_1843200 },
  1700. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1701. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1702. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  1703. pbn_b0_4_1843200 },
  1704. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1705. PCI_VENDOR_ID_AFAVLAB,
  1706. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  1707. pbn_b0_4_1152000 },
  1708. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1709. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1710. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  1711. pbn_b0_2_1843200_200 },
  1712. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1713. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1714. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  1715. pbn_b0_4_1843200_200 },
  1716. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1717. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1718. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  1719. pbn_b0_8_1843200_200 },
  1720. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1721. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1722. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  1723. pbn_b0_2_1843200_200 },
  1724. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1725. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1726. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  1727. pbn_b0_4_1843200_200 },
  1728. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1729. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1730. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  1731. pbn_b0_8_1843200_200 },
  1732. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1733. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1734. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  1735. pbn_b0_2_1843200_200 },
  1736. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1737. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1738. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  1739. pbn_b0_4_1843200_200 },
  1740. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1741. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1742. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  1743. pbn_b0_8_1843200_200 },
  1744. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1745. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1746. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  1747. pbn_b0_2_1843200_200 },
  1748. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1749. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1750. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  1751. pbn_b0_4_1843200_200 },
  1752. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1753. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1754. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  1755. pbn_b0_8_1843200_200 },
  1756. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1758. pbn_b2_bt_1_115200 },
  1759. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1761. pbn_b2_bt_2_115200 },
  1762. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1764. pbn_b2_bt_4_115200 },
  1765. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1767. pbn_b2_bt_2_115200 },
  1768. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1770. pbn_b2_bt_4_115200 },
  1771. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1773. pbn_b2_8_115200 },
  1774. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1776. pbn_b2_8_115200 },
  1777. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1779. pbn_b2_bt_2_115200 },
  1780. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1782. pbn_b2_bt_2_921600 },
  1783. /*
  1784. * VScom SPCOM800, from sl@s.pl
  1785. */
  1786. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1788. pbn_b2_8_921600 },
  1789. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1791. pbn_b2_4_921600 },
  1792. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1793. PCI_SUBVENDOR_ID_KEYSPAN,
  1794. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1795. pbn_panacom },
  1796. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1798. pbn_panacom4 },
  1799. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1801. pbn_panacom2 },
  1802. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1803. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1804. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1805. pbn_b2_4_460800 },
  1806. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1807. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1808. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1809. pbn_b2_8_460800 },
  1810. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1811. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1812. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1813. pbn_b2_16_460800 },
  1814. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1815. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1816. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1817. pbn_b2_16_460800 },
  1818. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1819. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1820. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1821. pbn_b2_4_460800 },
  1822. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1823. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1824. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1825. pbn_b2_8_460800 },
  1826. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1827. PCI_SUBVENDOR_ID_EXSYS,
  1828. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  1829. pbn_exsys_4055 },
  1830. /*
  1831. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1832. * (Exoray@isys.ca)
  1833. */
  1834. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1835. 0x10b5, 0x106a, 0, 0,
  1836. pbn_plx_romulus },
  1837. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1839. pbn_b1_4_115200 },
  1840. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1842. pbn_b1_2_115200 },
  1843. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1845. pbn_b1_8_115200 },
  1846. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1848. pbn_b1_8_115200 },
  1849. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1850. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1851. pbn_b0_4_921600 },
  1852. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1853. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1854. pbn_b0_4_1152000 },
  1855. /*
  1856. * The below card is a little controversial since it is the
  1857. * subject of a PCI vendor/device ID clash. (See
  1858. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1859. * For now just used the hex ID 0x950a.
  1860. */
  1861. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1862. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1863. pbn_b0_2_1130000 },
  1864. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1865. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1866. pbn_b0_4_115200 },
  1867. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1869. pbn_b0_bt_2_921600 },
  1870. /*
  1871. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1872. * from skokodyn@yahoo.com
  1873. */
  1874. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1875. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1876. pbn_sbsxrsio },
  1877. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1878. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1879. pbn_sbsxrsio },
  1880. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1881. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1882. pbn_sbsxrsio },
  1883. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1884. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1885. pbn_sbsxrsio },
  1886. /*
  1887. * Digitan DS560-558, from jimd@esoft.com
  1888. */
  1889. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1891. pbn_b1_1_115200 },
  1892. /*
  1893. * Titan Electronic cards
  1894. * The 400L and 800L have a custom setup quirk.
  1895. */
  1896. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1898. pbn_b0_1_921600 },
  1899. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1901. pbn_b0_2_921600 },
  1902. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1904. pbn_b0_4_921600 },
  1905. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1907. pbn_b0_4_921600 },
  1908. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1910. pbn_b1_1_921600 },
  1911. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1913. pbn_b1_bt_2_921600 },
  1914. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1916. pbn_b0_bt_4_921600 },
  1917. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1919. pbn_b0_bt_8_921600 },
  1920. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1922. pbn_b2_1_460800 },
  1923. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1925. pbn_b2_1_460800 },
  1926. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1928. pbn_b2_1_460800 },
  1929. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1931. pbn_b2_bt_2_921600 },
  1932. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1934. pbn_b2_bt_2_921600 },
  1935. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1937. pbn_b2_bt_2_921600 },
  1938. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1940. pbn_b2_bt_4_921600 },
  1941. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1943. pbn_b2_bt_4_921600 },
  1944. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1946. pbn_b2_bt_4_921600 },
  1947. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1949. pbn_b0_1_921600 },
  1950. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1952. pbn_b0_1_921600 },
  1953. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1955. pbn_b0_1_921600 },
  1956. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1958. pbn_b0_bt_2_921600 },
  1959. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1961. pbn_b0_bt_2_921600 },
  1962. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1964. pbn_b0_bt_2_921600 },
  1965. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1967. pbn_b0_bt_4_921600 },
  1968. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1970. pbn_b0_bt_4_921600 },
  1971. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1973. pbn_b0_bt_4_921600 },
  1974. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  1975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1976. pbn_b0_bt_8_921600 },
  1977. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  1978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1979. pbn_b0_bt_8_921600 },
  1980. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  1981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1982. pbn_b0_bt_8_921600 },
  1983. /*
  1984. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1985. */
  1986. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1987. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1988. 0, 0, pbn_computone_4 },
  1989. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1990. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1991. 0, 0, pbn_computone_8 },
  1992. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1993. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1994. 0, 0, pbn_computone_6 },
  1995. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1997. pbn_oxsemi },
  1998. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1999. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2000. pbn_b0_bt_1_921600 },
  2001. /*
  2002. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2003. */
  2004. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2006. pbn_b0_bt_8_115200 },
  2007. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2008. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2009. pbn_b0_bt_8_115200 },
  2010. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2012. pbn_b0_bt_2_115200 },
  2013. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2014. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2015. pbn_b0_bt_2_115200 },
  2016. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2017. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2018. pbn_b0_bt_2_115200 },
  2019. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2020. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2021. pbn_b0_bt_4_460800 },
  2022. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2023. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2024. pbn_b0_bt_4_460800 },
  2025. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2026. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2027. pbn_b0_bt_2_460800 },
  2028. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2029. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2030. pbn_b0_bt_2_460800 },
  2031. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2032. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2033. pbn_b0_bt_2_460800 },
  2034. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2035. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2036. pbn_b0_bt_1_115200 },
  2037. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2038. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2039. pbn_b0_bt_1_460800 },
  2040. /*
  2041. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2042. * Cards are identified by their subsystem vendor IDs, which
  2043. * (in hex) match the model number.
  2044. *
  2045. * Note that JC140x are RS422/485 cards which require ox950
  2046. * ACR = 0x10, and as such are not currently fully supported.
  2047. */
  2048. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2049. 0x1204, 0x0004, 0, 0,
  2050. pbn_b0_4_921600 },
  2051. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2052. 0x1208, 0x0004, 0, 0,
  2053. pbn_b0_4_921600 },
  2054. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2055. 0x1402, 0x0002, 0, 0,
  2056. pbn_b0_2_921600 }, */
  2057. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2058. 0x1404, 0x0004, 0, 0,
  2059. pbn_b0_4_921600 }, */
  2060. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2061. 0x1208, 0x0004, 0, 0,
  2062. pbn_b0_4_921600 },
  2063. /*
  2064. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2065. */
  2066. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2067. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2068. pbn_b1_1_1382400 },
  2069. /*
  2070. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2071. */
  2072. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2073. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2074. pbn_b1_1_1382400 },
  2075. /*
  2076. * RAStel 2 port modem, gerg@moreton.com.au
  2077. */
  2078. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2080. pbn_b2_bt_2_115200 },
  2081. /*
  2082. * EKF addition for i960 Boards form EKF with serial port
  2083. */
  2084. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2085. 0xE4BF, PCI_ANY_ID, 0, 0,
  2086. pbn_intel_i960 },
  2087. /*
  2088. * Xircom Cardbus/Ethernet combos
  2089. */
  2090. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2092. pbn_b0_1_115200 },
  2093. /*
  2094. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2095. */
  2096. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2097. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2098. pbn_b0_1_115200 },
  2099. /*
  2100. * Untested PCI modems, sent in from various folks...
  2101. */
  2102. /*
  2103. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2104. */
  2105. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2106. 0x1048, 0x1500, 0, 0,
  2107. pbn_b1_1_115200 },
  2108. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2109. 0xFF00, 0, 0, 0,
  2110. pbn_sgi_ioc3 },
  2111. /*
  2112. * HP Diva card
  2113. */
  2114. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2115. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2116. pbn_b1_1_115200 },
  2117. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2119. pbn_b0_5_115200 },
  2120. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2122. pbn_b2_1_115200 },
  2123. /*
  2124. * NEC Vrc-5074 (Nile 4) builtin UART.
  2125. */
  2126. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2128. pbn_nec_nile4 },
  2129. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2131. pbn_b3_2_115200 },
  2132. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2134. pbn_b3_4_115200 },
  2135. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2137. pbn_b3_8_115200 },
  2138. /*
  2139. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2140. */
  2141. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2142. PCI_ANY_ID, PCI_ANY_ID,
  2143. 0,
  2144. 0, pbn_exar_XR17C152 },
  2145. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2146. PCI_ANY_ID, PCI_ANY_ID,
  2147. 0,
  2148. 0, pbn_exar_XR17C154 },
  2149. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2150. PCI_ANY_ID, PCI_ANY_ID,
  2151. 0,
  2152. 0, pbn_exar_XR17C158 },
  2153. /*
  2154. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2155. */
  2156. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2157. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2158. pbn_b0_1_115200 },
  2159. /*
  2160. * IntaShield IS-200
  2161. */
  2162. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2164. pbn_b2_2_115200 },
  2165. /*
  2166. * Perle PCI-RAS cards
  2167. */
  2168. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2169. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2170. 0, 0, pbn_b2_4_921600 },
  2171. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2172. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2173. 0, 0, pbn_b2_8_921600 },
  2174. /*
  2175. * These entries match devices with class COMMUNICATION_SERIAL,
  2176. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2177. */
  2178. { PCI_ANY_ID, PCI_ANY_ID,
  2179. PCI_ANY_ID, PCI_ANY_ID,
  2180. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2181. 0xffff00, pbn_default },
  2182. { PCI_ANY_ID, PCI_ANY_ID,
  2183. PCI_ANY_ID, PCI_ANY_ID,
  2184. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2185. 0xffff00, pbn_default },
  2186. { PCI_ANY_ID, PCI_ANY_ID,
  2187. PCI_ANY_ID, PCI_ANY_ID,
  2188. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2189. 0xffff00, pbn_default },
  2190. { 0, }
  2191. };
  2192. static struct pci_driver serial_pci_driver = {
  2193. .name = "serial",
  2194. .probe = pciserial_init_one,
  2195. .remove = __devexit_p(pciserial_remove_one),
  2196. #ifdef CONFIG_PM
  2197. .suspend = pciserial_suspend_one,
  2198. .resume = pciserial_resume_one,
  2199. #endif
  2200. .id_table = serial_pci_tbl,
  2201. };
  2202. static int __init serial8250_pci_init(void)
  2203. {
  2204. return pci_register_driver(&serial_pci_driver);
  2205. }
  2206. static void __exit serial8250_pci_exit(void)
  2207. {
  2208. pci_unregister_driver(&serial_pci_driver);
  2209. }
  2210. module_init(serial8250_pci_init);
  2211. module_exit(serial8250_pci_exit);
  2212. MODULE_LICENSE("GPL");
  2213. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2214. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);