rv515.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "rv515d.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "rv515_reg_safe.h"
  36. /* This files gather functions specifics to: rv515 */
  37. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  38. int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  39. void rv515_gpu_init(struct radeon_device *rdev);
  40. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  41. void rv515_debugfs(struct radeon_device *rdev)
  42. {
  43. if (r100_debugfs_rbbm_init(rdev)) {
  44. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  45. }
  46. if (rv515_debugfs_pipes_info_init(rdev)) {
  47. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  48. }
  49. if (rv515_debugfs_ga_info_init(rdev)) {
  50. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  51. }
  52. }
  53. void rv515_ring_start(struct radeon_device *rdev)
  54. {
  55. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  56. int r;
  57. r = radeon_ring_lock(rdev, ring, 64);
  58. if (r) {
  59. return;
  60. }
  61. radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
  62. radeon_ring_write(ring,
  63. ISYNC_ANY2D_IDLE3D |
  64. ISYNC_ANY3D_IDLE2D |
  65. ISYNC_WAIT_IDLEGUI |
  66. ISYNC_CPSCRATCH_IDLEGUI);
  67. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  68. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  69. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  70. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  71. radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
  72. radeon_ring_write(ring, 0);
  73. radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
  74. radeon_ring_write(ring, 0);
  75. radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
  76. radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
  77. radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
  78. radeon_ring_write(ring, 0);
  79. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  80. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  81. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  82. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  83. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  84. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  85. radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
  86. radeon_ring_write(ring, 0);
  87. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  88. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  89. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  90. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  91. radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
  92. radeon_ring_write(ring,
  93. ((6 << MS_X0_SHIFT) |
  94. (6 << MS_Y0_SHIFT) |
  95. (6 << MS_X1_SHIFT) |
  96. (6 << MS_Y1_SHIFT) |
  97. (6 << MS_X2_SHIFT) |
  98. (6 << MS_Y2_SHIFT) |
  99. (6 << MSBD0_Y_SHIFT) |
  100. (6 << MSBD0_X_SHIFT)));
  101. radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
  102. radeon_ring_write(ring,
  103. ((6 << MS_X3_SHIFT) |
  104. (6 << MS_Y3_SHIFT) |
  105. (6 << MS_X4_SHIFT) |
  106. (6 << MS_Y4_SHIFT) |
  107. (6 << MS_X5_SHIFT) |
  108. (6 << MS_Y5_SHIFT) |
  109. (6 << MSBD1_SHIFT)));
  110. radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
  111. radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  112. radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
  113. radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  114. radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
  115. radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  116. radeon_ring_write(ring, PACKET0(0x20C8, 0));
  117. radeon_ring_write(ring, 0);
  118. radeon_ring_unlock_commit(rdev, ring);
  119. }
  120. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  121. {
  122. unsigned i;
  123. uint32_t tmp;
  124. for (i = 0; i < rdev->usec_timeout; i++) {
  125. /* read MC_STATUS */
  126. tmp = RREG32_MC(MC_STATUS);
  127. if (tmp & MC_STATUS_IDLE) {
  128. return 0;
  129. }
  130. DRM_UDELAY(1);
  131. }
  132. return -1;
  133. }
  134. void rv515_vga_render_disable(struct radeon_device *rdev)
  135. {
  136. WREG32(R_000300_VGA_RENDER_CONTROL,
  137. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  138. }
  139. void rv515_gpu_init(struct radeon_device *rdev)
  140. {
  141. unsigned pipe_select_current, gb_pipe_select, tmp;
  142. if (r100_gui_wait_for_idle(rdev)) {
  143. printk(KERN_WARNING "Failed to wait GUI idle while "
  144. "resetting GPU. Bad things might happen.\n");
  145. }
  146. rv515_vga_render_disable(rdev);
  147. r420_pipes_init(rdev);
  148. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  149. tmp = RREG32(R300_DST_PIPE_CONFIG);
  150. pipe_select_current = (tmp >> 2) & 3;
  151. tmp = (1 << pipe_select_current) |
  152. (((gb_pipe_select >> 8) & 0xF) << 4);
  153. WREG32_PLL(0x000D, tmp);
  154. if (r100_gui_wait_for_idle(rdev)) {
  155. printk(KERN_WARNING "Failed to wait GUI idle while "
  156. "resetting GPU. Bad things might happen.\n");
  157. }
  158. if (rv515_mc_wait_for_idle(rdev)) {
  159. printk(KERN_WARNING "Failed to wait MC idle while "
  160. "programming pipes. Bad things might happen.\n");
  161. }
  162. }
  163. static void rv515_vram_get_type(struct radeon_device *rdev)
  164. {
  165. uint32_t tmp;
  166. rdev->mc.vram_width = 128;
  167. rdev->mc.vram_is_ddr = true;
  168. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  169. switch (tmp) {
  170. case 0:
  171. rdev->mc.vram_width = 64;
  172. break;
  173. case 1:
  174. rdev->mc.vram_width = 128;
  175. break;
  176. default:
  177. rdev->mc.vram_width = 128;
  178. break;
  179. }
  180. }
  181. void rv515_mc_init(struct radeon_device *rdev)
  182. {
  183. rv515_vram_get_type(rdev);
  184. r100_vram_init_sizes(rdev);
  185. radeon_vram_location(rdev, &rdev->mc, 0);
  186. rdev->mc.gtt_base_align = 0;
  187. if (!(rdev->flags & RADEON_IS_AGP))
  188. radeon_gtt_location(rdev, &rdev->mc);
  189. radeon_update_bandwidth_info(rdev);
  190. }
  191. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  192. {
  193. uint32_t r;
  194. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  195. r = RREG32(MC_IND_DATA);
  196. WREG32(MC_IND_INDEX, 0);
  197. return r;
  198. }
  199. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  200. {
  201. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  202. WREG32(MC_IND_DATA, (v));
  203. WREG32(MC_IND_INDEX, 0);
  204. }
  205. #if defined(CONFIG_DEBUG_FS)
  206. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  207. {
  208. struct drm_info_node *node = (struct drm_info_node *) m->private;
  209. struct drm_device *dev = node->minor->dev;
  210. struct radeon_device *rdev = dev->dev_private;
  211. uint32_t tmp;
  212. tmp = RREG32(GB_PIPE_SELECT);
  213. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  214. tmp = RREG32(SU_REG_DEST);
  215. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  216. tmp = RREG32(GB_TILE_CONFIG);
  217. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  218. tmp = RREG32(DST_PIPE_CONFIG);
  219. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  220. return 0;
  221. }
  222. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  223. {
  224. struct drm_info_node *node = (struct drm_info_node *) m->private;
  225. struct drm_device *dev = node->minor->dev;
  226. struct radeon_device *rdev = dev->dev_private;
  227. uint32_t tmp;
  228. tmp = RREG32(0x2140);
  229. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  230. radeon_asic_reset(rdev);
  231. tmp = RREG32(0x425C);
  232. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  233. return 0;
  234. }
  235. static struct drm_info_list rv515_pipes_info_list[] = {
  236. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  237. };
  238. static struct drm_info_list rv515_ga_info_list[] = {
  239. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  240. };
  241. #endif
  242. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  243. {
  244. #if defined(CONFIG_DEBUG_FS)
  245. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  246. #else
  247. return 0;
  248. #endif
  249. }
  250. int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  251. {
  252. #if defined(CONFIG_DEBUG_FS)
  253. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  254. #else
  255. return 0;
  256. #endif
  257. }
  258. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  259. {
  260. save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
  261. save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
  262. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  263. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  264. save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
  265. save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
  266. /* Stop all video */
  267. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  268. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  269. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  270. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  271. WREG32(R_006080_D1CRTC_CONTROL, 0);
  272. WREG32(R_006880_D2CRTC_CONTROL, 0);
  273. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  274. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  275. WREG32(R_000330_D1VGA_CONTROL, 0);
  276. WREG32(R_000338_D2VGA_CONTROL, 0);
  277. }
  278. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  279. {
  280. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  281. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  282. WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  283. WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  284. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  285. /* Unlock host access */
  286. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  287. mdelay(1);
  288. /* Restore video state */
  289. WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
  290. WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
  291. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  292. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  293. WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
  294. WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
  295. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  296. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  297. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  298. }
  299. void rv515_mc_program(struct radeon_device *rdev)
  300. {
  301. struct rv515_mc_save save;
  302. /* Stops all mc clients */
  303. rv515_mc_stop(rdev, &save);
  304. /* Wait for mc idle */
  305. if (rv515_mc_wait_for_idle(rdev))
  306. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  307. /* Write VRAM size in case we are limiting it */
  308. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  309. /* Program MC, should be a 32bits limited address space */
  310. WREG32_MC(R_000001_MC_FB_LOCATION,
  311. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  312. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  313. WREG32(R_000134_HDP_FB_LOCATION,
  314. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  315. if (rdev->flags & RADEON_IS_AGP) {
  316. WREG32_MC(R_000002_MC_AGP_LOCATION,
  317. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  318. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  319. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  320. WREG32_MC(R_000004_MC_AGP_BASE_2,
  321. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  322. } else {
  323. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  324. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  325. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  326. }
  327. rv515_mc_resume(rdev, &save);
  328. }
  329. void rv515_clock_startup(struct radeon_device *rdev)
  330. {
  331. if (radeon_dynclks != -1 && radeon_dynclks)
  332. radeon_atom_set_clock_gating(rdev, 1);
  333. /* We need to force on some of the block */
  334. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  335. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  336. WREG32_PLL(R_000011_E2_DYN_CNTL,
  337. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  338. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  339. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  340. }
  341. static int rv515_startup(struct radeon_device *rdev)
  342. {
  343. int r;
  344. rv515_mc_program(rdev);
  345. /* Resume clock */
  346. rv515_clock_startup(rdev);
  347. /* Initialize GPU configuration (# pipes, ...) */
  348. rv515_gpu_init(rdev);
  349. /* Initialize GART (initialize after TTM so we can allocate
  350. * memory through TTM but finalize after TTM) */
  351. if (rdev->flags & RADEON_IS_PCIE) {
  352. r = rv370_pcie_gart_enable(rdev);
  353. if (r)
  354. return r;
  355. }
  356. /* allocate wb buffer */
  357. r = radeon_wb_init(rdev);
  358. if (r)
  359. return r;
  360. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  361. if (r) {
  362. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  363. return r;
  364. }
  365. /* Enable IRQ */
  366. rs600_irq_set(rdev);
  367. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  368. /* 1M ring buffer */
  369. r = r100_cp_init(rdev, 1024 * 1024);
  370. if (r) {
  371. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  372. return r;
  373. }
  374. r = radeon_ib_pool_start(rdev);
  375. if (r)
  376. return r;
  377. r = r100_ib_test(rdev);
  378. if (r) {
  379. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  380. rdev->accel_working = false;
  381. return r;
  382. }
  383. return 0;
  384. }
  385. int rv515_resume(struct radeon_device *rdev)
  386. {
  387. /* Make sur GART are not working */
  388. if (rdev->flags & RADEON_IS_PCIE)
  389. rv370_pcie_gart_disable(rdev);
  390. /* Resume clock before doing reset */
  391. rv515_clock_startup(rdev);
  392. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  393. if (radeon_asic_reset(rdev)) {
  394. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  395. RREG32(R_000E40_RBBM_STATUS),
  396. RREG32(R_0007C0_CP_STAT));
  397. }
  398. /* post */
  399. atom_asic_init(rdev->mode_info.atom_context);
  400. /* Resume clock after posting */
  401. rv515_clock_startup(rdev);
  402. /* Initialize surface registers */
  403. radeon_surface_init(rdev);
  404. rdev->accel_working = true;
  405. return rv515_startup(rdev);
  406. }
  407. int rv515_suspend(struct radeon_device *rdev)
  408. {
  409. r100_cp_disable(rdev);
  410. radeon_wb_disable(rdev);
  411. rs600_irq_disable(rdev);
  412. if (rdev->flags & RADEON_IS_PCIE)
  413. rv370_pcie_gart_disable(rdev);
  414. return 0;
  415. }
  416. void rv515_set_safe_registers(struct radeon_device *rdev)
  417. {
  418. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  419. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  420. }
  421. void rv515_fini(struct radeon_device *rdev)
  422. {
  423. r100_cp_fini(rdev);
  424. radeon_wb_fini(rdev);
  425. r100_ib_fini(rdev);
  426. radeon_gem_fini(rdev);
  427. rv370_pcie_gart_fini(rdev);
  428. radeon_agp_fini(rdev);
  429. radeon_irq_kms_fini(rdev);
  430. radeon_fence_driver_fini(rdev);
  431. radeon_bo_fini(rdev);
  432. radeon_atombios_fini(rdev);
  433. kfree(rdev->bios);
  434. rdev->bios = NULL;
  435. }
  436. int rv515_init(struct radeon_device *rdev)
  437. {
  438. int r;
  439. /* Initialize scratch registers */
  440. radeon_scratch_init(rdev);
  441. /* Initialize surface registers */
  442. radeon_surface_init(rdev);
  443. /* TODO: disable VGA need to use VGA request */
  444. /* restore some register to sane defaults */
  445. r100_restore_sanity(rdev);
  446. /* BIOS*/
  447. if (!radeon_get_bios(rdev)) {
  448. if (ASIC_IS_AVIVO(rdev))
  449. return -EINVAL;
  450. }
  451. if (rdev->is_atom_bios) {
  452. r = radeon_atombios_init(rdev);
  453. if (r)
  454. return r;
  455. } else {
  456. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  457. return -EINVAL;
  458. }
  459. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  460. if (radeon_asic_reset(rdev)) {
  461. dev_warn(rdev->dev,
  462. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  463. RREG32(R_000E40_RBBM_STATUS),
  464. RREG32(R_0007C0_CP_STAT));
  465. }
  466. /* check if cards are posted or not */
  467. if (radeon_boot_test_post_card(rdev) == false)
  468. return -EINVAL;
  469. /* Initialize clocks */
  470. radeon_get_clock_info(rdev->ddev);
  471. /* initialize AGP */
  472. if (rdev->flags & RADEON_IS_AGP) {
  473. r = radeon_agp_init(rdev);
  474. if (r) {
  475. radeon_agp_disable(rdev);
  476. }
  477. }
  478. /* initialize memory controller */
  479. rv515_mc_init(rdev);
  480. rv515_debugfs(rdev);
  481. /* Fence driver */
  482. r = radeon_fence_driver_init(rdev);
  483. if (r)
  484. return r;
  485. r = radeon_irq_kms_init(rdev);
  486. if (r)
  487. return r;
  488. /* Memory manager */
  489. r = radeon_bo_init(rdev);
  490. if (r)
  491. return r;
  492. r = rv370_pcie_gart_init(rdev);
  493. if (r)
  494. return r;
  495. rv515_set_safe_registers(rdev);
  496. r = radeon_ib_pool_init(rdev);
  497. rdev->accel_working = true;
  498. if (r) {
  499. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  500. rdev->accel_working = false;
  501. }
  502. r = rv515_startup(rdev);
  503. if (r) {
  504. /* Somethings want wront with the accel init stop accel */
  505. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  506. r100_cp_fini(rdev);
  507. radeon_wb_fini(rdev);
  508. r100_ib_fini(rdev);
  509. radeon_irq_kms_fini(rdev);
  510. rv370_pcie_gart_fini(rdev);
  511. radeon_agp_fini(rdev);
  512. rdev->accel_working = false;
  513. }
  514. return 0;
  515. }
  516. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  517. {
  518. int index_reg = 0x6578 + crtc->crtc_offset;
  519. int data_reg = 0x657c + crtc->crtc_offset;
  520. WREG32(0x659C + crtc->crtc_offset, 0x0);
  521. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  522. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  523. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  524. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  525. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  526. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  527. WREG32(index_reg, 0x0);
  528. WREG32(data_reg, 0x841880A8);
  529. WREG32(index_reg, 0x1);
  530. WREG32(data_reg, 0x84208680);
  531. WREG32(index_reg, 0x2);
  532. WREG32(data_reg, 0xBFF880B0);
  533. WREG32(index_reg, 0x100);
  534. WREG32(data_reg, 0x83D88088);
  535. WREG32(index_reg, 0x101);
  536. WREG32(data_reg, 0x84608680);
  537. WREG32(index_reg, 0x102);
  538. WREG32(data_reg, 0xBFF080D0);
  539. WREG32(index_reg, 0x200);
  540. WREG32(data_reg, 0x83988068);
  541. WREG32(index_reg, 0x201);
  542. WREG32(data_reg, 0x84A08680);
  543. WREG32(index_reg, 0x202);
  544. WREG32(data_reg, 0xBFF080F8);
  545. WREG32(index_reg, 0x300);
  546. WREG32(data_reg, 0x83588058);
  547. WREG32(index_reg, 0x301);
  548. WREG32(data_reg, 0x84E08660);
  549. WREG32(index_reg, 0x302);
  550. WREG32(data_reg, 0xBFF88120);
  551. WREG32(index_reg, 0x400);
  552. WREG32(data_reg, 0x83188040);
  553. WREG32(index_reg, 0x401);
  554. WREG32(data_reg, 0x85008660);
  555. WREG32(index_reg, 0x402);
  556. WREG32(data_reg, 0xBFF88150);
  557. WREG32(index_reg, 0x500);
  558. WREG32(data_reg, 0x82D88030);
  559. WREG32(index_reg, 0x501);
  560. WREG32(data_reg, 0x85408640);
  561. WREG32(index_reg, 0x502);
  562. WREG32(data_reg, 0xBFF88180);
  563. WREG32(index_reg, 0x600);
  564. WREG32(data_reg, 0x82A08018);
  565. WREG32(index_reg, 0x601);
  566. WREG32(data_reg, 0x85808620);
  567. WREG32(index_reg, 0x602);
  568. WREG32(data_reg, 0xBFF081B8);
  569. WREG32(index_reg, 0x700);
  570. WREG32(data_reg, 0x82608010);
  571. WREG32(index_reg, 0x701);
  572. WREG32(data_reg, 0x85A08600);
  573. WREG32(index_reg, 0x702);
  574. WREG32(data_reg, 0x800081F0);
  575. WREG32(index_reg, 0x800);
  576. WREG32(data_reg, 0x8228BFF8);
  577. WREG32(index_reg, 0x801);
  578. WREG32(data_reg, 0x85E085E0);
  579. WREG32(index_reg, 0x802);
  580. WREG32(data_reg, 0xBFF88228);
  581. WREG32(index_reg, 0x10000);
  582. WREG32(data_reg, 0x82A8BF00);
  583. WREG32(index_reg, 0x10001);
  584. WREG32(data_reg, 0x82A08CC0);
  585. WREG32(index_reg, 0x10002);
  586. WREG32(data_reg, 0x8008BEF8);
  587. WREG32(index_reg, 0x10100);
  588. WREG32(data_reg, 0x81F0BF28);
  589. WREG32(index_reg, 0x10101);
  590. WREG32(data_reg, 0x83608CA0);
  591. WREG32(index_reg, 0x10102);
  592. WREG32(data_reg, 0x8018BED0);
  593. WREG32(index_reg, 0x10200);
  594. WREG32(data_reg, 0x8148BF38);
  595. WREG32(index_reg, 0x10201);
  596. WREG32(data_reg, 0x84408C80);
  597. WREG32(index_reg, 0x10202);
  598. WREG32(data_reg, 0x8008BEB8);
  599. WREG32(index_reg, 0x10300);
  600. WREG32(data_reg, 0x80B0BF78);
  601. WREG32(index_reg, 0x10301);
  602. WREG32(data_reg, 0x85008C20);
  603. WREG32(index_reg, 0x10302);
  604. WREG32(data_reg, 0x8020BEA0);
  605. WREG32(index_reg, 0x10400);
  606. WREG32(data_reg, 0x8028BF90);
  607. WREG32(index_reg, 0x10401);
  608. WREG32(data_reg, 0x85E08BC0);
  609. WREG32(index_reg, 0x10402);
  610. WREG32(data_reg, 0x8018BE90);
  611. WREG32(index_reg, 0x10500);
  612. WREG32(data_reg, 0xBFB8BFB0);
  613. WREG32(index_reg, 0x10501);
  614. WREG32(data_reg, 0x86C08B40);
  615. WREG32(index_reg, 0x10502);
  616. WREG32(data_reg, 0x8010BE90);
  617. WREG32(index_reg, 0x10600);
  618. WREG32(data_reg, 0xBF58BFC8);
  619. WREG32(index_reg, 0x10601);
  620. WREG32(data_reg, 0x87A08AA0);
  621. WREG32(index_reg, 0x10602);
  622. WREG32(data_reg, 0x8010BE98);
  623. WREG32(index_reg, 0x10700);
  624. WREG32(data_reg, 0xBF10BFF0);
  625. WREG32(index_reg, 0x10701);
  626. WREG32(data_reg, 0x886089E0);
  627. WREG32(index_reg, 0x10702);
  628. WREG32(data_reg, 0x8018BEB0);
  629. WREG32(index_reg, 0x10800);
  630. WREG32(data_reg, 0xBED8BFE8);
  631. WREG32(index_reg, 0x10801);
  632. WREG32(data_reg, 0x89408940);
  633. WREG32(index_reg, 0x10802);
  634. WREG32(data_reg, 0xBFE8BED8);
  635. WREG32(index_reg, 0x20000);
  636. WREG32(data_reg, 0x80008000);
  637. WREG32(index_reg, 0x20001);
  638. WREG32(data_reg, 0x90008000);
  639. WREG32(index_reg, 0x20002);
  640. WREG32(data_reg, 0x80008000);
  641. WREG32(index_reg, 0x20003);
  642. WREG32(data_reg, 0x80008000);
  643. WREG32(index_reg, 0x20100);
  644. WREG32(data_reg, 0x80108000);
  645. WREG32(index_reg, 0x20101);
  646. WREG32(data_reg, 0x8FE0BF70);
  647. WREG32(index_reg, 0x20102);
  648. WREG32(data_reg, 0xBFE880C0);
  649. WREG32(index_reg, 0x20103);
  650. WREG32(data_reg, 0x80008000);
  651. WREG32(index_reg, 0x20200);
  652. WREG32(data_reg, 0x8018BFF8);
  653. WREG32(index_reg, 0x20201);
  654. WREG32(data_reg, 0x8F80BF08);
  655. WREG32(index_reg, 0x20202);
  656. WREG32(data_reg, 0xBFD081A0);
  657. WREG32(index_reg, 0x20203);
  658. WREG32(data_reg, 0xBFF88000);
  659. WREG32(index_reg, 0x20300);
  660. WREG32(data_reg, 0x80188000);
  661. WREG32(index_reg, 0x20301);
  662. WREG32(data_reg, 0x8EE0BEC0);
  663. WREG32(index_reg, 0x20302);
  664. WREG32(data_reg, 0xBFB082A0);
  665. WREG32(index_reg, 0x20303);
  666. WREG32(data_reg, 0x80008000);
  667. WREG32(index_reg, 0x20400);
  668. WREG32(data_reg, 0x80188000);
  669. WREG32(index_reg, 0x20401);
  670. WREG32(data_reg, 0x8E00BEA0);
  671. WREG32(index_reg, 0x20402);
  672. WREG32(data_reg, 0xBF8883C0);
  673. WREG32(index_reg, 0x20403);
  674. WREG32(data_reg, 0x80008000);
  675. WREG32(index_reg, 0x20500);
  676. WREG32(data_reg, 0x80188000);
  677. WREG32(index_reg, 0x20501);
  678. WREG32(data_reg, 0x8D00BE90);
  679. WREG32(index_reg, 0x20502);
  680. WREG32(data_reg, 0xBF588500);
  681. WREG32(index_reg, 0x20503);
  682. WREG32(data_reg, 0x80008008);
  683. WREG32(index_reg, 0x20600);
  684. WREG32(data_reg, 0x80188000);
  685. WREG32(index_reg, 0x20601);
  686. WREG32(data_reg, 0x8BC0BE98);
  687. WREG32(index_reg, 0x20602);
  688. WREG32(data_reg, 0xBF308660);
  689. WREG32(index_reg, 0x20603);
  690. WREG32(data_reg, 0x80008008);
  691. WREG32(index_reg, 0x20700);
  692. WREG32(data_reg, 0x80108000);
  693. WREG32(index_reg, 0x20701);
  694. WREG32(data_reg, 0x8A80BEB0);
  695. WREG32(index_reg, 0x20702);
  696. WREG32(data_reg, 0xBF0087C0);
  697. WREG32(index_reg, 0x20703);
  698. WREG32(data_reg, 0x80008008);
  699. WREG32(index_reg, 0x20800);
  700. WREG32(data_reg, 0x80108000);
  701. WREG32(index_reg, 0x20801);
  702. WREG32(data_reg, 0x8920BED0);
  703. WREG32(index_reg, 0x20802);
  704. WREG32(data_reg, 0xBED08920);
  705. WREG32(index_reg, 0x20803);
  706. WREG32(data_reg, 0x80008010);
  707. WREG32(index_reg, 0x30000);
  708. WREG32(data_reg, 0x90008000);
  709. WREG32(index_reg, 0x30001);
  710. WREG32(data_reg, 0x80008000);
  711. WREG32(index_reg, 0x30100);
  712. WREG32(data_reg, 0x8FE0BF90);
  713. WREG32(index_reg, 0x30101);
  714. WREG32(data_reg, 0xBFF880A0);
  715. WREG32(index_reg, 0x30200);
  716. WREG32(data_reg, 0x8F60BF40);
  717. WREG32(index_reg, 0x30201);
  718. WREG32(data_reg, 0xBFE88180);
  719. WREG32(index_reg, 0x30300);
  720. WREG32(data_reg, 0x8EC0BF00);
  721. WREG32(index_reg, 0x30301);
  722. WREG32(data_reg, 0xBFC88280);
  723. WREG32(index_reg, 0x30400);
  724. WREG32(data_reg, 0x8DE0BEE0);
  725. WREG32(index_reg, 0x30401);
  726. WREG32(data_reg, 0xBFA083A0);
  727. WREG32(index_reg, 0x30500);
  728. WREG32(data_reg, 0x8CE0BED0);
  729. WREG32(index_reg, 0x30501);
  730. WREG32(data_reg, 0xBF7884E0);
  731. WREG32(index_reg, 0x30600);
  732. WREG32(data_reg, 0x8BA0BED8);
  733. WREG32(index_reg, 0x30601);
  734. WREG32(data_reg, 0xBF508640);
  735. WREG32(index_reg, 0x30700);
  736. WREG32(data_reg, 0x8A60BEE8);
  737. WREG32(index_reg, 0x30701);
  738. WREG32(data_reg, 0xBF2087A0);
  739. WREG32(index_reg, 0x30800);
  740. WREG32(data_reg, 0x8900BF00);
  741. WREG32(index_reg, 0x30801);
  742. WREG32(data_reg, 0xBF008900);
  743. }
  744. struct rv515_watermark {
  745. u32 lb_request_fifo_depth;
  746. fixed20_12 num_line_pair;
  747. fixed20_12 estimated_width;
  748. fixed20_12 worst_case_latency;
  749. fixed20_12 consumption_rate;
  750. fixed20_12 active_time;
  751. fixed20_12 dbpp;
  752. fixed20_12 priority_mark_max;
  753. fixed20_12 priority_mark;
  754. fixed20_12 sclk;
  755. };
  756. void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  757. struct radeon_crtc *crtc,
  758. struct rv515_watermark *wm)
  759. {
  760. struct drm_display_mode *mode = &crtc->base.mode;
  761. fixed20_12 a, b, c;
  762. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  763. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  764. if (!crtc->base.enabled) {
  765. /* FIXME: wouldn't it better to set priority mark to maximum */
  766. wm->lb_request_fifo_depth = 4;
  767. return;
  768. }
  769. if (crtc->vsc.full > dfixed_const(2))
  770. wm->num_line_pair.full = dfixed_const(2);
  771. else
  772. wm->num_line_pair.full = dfixed_const(1);
  773. b.full = dfixed_const(mode->crtc_hdisplay);
  774. c.full = dfixed_const(256);
  775. a.full = dfixed_div(b, c);
  776. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  777. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  778. if (a.full < dfixed_const(4)) {
  779. wm->lb_request_fifo_depth = 4;
  780. } else {
  781. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  782. }
  783. /* Determine consumption rate
  784. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  785. * vtaps = number of vertical taps,
  786. * vsc = vertical scaling ratio, defined as source/destination
  787. * hsc = horizontal scaling ration, defined as source/destination
  788. */
  789. a.full = dfixed_const(mode->clock);
  790. b.full = dfixed_const(1000);
  791. a.full = dfixed_div(a, b);
  792. pclk.full = dfixed_div(b, a);
  793. if (crtc->rmx_type != RMX_OFF) {
  794. b.full = dfixed_const(2);
  795. if (crtc->vsc.full > b.full)
  796. b.full = crtc->vsc.full;
  797. b.full = dfixed_mul(b, crtc->hsc);
  798. c.full = dfixed_const(2);
  799. b.full = dfixed_div(b, c);
  800. consumption_time.full = dfixed_div(pclk, b);
  801. } else {
  802. consumption_time.full = pclk.full;
  803. }
  804. a.full = dfixed_const(1);
  805. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  806. /* Determine line time
  807. * LineTime = total time for one line of displayhtotal
  808. * LineTime = total number of horizontal pixels
  809. * pclk = pixel clock period(ns)
  810. */
  811. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  812. line_time.full = dfixed_mul(a, pclk);
  813. /* Determine active time
  814. * ActiveTime = time of active region of display within one line,
  815. * hactive = total number of horizontal active pixels
  816. * htotal = total number of horizontal pixels
  817. */
  818. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  819. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  820. wm->active_time.full = dfixed_mul(line_time, b);
  821. wm->active_time.full = dfixed_div(wm->active_time, a);
  822. /* Determine chunk time
  823. * ChunkTime = the time it takes the DCP to send one chunk of data
  824. * to the LB which consists of pipeline delay and inter chunk gap
  825. * sclk = system clock(Mhz)
  826. */
  827. a.full = dfixed_const(600 * 1000);
  828. chunk_time.full = dfixed_div(a, rdev->pm.sclk);
  829. read_delay_latency.full = dfixed_const(1000);
  830. /* Determine the worst case latency
  831. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  832. * WorstCaseLatency = worst case time from urgent to when the MC starts
  833. * to return data
  834. * READ_DELAY_IDLE_MAX = constant of 1us
  835. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  836. * which consists of pipeline delay and inter chunk gap
  837. */
  838. if (dfixed_trunc(wm->num_line_pair) > 1) {
  839. a.full = dfixed_const(3);
  840. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  841. wm->worst_case_latency.full += read_delay_latency.full;
  842. } else {
  843. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  844. }
  845. /* Determine the tolerable latency
  846. * TolerableLatency = Any given request has only 1 line time
  847. * for the data to be returned
  848. * LBRequestFifoDepth = Number of chunk requests the LB can
  849. * put into the request FIFO for a display
  850. * LineTime = total time for one line of display
  851. * ChunkTime = the time it takes the DCP to send one chunk
  852. * of data to the LB which consists of
  853. * pipeline delay and inter chunk gap
  854. */
  855. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  856. tolerable_latency.full = line_time.full;
  857. } else {
  858. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  859. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  860. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  861. tolerable_latency.full = line_time.full - tolerable_latency.full;
  862. }
  863. /* We assume worst case 32bits (4 bytes) */
  864. wm->dbpp.full = dfixed_const(2 * 16);
  865. /* Determine the maximum priority mark
  866. * width = viewport width in pixels
  867. */
  868. a.full = dfixed_const(16);
  869. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  870. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  871. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  872. /* Determine estimated width */
  873. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  874. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  875. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  876. wm->priority_mark.full = wm->priority_mark_max.full;
  877. } else {
  878. a.full = dfixed_const(16);
  879. wm->priority_mark.full = dfixed_div(estimated_width, a);
  880. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  881. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  882. }
  883. }
  884. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  885. {
  886. struct drm_display_mode *mode0 = NULL;
  887. struct drm_display_mode *mode1 = NULL;
  888. struct rv515_watermark wm0;
  889. struct rv515_watermark wm1;
  890. u32 tmp;
  891. u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
  892. u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
  893. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  894. fixed20_12 a, b;
  895. if (rdev->mode_info.crtcs[0]->base.enabled)
  896. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  897. if (rdev->mode_info.crtcs[1]->base.enabled)
  898. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  899. rs690_line_buffer_adjust(rdev, mode0, mode1);
  900. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  901. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  902. tmp = wm0.lb_request_fifo_depth;
  903. tmp |= wm1.lb_request_fifo_depth << 16;
  904. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  905. if (mode0 && mode1) {
  906. if (dfixed_trunc(wm0.dbpp) > 64)
  907. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  908. else
  909. a.full = wm0.num_line_pair.full;
  910. if (dfixed_trunc(wm1.dbpp) > 64)
  911. b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  912. else
  913. b.full = wm1.num_line_pair.full;
  914. a.full += b.full;
  915. fill_rate.full = dfixed_div(wm0.sclk, a);
  916. if (wm0.consumption_rate.full > fill_rate.full) {
  917. b.full = wm0.consumption_rate.full - fill_rate.full;
  918. b.full = dfixed_mul(b, wm0.active_time);
  919. a.full = dfixed_const(16);
  920. b.full = dfixed_div(b, a);
  921. a.full = dfixed_mul(wm0.worst_case_latency,
  922. wm0.consumption_rate);
  923. priority_mark02.full = a.full + b.full;
  924. } else {
  925. a.full = dfixed_mul(wm0.worst_case_latency,
  926. wm0.consumption_rate);
  927. b.full = dfixed_const(16 * 1000);
  928. priority_mark02.full = dfixed_div(a, b);
  929. }
  930. if (wm1.consumption_rate.full > fill_rate.full) {
  931. b.full = wm1.consumption_rate.full - fill_rate.full;
  932. b.full = dfixed_mul(b, wm1.active_time);
  933. a.full = dfixed_const(16);
  934. b.full = dfixed_div(b, a);
  935. a.full = dfixed_mul(wm1.worst_case_latency,
  936. wm1.consumption_rate);
  937. priority_mark12.full = a.full + b.full;
  938. } else {
  939. a.full = dfixed_mul(wm1.worst_case_latency,
  940. wm1.consumption_rate);
  941. b.full = dfixed_const(16 * 1000);
  942. priority_mark12.full = dfixed_div(a, b);
  943. }
  944. if (wm0.priority_mark.full > priority_mark02.full)
  945. priority_mark02.full = wm0.priority_mark.full;
  946. if (dfixed_trunc(priority_mark02) < 0)
  947. priority_mark02.full = 0;
  948. if (wm0.priority_mark_max.full > priority_mark02.full)
  949. priority_mark02.full = wm0.priority_mark_max.full;
  950. if (wm1.priority_mark.full > priority_mark12.full)
  951. priority_mark12.full = wm1.priority_mark.full;
  952. if (dfixed_trunc(priority_mark12) < 0)
  953. priority_mark12.full = 0;
  954. if (wm1.priority_mark_max.full > priority_mark12.full)
  955. priority_mark12.full = wm1.priority_mark_max.full;
  956. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  957. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  958. if (rdev->disp_priority == 2) {
  959. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  960. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  961. }
  962. } else if (mode0) {
  963. if (dfixed_trunc(wm0.dbpp) > 64)
  964. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  965. else
  966. a.full = wm0.num_line_pair.full;
  967. fill_rate.full = dfixed_div(wm0.sclk, a);
  968. if (wm0.consumption_rate.full > fill_rate.full) {
  969. b.full = wm0.consumption_rate.full - fill_rate.full;
  970. b.full = dfixed_mul(b, wm0.active_time);
  971. a.full = dfixed_const(16);
  972. b.full = dfixed_div(b, a);
  973. a.full = dfixed_mul(wm0.worst_case_latency,
  974. wm0.consumption_rate);
  975. priority_mark02.full = a.full + b.full;
  976. } else {
  977. a.full = dfixed_mul(wm0.worst_case_latency,
  978. wm0.consumption_rate);
  979. b.full = dfixed_const(16);
  980. priority_mark02.full = dfixed_div(a, b);
  981. }
  982. if (wm0.priority_mark.full > priority_mark02.full)
  983. priority_mark02.full = wm0.priority_mark.full;
  984. if (dfixed_trunc(priority_mark02) < 0)
  985. priority_mark02.full = 0;
  986. if (wm0.priority_mark_max.full > priority_mark02.full)
  987. priority_mark02.full = wm0.priority_mark_max.full;
  988. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  989. if (rdev->disp_priority == 2)
  990. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  991. } else if (mode1) {
  992. if (dfixed_trunc(wm1.dbpp) > 64)
  993. a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  994. else
  995. a.full = wm1.num_line_pair.full;
  996. fill_rate.full = dfixed_div(wm1.sclk, a);
  997. if (wm1.consumption_rate.full > fill_rate.full) {
  998. b.full = wm1.consumption_rate.full - fill_rate.full;
  999. b.full = dfixed_mul(b, wm1.active_time);
  1000. a.full = dfixed_const(16);
  1001. b.full = dfixed_div(b, a);
  1002. a.full = dfixed_mul(wm1.worst_case_latency,
  1003. wm1.consumption_rate);
  1004. priority_mark12.full = a.full + b.full;
  1005. } else {
  1006. a.full = dfixed_mul(wm1.worst_case_latency,
  1007. wm1.consumption_rate);
  1008. b.full = dfixed_const(16 * 1000);
  1009. priority_mark12.full = dfixed_div(a, b);
  1010. }
  1011. if (wm1.priority_mark.full > priority_mark12.full)
  1012. priority_mark12.full = wm1.priority_mark.full;
  1013. if (dfixed_trunc(priority_mark12) < 0)
  1014. priority_mark12.full = 0;
  1015. if (wm1.priority_mark_max.full > priority_mark12.full)
  1016. priority_mark12.full = wm1.priority_mark_max.full;
  1017. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1018. if (rdev->disp_priority == 2)
  1019. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1020. }
  1021. WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  1022. WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  1023. WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  1024. WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  1025. }
  1026. void rv515_bandwidth_update(struct radeon_device *rdev)
  1027. {
  1028. uint32_t tmp;
  1029. struct drm_display_mode *mode0 = NULL;
  1030. struct drm_display_mode *mode1 = NULL;
  1031. radeon_update_display_priority(rdev);
  1032. if (rdev->mode_info.crtcs[0]->base.enabled)
  1033. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1034. if (rdev->mode_info.crtcs[1]->base.enabled)
  1035. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1036. /*
  1037. * Set display0/1 priority up in the memory controller for
  1038. * modes if the user specifies HIGH for displaypriority
  1039. * option.
  1040. */
  1041. if ((rdev->disp_priority == 2) &&
  1042. (rdev->family == CHIP_RV515)) {
  1043. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1044. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1045. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1046. if (mode1)
  1047. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1048. if (mode0)
  1049. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1050. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1051. }
  1052. rv515_bandwidth_avivo_update(rdev);
  1053. }