ni.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. #define EVERGREEN_PFP_UCODE_SIZE 1120
  45. #define EVERGREEN_PM4_UCODE_SIZE 1376
  46. #define EVERGREEN_RLC_UCODE_SIZE 768
  47. #define BTC_MC_UCODE_SIZE 6024
  48. #define CAYMAN_PFP_UCODE_SIZE 2176
  49. #define CAYMAN_PM4_UCODE_SIZE 2176
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define CAYMAN_MC_UCODE_SIZE 6037
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  54. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  55. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  56. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  57. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  58. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  59. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  60. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  62. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  65. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  67. #define BTC_IO_MC_REGS_SIZE 29
  68. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  69. {0x00000077, 0xff010100},
  70. {0x00000078, 0x00000000},
  71. {0x00000079, 0x00001434},
  72. {0x0000007a, 0xcc08ec08},
  73. {0x0000007b, 0x00040000},
  74. {0x0000007c, 0x000080c0},
  75. {0x0000007d, 0x09000000},
  76. {0x0000007e, 0x00210404},
  77. {0x00000081, 0x08a8e800},
  78. {0x00000082, 0x00030444},
  79. {0x00000083, 0x00000000},
  80. {0x00000085, 0x00000001},
  81. {0x00000086, 0x00000002},
  82. {0x00000087, 0x48490000},
  83. {0x00000088, 0x20244647},
  84. {0x00000089, 0x00000005},
  85. {0x0000008b, 0x66030000},
  86. {0x0000008c, 0x00006603},
  87. {0x0000008d, 0x00000100},
  88. {0x0000008f, 0x00001c0a},
  89. {0x00000090, 0xff000001},
  90. {0x00000094, 0x00101101},
  91. {0x00000095, 0x00000fff},
  92. {0x00000096, 0x00116fff},
  93. {0x00000097, 0x60010000},
  94. {0x00000098, 0x10010000},
  95. {0x00000099, 0x00006000},
  96. {0x0000009a, 0x00001000},
  97. {0x0000009f, 0x00946a00}
  98. };
  99. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  100. {0x00000077, 0xff010100},
  101. {0x00000078, 0x00000000},
  102. {0x00000079, 0x00001434},
  103. {0x0000007a, 0xcc08ec08},
  104. {0x0000007b, 0x00040000},
  105. {0x0000007c, 0x000080c0},
  106. {0x0000007d, 0x09000000},
  107. {0x0000007e, 0x00210404},
  108. {0x00000081, 0x08a8e800},
  109. {0x00000082, 0x00030444},
  110. {0x00000083, 0x00000000},
  111. {0x00000085, 0x00000001},
  112. {0x00000086, 0x00000002},
  113. {0x00000087, 0x48490000},
  114. {0x00000088, 0x20244647},
  115. {0x00000089, 0x00000005},
  116. {0x0000008b, 0x66030000},
  117. {0x0000008c, 0x00006603},
  118. {0x0000008d, 0x00000100},
  119. {0x0000008f, 0x00001c0a},
  120. {0x00000090, 0xff000001},
  121. {0x00000094, 0x00101101},
  122. {0x00000095, 0x00000fff},
  123. {0x00000096, 0x00116fff},
  124. {0x00000097, 0x60010000},
  125. {0x00000098, 0x10010000},
  126. {0x00000099, 0x00006000},
  127. {0x0000009a, 0x00001000},
  128. {0x0000009f, 0x00936a00}
  129. };
  130. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  131. {0x00000077, 0xff010100},
  132. {0x00000078, 0x00000000},
  133. {0x00000079, 0x00001434},
  134. {0x0000007a, 0xcc08ec08},
  135. {0x0000007b, 0x00040000},
  136. {0x0000007c, 0x000080c0},
  137. {0x0000007d, 0x09000000},
  138. {0x0000007e, 0x00210404},
  139. {0x00000081, 0x08a8e800},
  140. {0x00000082, 0x00030444},
  141. {0x00000083, 0x00000000},
  142. {0x00000085, 0x00000001},
  143. {0x00000086, 0x00000002},
  144. {0x00000087, 0x48490000},
  145. {0x00000088, 0x20244647},
  146. {0x00000089, 0x00000005},
  147. {0x0000008b, 0x66030000},
  148. {0x0000008c, 0x00006603},
  149. {0x0000008d, 0x00000100},
  150. {0x0000008f, 0x00001c0a},
  151. {0x00000090, 0xff000001},
  152. {0x00000094, 0x00101101},
  153. {0x00000095, 0x00000fff},
  154. {0x00000096, 0x00116fff},
  155. {0x00000097, 0x60010000},
  156. {0x00000098, 0x10010000},
  157. {0x00000099, 0x00006000},
  158. {0x0000009a, 0x00001000},
  159. {0x0000009f, 0x00916a00}
  160. };
  161. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  162. {0x00000077, 0xff010100},
  163. {0x00000078, 0x00000000},
  164. {0x00000079, 0x00001434},
  165. {0x0000007a, 0xcc08ec08},
  166. {0x0000007b, 0x00040000},
  167. {0x0000007c, 0x000080c0},
  168. {0x0000007d, 0x09000000},
  169. {0x0000007e, 0x00210404},
  170. {0x00000081, 0x08a8e800},
  171. {0x00000082, 0x00030444},
  172. {0x00000083, 0x00000000},
  173. {0x00000085, 0x00000001},
  174. {0x00000086, 0x00000002},
  175. {0x00000087, 0x48490000},
  176. {0x00000088, 0x20244647},
  177. {0x00000089, 0x00000005},
  178. {0x0000008b, 0x66030000},
  179. {0x0000008c, 0x00006603},
  180. {0x0000008d, 0x00000100},
  181. {0x0000008f, 0x00001c0a},
  182. {0x00000090, 0xff000001},
  183. {0x00000094, 0x00101101},
  184. {0x00000095, 0x00000fff},
  185. {0x00000096, 0x00116fff},
  186. {0x00000097, 0x60010000},
  187. {0x00000098, 0x10010000},
  188. {0x00000099, 0x00006000},
  189. {0x0000009a, 0x00001000},
  190. {0x0000009f, 0x00976b00}
  191. };
  192. int ni_mc_load_microcode(struct radeon_device *rdev)
  193. {
  194. const __be32 *fw_data;
  195. u32 mem_type, running, blackout = 0;
  196. u32 *io_mc_regs;
  197. int i, ucode_size, regs_size;
  198. if (!rdev->mc_fw)
  199. return -EINVAL;
  200. switch (rdev->family) {
  201. case CHIP_BARTS:
  202. io_mc_regs = (u32 *)&barts_io_mc_regs;
  203. ucode_size = BTC_MC_UCODE_SIZE;
  204. regs_size = BTC_IO_MC_REGS_SIZE;
  205. break;
  206. case CHIP_TURKS:
  207. io_mc_regs = (u32 *)&turks_io_mc_regs;
  208. ucode_size = BTC_MC_UCODE_SIZE;
  209. regs_size = BTC_IO_MC_REGS_SIZE;
  210. break;
  211. case CHIP_CAICOS:
  212. default:
  213. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAYMAN:
  218. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  219. ucode_size = CAYMAN_MC_UCODE_SIZE;
  220. regs_size = BTC_IO_MC_REGS_SIZE;
  221. break;
  222. }
  223. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  224. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  225. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  226. if (running) {
  227. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  228. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  229. }
  230. /* reset the engine and set to writable */
  231. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  232. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  233. /* load mc io regs */
  234. for (i = 0; i < regs_size; i++) {
  235. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  236. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  237. }
  238. /* load the MC ucode */
  239. fw_data = (const __be32 *)rdev->mc_fw->data;
  240. for (i = 0; i < ucode_size; i++)
  241. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  242. /* put the engine back into the active state */
  243. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  244. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  245. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  246. /* wait for training to complete */
  247. for (i = 0; i < rdev->usec_timeout; i++) {
  248. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  249. break;
  250. udelay(1);
  251. }
  252. if (running)
  253. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  254. }
  255. return 0;
  256. }
  257. int ni_init_microcode(struct radeon_device *rdev)
  258. {
  259. struct platform_device *pdev;
  260. const char *chip_name;
  261. const char *rlc_chip_name;
  262. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  263. char fw_name[30];
  264. int err;
  265. DRM_DEBUG("\n");
  266. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (rdev->family) {
  273. case CHIP_BARTS:
  274. chip_name = "BARTS";
  275. rlc_chip_name = "BTC";
  276. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  277. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  278. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  279. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  280. break;
  281. case CHIP_TURKS:
  282. chip_name = "TURKS";
  283. rlc_chip_name = "BTC";
  284. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  285. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  286. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  287. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_CAICOS:
  290. chip_name = "CAICOS";
  291. rlc_chip_name = "BTC";
  292. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  293. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  294. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  295. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  296. break;
  297. case CHIP_CAYMAN:
  298. chip_name = "CAYMAN";
  299. rlc_chip_name = "CAYMAN";
  300. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  301. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  302. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  303. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  304. break;
  305. default: BUG();
  306. }
  307. DRM_INFO("Loading %s Microcode\n", chip_name);
  308. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  309. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  310. if (err)
  311. goto out;
  312. if (rdev->pfp_fw->size != pfp_req_size) {
  313. printk(KERN_ERR
  314. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  315. rdev->pfp_fw->size, fw_name);
  316. err = -EINVAL;
  317. goto out;
  318. }
  319. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  320. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  321. if (err)
  322. goto out;
  323. if (rdev->me_fw->size != me_req_size) {
  324. printk(KERN_ERR
  325. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  326. rdev->me_fw->size, fw_name);
  327. err = -EINVAL;
  328. }
  329. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  330. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  331. if (err)
  332. goto out;
  333. if (rdev->rlc_fw->size != rlc_req_size) {
  334. printk(KERN_ERR
  335. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  336. rdev->rlc_fw->size, fw_name);
  337. err = -EINVAL;
  338. }
  339. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  340. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  341. if (err)
  342. goto out;
  343. if (rdev->mc_fw->size != mc_req_size) {
  344. printk(KERN_ERR
  345. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  346. rdev->mc_fw->size, fw_name);
  347. err = -EINVAL;
  348. }
  349. out:
  350. platform_device_unregister(pdev);
  351. if (err) {
  352. if (err != -EINVAL)
  353. printk(KERN_ERR
  354. "ni_cp: Failed to load firmware \"%s\"\n",
  355. fw_name);
  356. release_firmware(rdev->pfp_fw);
  357. rdev->pfp_fw = NULL;
  358. release_firmware(rdev->me_fw);
  359. rdev->me_fw = NULL;
  360. release_firmware(rdev->rlc_fw);
  361. rdev->rlc_fw = NULL;
  362. release_firmware(rdev->mc_fw);
  363. rdev->mc_fw = NULL;
  364. }
  365. return err;
  366. }
  367. /*
  368. * Core functions
  369. */
  370. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  371. u32 num_tile_pipes,
  372. u32 num_backends_per_asic,
  373. u32 *backend_disable_mask_per_asic,
  374. u32 num_shader_engines)
  375. {
  376. u32 backend_map = 0;
  377. u32 enabled_backends_mask = 0;
  378. u32 enabled_backends_count = 0;
  379. u32 num_backends_per_se;
  380. u32 cur_pipe;
  381. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  382. u32 cur_backend = 0;
  383. u32 i;
  384. bool force_no_swizzle;
  385. /* force legal values */
  386. if (num_tile_pipes < 1)
  387. num_tile_pipes = 1;
  388. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  389. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  390. if (num_shader_engines < 1)
  391. num_shader_engines = 1;
  392. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  393. num_shader_engines = rdev->config.cayman.max_shader_engines;
  394. if (num_backends_per_asic < num_shader_engines)
  395. num_backends_per_asic = num_shader_engines;
  396. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  397. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  398. /* make sure we have the same number of backends per se */
  399. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  400. /* set up the number of backends per se */
  401. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  402. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  403. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  404. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  405. }
  406. /* create enable mask and count for enabled backends */
  407. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  408. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  409. enabled_backends_mask |= (1 << i);
  410. ++enabled_backends_count;
  411. }
  412. if (enabled_backends_count == num_backends_per_asic)
  413. break;
  414. }
  415. /* force the backends mask to match the current number of backends */
  416. if (enabled_backends_count != num_backends_per_asic) {
  417. u32 this_backend_enabled;
  418. u32 shader_engine;
  419. u32 backend_per_se;
  420. enabled_backends_mask = 0;
  421. enabled_backends_count = 0;
  422. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  423. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  424. /* calc the current se */
  425. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  426. /* calc the backend per se */
  427. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  428. /* default to not enabled */
  429. this_backend_enabled = 0;
  430. if ((shader_engine < num_shader_engines) &&
  431. (backend_per_se < num_backends_per_se))
  432. this_backend_enabled = 1;
  433. if (this_backend_enabled) {
  434. enabled_backends_mask |= (1 << i);
  435. *backend_disable_mask_per_asic &= ~(1 << i);
  436. ++enabled_backends_count;
  437. }
  438. }
  439. }
  440. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  441. switch (rdev->family) {
  442. case CHIP_CAYMAN:
  443. force_no_swizzle = true;
  444. break;
  445. default:
  446. force_no_swizzle = false;
  447. break;
  448. }
  449. if (force_no_swizzle) {
  450. bool last_backend_enabled = false;
  451. force_no_swizzle = false;
  452. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  453. if (((enabled_backends_mask >> i) & 1) == 1) {
  454. if (last_backend_enabled)
  455. force_no_swizzle = true;
  456. last_backend_enabled = true;
  457. } else
  458. last_backend_enabled = false;
  459. }
  460. }
  461. switch (num_tile_pipes) {
  462. case 1:
  463. case 3:
  464. case 5:
  465. case 7:
  466. DRM_ERROR("odd number of pipes!\n");
  467. break;
  468. case 2:
  469. swizzle_pipe[0] = 0;
  470. swizzle_pipe[1] = 1;
  471. break;
  472. case 4:
  473. if (force_no_swizzle) {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 1;
  476. swizzle_pipe[2] = 2;
  477. swizzle_pipe[3] = 3;
  478. } else {
  479. swizzle_pipe[0] = 0;
  480. swizzle_pipe[1] = 2;
  481. swizzle_pipe[2] = 1;
  482. swizzle_pipe[3] = 3;
  483. }
  484. break;
  485. case 6:
  486. if (force_no_swizzle) {
  487. swizzle_pipe[0] = 0;
  488. swizzle_pipe[1] = 1;
  489. swizzle_pipe[2] = 2;
  490. swizzle_pipe[3] = 3;
  491. swizzle_pipe[4] = 4;
  492. swizzle_pipe[5] = 5;
  493. } else {
  494. swizzle_pipe[0] = 0;
  495. swizzle_pipe[1] = 2;
  496. swizzle_pipe[2] = 4;
  497. swizzle_pipe[3] = 1;
  498. swizzle_pipe[4] = 3;
  499. swizzle_pipe[5] = 5;
  500. }
  501. break;
  502. case 8:
  503. if (force_no_swizzle) {
  504. swizzle_pipe[0] = 0;
  505. swizzle_pipe[1] = 1;
  506. swizzle_pipe[2] = 2;
  507. swizzle_pipe[3] = 3;
  508. swizzle_pipe[4] = 4;
  509. swizzle_pipe[5] = 5;
  510. swizzle_pipe[6] = 6;
  511. swizzle_pipe[7] = 7;
  512. } else {
  513. swizzle_pipe[0] = 0;
  514. swizzle_pipe[1] = 2;
  515. swizzle_pipe[2] = 4;
  516. swizzle_pipe[3] = 6;
  517. swizzle_pipe[4] = 1;
  518. swizzle_pipe[5] = 3;
  519. swizzle_pipe[6] = 5;
  520. swizzle_pipe[7] = 7;
  521. }
  522. break;
  523. }
  524. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  525. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  526. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  527. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  528. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  529. }
  530. return backend_map;
  531. }
  532. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  533. u32 disable_mask_per_se,
  534. u32 max_disable_mask_per_se,
  535. u32 num_shader_engines)
  536. {
  537. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  538. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  539. if (num_shader_engines == 1)
  540. return disable_mask_per_asic;
  541. else if (num_shader_engines == 2)
  542. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  543. else
  544. return 0xffffffff;
  545. }
  546. static void cayman_gpu_init(struct radeon_device *rdev)
  547. {
  548. u32 cc_rb_backend_disable = 0;
  549. u32 cc_gc_shader_pipe_config;
  550. u32 gb_addr_config = 0;
  551. u32 mc_shared_chmap, mc_arb_ramcfg;
  552. u32 gb_backend_map;
  553. u32 cgts_tcc_disable;
  554. u32 sx_debug_1;
  555. u32 smx_dc_ctl0;
  556. u32 gc_user_shader_pipe_config;
  557. u32 gc_user_rb_backend_disable;
  558. u32 cgts_user_tcc_disable;
  559. u32 cgts_sm_ctrl_reg;
  560. u32 hdp_host_path_cntl;
  561. u32 tmp;
  562. int i, j;
  563. switch (rdev->family) {
  564. case CHIP_CAYMAN:
  565. default:
  566. rdev->config.cayman.max_shader_engines = 2;
  567. rdev->config.cayman.max_pipes_per_simd = 4;
  568. rdev->config.cayman.max_tile_pipes = 8;
  569. rdev->config.cayman.max_simds_per_se = 12;
  570. rdev->config.cayman.max_backends_per_se = 4;
  571. rdev->config.cayman.max_texture_channel_caches = 8;
  572. rdev->config.cayman.max_gprs = 256;
  573. rdev->config.cayman.max_threads = 256;
  574. rdev->config.cayman.max_gs_threads = 32;
  575. rdev->config.cayman.max_stack_entries = 512;
  576. rdev->config.cayman.sx_num_of_sets = 8;
  577. rdev->config.cayman.sx_max_export_size = 256;
  578. rdev->config.cayman.sx_max_export_pos_size = 64;
  579. rdev->config.cayman.sx_max_export_smx_size = 192;
  580. rdev->config.cayman.max_hw_contexts = 8;
  581. rdev->config.cayman.sq_num_cf_insts = 2;
  582. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  583. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  584. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  585. break;
  586. }
  587. /* Initialize HDP */
  588. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  589. WREG32((0x2c14 + j), 0x00000000);
  590. WREG32((0x2c18 + j), 0x00000000);
  591. WREG32((0x2c1c + j), 0x00000000);
  592. WREG32((0x2c20 + j), 0x00000000);
  593. WREG32((0x2c24 + j), 0x00000000);
  594. }
  595. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  596. evergreen_fix_pci_max_read_req_size(rdev);
  597. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  598. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  599. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  600. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  601. cgts_tcc_disable = 0xff000000;
  602. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  603. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  604. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  605. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  606. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  607. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  608. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  609. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  610. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  611. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  612. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  613. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  614. rdev->config.cayman.backend_disable_mask_per_asic =
  615. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  616. rdev->config.cayman.num_shader_engines);
  617. rdev->config.cayman.backend_map =
  618. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  619. rdev->config.cayman.num_backends_per_se *
  620. rdev->config.cayman.num_shader_engines,
  621. &rdev->config.cayman.backend_disable_mask_per_asic,
  622. rdev->config.cayman.num_shader_engines);
  623. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  624. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  625. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  626. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  627. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  628. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  629. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  630. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  631. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  632. rdev->config.cayman.mem_row_size_in_kb = 4;
  633. /* XXX use MC settings? */
  634. rdev->config.cayman.shader_engine_tile_size = 32;
  635. rdev->config.cayman.num_gpus = 1;
  636. rdev->config.cayman.multi_gpu_tile_size = 64;
  637. //gb_addr_config = 0x02011003
  638. #if 0
  639. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  640. #else
  641. gb_addr_config = 0;
  642. switch (rdev->config.cayman.num_tile_pipes) {
  643. case 1:
  644. default:
  645. gb_addr_config |= NUM_PIPES(0);
  646. break;
  647. case 2:
  648. gb_addr_config |= NUM_PIPES(1);
  649. break;
  650. case 4:
  651. gb_addr_config |= NUM_PIPES(2);
  652. break;
  653. case 8:
  654. gb_addr_config |= NUM_PIPES(3);
  655. break;
  656. }
  657. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  658. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  659. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  660. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  661. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  662. switch (rdev->config.cayman.num_gpus) {
  663. case 1:
  664. default:
  665. gb_addr_config |= NUM_GPUS(0);
  666. break;
  667. case 2:
  668. gb_addr_config |= NUM_GPUS(1);
  669. break;
  670. case 4:
  671. gb_addr_config |= NUM_GPUS(2);
  672. break;
  673. }
  674. switch (rdev->config.cayman.multi_gpu_tile_size) {
  675. case 16:
  676. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  677. break;
  678. case 32:
  679. default:
  680. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  681. break;
  682. case 64:
  683. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  684. break;
  685. case 128:
  686. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  687. break;
  688. }
  689. switch (rdev->config.cayman.mem_row_size_in_kb) {
  690. case 1:
  691. default:
  692. gb_addr_config |= ROW_SIZE(0);
  693. break;
  694. case 2:
  695. gb_addr_config |= ROW_SIZE(1);
  696. break;
  697. case 4:
  698. gb_addr_config |= ROW_SIZE(2);
  699. break;
  700. }
  701. #endif
  702. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  703. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  704. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  705. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  706. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  707. rdev->config.cayman.num_shader_engines = tmp + 1;
  708. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  709. rdev->config.cayman.num_gpus = tmp + 1;
  710. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  711. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  712. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  713. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  714. //gb_backend_map = 0x76541032;
  715. #if 0
  716. gb_backend_map = RREG32(GB_BACKEND_MAP);
  717. #else
  718. gb_backend_map =
  719. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  720. rdev->config.cayman.num_backends_per_se *
  721. rdev->config.cayman.num_shader_engines,
  722. &rdev->config.cayman.backend_disable_mask_per_asic,
  723. rdev->config.cayman.num_shader_engines);
  724. #endif
  725. /* setup tiling info dword. gb_addr_config is not adequate since it does
  726. * not have bank info, so create a custom tiling dword.
  727. * bits 3:0 num_pipes
  728. * bits 7:4 num_banks
  729. * bits 11:8 group_size
  730. * bits 15:12 row_size
  731. */
  732. rdev->config.cayman.tile_config = 0;
  733. switch (rdev->config.cayman.num_tile_pipes) {
  734. case 1:
  735. default:
  736. rdev->config.cayman.tile_config |= (0 << 0);
  737. break;
  738. case 2:
  739. rdev->config.cayman.tile_config |= (1 << 0);
  740. break;
  741. case 4:
  742. rdev->config.cayman.tile_config |= (2 << 0);
  743. break;
  744. case 8:
  745. rdev->config.cayman.tile_config |= (3 << 0);
  746. break;
  747. }
  748. rdev->config.cayman.tile_config |=
  749. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  750. rdev->config.cayman.tile_config |=
  751. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  752. rdev->config.cayman.tile_config |=
  753. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  754. rdev->config.cayman.backend_map = gb_backend_map;
  755. WREG32(GB_BACKEND_MAP, gb_backend_map);
  756. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  757. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  758. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  759. /* primary versions */
  760. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  761. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  762. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  763. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  764. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  765. /* user versions */
  766. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  767. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  768. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  769. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  770. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  771. /* reprogram the shader complex */
  772. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  773. for (i = 0; i < 16; i++)
  774. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  775. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  776. /* set HW defaults for 3D engine */
  777. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  778. sx_debug_1 = RREG32(SX_DEBUG_1);
  779. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  780. WREG32(SX_DEBUG_1, sx_debug_1);
  781. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  782. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  783. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  784. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  785. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  786. /* need to be explicitly zero-ed */
  787. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  788. WREG32(SQ_LSTMP_RING_BASE, 0);
  789. WREG32(SQ_HSTMP_RING_BASE, 0);
  790. WREG32(SQ_ESTMP_RING_BASE, 0);
  791. WREG32(SQ_GSTMP_RING_BASE, 0);
  792. WREG32(SQ_VSTMP_RING_BASE, 0);
  793. WREG32(SQ_PSTMP_RING_BASE, 0);
  794. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  795. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  796. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  797. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  798. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  799. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  800. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  801. WREG32(VGT_NUM_INSTANCES, 1);
  802. WREG32(CP_PERFMON_CNTL, 0);
  803. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  804. FETCH_FIFO_HIWATER(0x4) |
  805. DONE_FIFO_HIWATER(0xe0) |
  806. ALU_UPDATE_FIFO_HIWATER(0x8)));
  807. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  808. WREG32(SQ_CONFIG, (VC_ENABLE |
  809. EXPORT_SRC_C |
  810. GFX_PRIO(0) |
  811. CS1_PRIO(0) |
  812. CS2_PRIO(1)));
  813. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  814. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  815. FORCE_EOV_MAX_REZ_CNT(255)));
  816. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  817. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  818. WREG32(VGT_GS_VERTEX_REUSE, 16);
  819. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  820. WREG32(CB_PERF_CTR0_SEL_0, 0);
  821. WREG32(CB_PERF_CTR0_SEL_1, 0);
  822. WREG32(CB_PERF_CTR1_SEL_0, 0);
  823. WREG32(CB_PERF_CTR1_SEL_1, 0);
  824. WREG32(CB_PERF_CTR2_SEL_0, 0);
  825. WREG32(CB_PERF_CTR2_SEL_1, 0);
  826. WREG32(CB_PERF_CTR3_SEL_0, 0);
  827. WREG32(CB_PERF_CTR3_SEL_1, 0);
  828. tmp = RREG32(HDP_MISC_CNTL);
  829. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  830. WREG32(HDP_MISC_CNTL, tmp);
  831. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  832. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  833. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  834. udelay(50);
  835. }
  836. /*
  837. * GART
  838. */
  839. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  840. {
  841. /* flush hdp cache */
  842. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  843. /* bits 0-7 are the VM contexts0-7 */
  844. WREG32(VM_INVALIDATE_REQUEST, 1);
  845. }
  846. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  847. {
  848. int i, r;
  849. if (rdev->gart.robj == NULL) {
  850. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  851. return -EINVAL;
  852. }
  853. r = radeon_gart_table_vram_pin(rdev);
  854. if (r)
  855. return r;
  856. radeon_gart_restore(rdev);
  857. /* Setup TLB control */
  858. WREG32(MC_VM_MX_L1_TLB_CNTL,
  859. (0xA << 7) |
  860. ENABLE_L1_TLB |
  861. ENABLE_L1_FRAGMENT_PROCESSING |
  862. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  863. ENABLE_ADVANCED_DRIVER_MODEL |
  864. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  865. /* Setup L2 cache */
  866. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  867. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  868. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  869. EFFECTIVE_L2_QUEUE_SIZE(7) |
  870. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  871. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  872. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  873. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  874. /* setup context0 */
  875. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  876. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  877. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  878. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  879. (u32)(rdev->dummy_page.addr >> 12));
  880. WREG32(VM_CONTEXT0_CNTL2, 0);
  881. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  882. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  883. WREG32(0x15D4, 0);
  884. WREG32(0x15D8, 0);
  885. WREG32(0x15DC, 0);
  886. /* empty context1-7 */
  887. for (i = 1; i < 8; i++) {
  888. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  889. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
  890. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  891. rdev->gart.table_addr >> 12);
  892. }
  893. /* enable context1-7 */
  894. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  895. (u32)(rdev->dummy_page.addr >> 12));
  896. WREG32(VM_CONTEXT1_CNTL2, 0);
  897. WREG32(VM_CONTEXT1_CNTL, 0);
  898. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  899. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  900. cayman_pcie_gart_tlb_flush(rdev);
  901. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  902. (unsigned)(rdev->mc.gtt_size >> 20),
  903. (unsigned long long)rdev->gart.table_addr);
  904. rdev->gart.ready = true;
  905. return 0;
  906. }
  907. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  908. {
  909. /* Disable all tables */
  910. WREG32(VM_CONTEXT0_CNTL, 0);
  911. WREG32(VM_CONTEXT1_CNTL, 0);
  912. /* Setup TLB control */
  913. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  914. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  915. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  916. /* Setup L2 cache */
  917. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  918. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  919. EFFECTIVE_L2_QUEUE_SIZE(7) |
  920. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  921. WREG32(VM_L2_CNTL2, 0);
  922. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  923. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  924. radeon_gart_table_vram_unpin(rdev);
  925. }
  926. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  927. {
  928. cayman_pcie_gart_disable(rdev);
  929. radeon_gart_table_vram_free(rdev);
  930. radeon_gart_fini(rdev);
  931. }
  932. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  933. int ring, u32 cp_int_cntl)
  934. {
  935. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  936. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  937. WREG32(CP_INT_CNTL, cp_int_cntl);
  938. }
  939. /*
  940. * CP.
  941. */
  942. void cayman_fence_ring_emit(struct radeon_device *rdev,
  943. struct radeon_fence *fence)
  944. {
  945. struct radeon_ring *ring = &rdev->ring[fence->ring];
  946. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  947. /* flush read cache over gart for this vmid */
  948. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  949. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  950. radeon_ring_write(ring, 0);
  951. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  952. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  953. radeon_ring_write(ring, 0xFFFFFFFF);
  954. radeon_ring_write(ring, 0);
  955. radeon_ring_write(ring, 10); /* poll interval */
  956. /* EVENT_WRITE_EOP - flush caches, send int */
  957. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  958. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  959. radeon_ring_write(ring, addr & 0xffffffff);
  960. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  961. radeon_ring_write(ring, fence->seq);
  962. radeon_ring_write(ring, 0);
  963. }
  964. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  965. {
  966. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  967. /* set to DX10/11 mode */
  968. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  969. radeon_ring_write(ring, 1);
  970. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  971. radeon_ring_write(ring,
  972. #ifdef __BIG_ENDIAN
  973. (2 << 0) |
  974. #endif
  975. (ib->gpu_addr & 0xFFFFFFFC));
  976. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  977. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  978. /* flush read cache over gart for this vmid */
  979. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  980. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  981. radeon_ring_write(ring, ib->vm_id);
  982. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  983. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  984. radeon_ring_write(ring, 0xFFFFFFFF);
  985. radeon_ring_write(ring, 0);
  986. radeon_ring_write(ring, 10); /* poll interval */
  987. }
  988. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  989. {
  990. if (enable)
  991. WREG32(CP_ME_CNTL, 0);
  992. else {
  993. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  994. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  995. WREG32(SCRATCH_UMSK, 0);
  996. }
  997. }
  998. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  999. {
  1000. const __be32 *fw_data;
  1001. int i;
  1002. if (!rdev->me_fw || !rdev->pfp_fw)
  1003. return -EINVAL;
  1004. cayman_cp_enable(rdev, false);
  1005. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1006. WREG32(CP_PFP_UCODE_ADDR, 0);
  1007. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1008. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1009. WREG32(CP_PFP_UCODE_ADDR, 0);
  1010. fw_data = (const __be32 *)rdev->me_fw->data;
  1011. WREG32(CP_ME_RAM_WADDR, 0);
  1012. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1013. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1014. WREG32(CP_PFP_UCODE_ADDR, 0);
  1015. WREG32(CP_ME_RAM_WADDR, 0);
  1016. WREG32(CP_ME_RAM_RADDR, 0);
  1017. return 0;
  1018. }
  1019. static int cayman_cp_start(struct radeon_device *rdev)
  1020. {
  1021. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1022. int r, i;
  1023. r = radeon_ring_lock(rdev, ring, 7);
  1024. if (r) {
  1025. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1026. return r;
  1027. }
  1028. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1029. radeon_ring_write(ring, 0x1);
  1030. radeon_ring_write(ring, 0x0);
  1031. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1032. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1033. radeon_ring_write(ring, 0);
  1034. radeon_ring_write(ring, 0);
  1035. radeon_ring_unlock_commit(rdev, ring);
  1036. cayman_cp_enable(rdev, true);
  1037. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1038. if (r) {
  1039. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1040. return r;
  1041. }
  1042. /* setup clear context state */
  1043. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1044. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1045. for (i = 0; i < cayman_default_size; i++)
  1046. radeon_ring_write(ring, cayman_default_state[i]);
  1047. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1048. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1049. /* set clear context state */
  1050. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1051. radeon_ring_write(ring, 0);
  1052. /* SQ_VTX_BASE_VTX_LOC */
  1053. radeon_ring_write(ring, 0xc0026f00);
  1054. radeon_ring_write(ring, 0x00000000);
  1055. radeon_ring_write(ring, 0x00000000);
  1056. radeon_ring_write(ring, 0x00000000);
  1057. /* Clear consts */
  1058. radeon_ring_write(ring, 0xc0036f00);
  1059. radeon_ring_write(ring, 0x00000bc4);
  1060. radeon_ring_write(ring, 0xffffffff);
  1061. radeon_ring_write(ring, 0xffffffff);
  1062. radeon_ring_write(ring, 0xffffffff);
  1063. radeon_ring_write(ring, 0xc0026900);
  1064. radeon_ring_write(ring, 0x00000316);
  1065. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1066. radeon_ring_write(ring, 0x00000010); /* */
  1067. radeon_ring_unlock_commit(rdev, ring);
  1068. /* XXX init other rings */
  1069. return 0;
  1070. }
  1071. static void cayman_cp_fini(struct radeon_device *rdev)
  1072. {
  1073. cayman_cp_enable(rdev, false);
  1074. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1075. }
  1076. int cayman_cp_resume(struct radeon_device *rdev)
  1077. {
  1078. struct radeon_ring *ring;
  1079. u32 tmp;
  1080. u32 rb_bufsz;
  1081. int r;
  1082. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1083. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1084. SOFT_RESET_PA |
  1085. SOFT_RESET_SH |
  1086. SOFT_RESET_VGT |
  1087. SOFT_RESET_SPI |
  1088. SOFT_RESET_SX));
  1089. RREG32(GRBM_SOFT_RESET);
  1090. mdelay(15);
  1091. WREG32(GRBM_SOFT_RESET, 0);
  1092. RREG32(GRBM_SOFT_RESET);
  1093. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1094. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1095. /* Set the write pointer delay */
  1096. WREG32(CP_RB_WPTR_DELAY, 0);
  1097. WREG32(CP_DEBUG, (1 << 27));
  1098. /* ring 0 - compute and gfx */
  1099. /* Set ring buffer size */
  1100. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1101. rb_bufsz = drm_order(ring->ring_size / 8);
  1102. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1103. #ifdef __BIG_ENDIAN
  1104. tmp |= BUF_SWAP_32BIT;
  1105. #endif
  1106. WREG32(CP_RB0_CNTL, tmp);
  1107. /* Initialize the ring buffer's read and write pointers */
  1108. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1109. ring->wptr = 0;
  1110. WREG32(CP_RB0_WPTR, ring->wptr);
  1111. /* set the wb address wether it's enabled or not */
  1112. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1113. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1114. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1115. if (rdev->wb.enabled)
  1116. WREG32(SCRATCH_UMSK, 0xff);
  1117. else {
  1118. tmp |= RB_NO_UPDATE;
  1119. WREG32(SCRATCH_UMSK, 0);
  1120. }
  1121. mdelay(1);
  1122. WREG32(CP_RB0_CNTL, tmp);
  1123. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1124. ring->rptr = RREG32(CP_RB0_RPTR);
  1125. /* ring1 - compute only */
  1126. /* Set ring buffer size */
  1127. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1128. rb_bufsz = drm_order(ring->ring_size / 8);
  1129. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1130. #ifdef __BIG_ENDIAN
  1131. tmp |= BUF_SWAP_32BIT;
  1132. #endif
  1133. WREG32(CP_RB1_CNTL, tmp);
  1134. /* Initialize the ring buffer's read and write pointers */
  1135. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1136. ring->wptr = 0;
  1137. WREG32(CP_RB1_WPTR, ring->wptr);
  1138. /* set the wb address wether it's enabled or not */
  1139. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1140. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1141. mdelay(1);
  1142. WREG32(CP_RB1_CNTL, tmp);
  1143. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1144. ring->rptr = RREG32(CP_RB1_RPTR);
  1145. /* ring2 - compute only */
  1146. /* Set ring buffer size */
  1147. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1148. rb_bufsz = drm_order(ring->ring_size / 8);
  1149. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1150. #ifdef __BIG_ENDIAN
  1151. tmp |= BUF_SWAP_32BIT;
  1152. #endif
  1153. WREG32(CP_RB2_CNTL, tmp);
  1154. /* Initialize the ring buffer's read and write pointers */
  1155. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1156. ring->wptr = 0;
  1157. WREG32(CP_RB2_WPTR, ring->wptr);
  1158. /* set the wb address wether it's enabled or not */
  1159. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1160. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1161. mdelay(1);
  1162. WREG32(CP_RB2_CNTL, tmp);
  1163. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1164. ring->rptr = RREG32(CP_RB2_RPTR);
  1165. /* start the rings */
  1166. cayman_cp_start(rdev);
  1167. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1168. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1169. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1170. /* this only test cp0 */
  1171. r = radeon_ring_test(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1172. if (r) {
  1173. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1174. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1175. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1176. return r;
  1177. }
  1178. return 0;
  1179. }
  1180. bool cayman_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1181. {
  1182. u32 srbm_status;
  1183. u32 grbm_status;
  1184. u32 grbm_status_se0, grbm_status_se1;
  1185. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1186. int r;
  1187. srbm_status = RREG32(SRBM_STATUS);
  1188. grbm_status = RREG32(GRBM_STATUS);
  1189. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1190. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1191. if (!(grbm_status & GUI_ACTIVE)) {
  1192. r100_gpu_lockup_update(lockup, ring);
  1193. return false;
  1194. }
  1195. /* force CP activities */
  1196. r = radeon_ring_lock(rdev, ring, 2);
  1197. if (!r) {
  1198. /* PACKET2 NOP */
  1199. radeon_ring_write(ring, 0x80000000);
  1200. radeon_ring_write(ring, 0x80000000);
  1201. radeon_ring_unlock_commit(rdev, ring);
  1202. }
  1203. /* XXX deal with CP0,1,2 */
  1204. ring->rptr = RREG32(ring->rptr_reg);
  1205. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  1206. }
  1207. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1208. {
  1209. struct evergreen_mc_save save;
  1210. u32 grbm_reset = 0;
  1211. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1212. return 0;
  1213. dev_info(rdev->dev, "GPU softreset \n");
  1214. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1215. RREG32(GRBM_STATUS));
  1216. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1217. RREG32(GRBM_STATUS_SE0));
  1218. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1219. RREG32(GRBM_STATUS_SE1));
  1220. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1221. RREG32(SRBM_STATUS));
  1222. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1223. RREG32(0x14F8));
  1224. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1225. RREG32(0x14D8));
  1226. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1227. RREG32(0x14FC));
  1228. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1229. RREG32(0x14DC));
  1230. evergreen_mc_stop(rdev, &save);
  1231. if (evergreen_mc_wait_for_idle(rdev)) {
  1232. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1233. }
  1234. /* Disable CP parsing/prefetching */
  1235. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1236. /* reset all the gfx blocks */
  1237. grbm_reset = (SOFT_RESET_CP |
  1238. SOFT_RESET_CB |
  1239. SOFT_RESET_DB |
  1240. SOFT_RESET_GDS |
  1241. SOFT_RESET_PA |
  1242. SOFT_RESET_SC |
  1243. SOFT_RESET_SPI |
  1244. SOFT_RESET_SH |
  1245. SOFT_RESET_SX |
  1246. SOFT_RESET_TC |
  1247. SOFT_RESET_TA |
  1248. SOFT_RESET_VGT |
  1249. SOFT_RESET_IA);
  1250. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1251. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1252. (void)RREG32(GRBM_SOFT_RESET);
  1253. udelay(50);
  1254. WREG32(GRBM_SOFT_RESET, 0);
  1255. (void)RREG32(GRBM_SOFT_RESET);
  1256. /* Wait a little for things to settle down */
  1257. udelay(50);
  1258. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1259. RREG32(GRBM_STATUS));
  1260. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1261. RREG32(GRBM_STATUS_SE0));
  1262. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1263. RREG32(GRBM_STATUS_SE1));
  1264. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1265. RREG32(SRBM_STATUS));
  1266. evergreen_mc_resume(rdev, &save);
  1267. return 0;
  1268. }
  1269. int cayman_asic_reset(struct radeon_device *rdev)
  1270. {
  1271. return cayman_gpu_soft_reset(rdev);
  1272. }
  1273. static int cayman_startup(struct radeon_device *rdev)
  1274. {
  1275. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1276. int r;
  1277. /* enable pcie gen2 link */
  1278. evergreen_pcie_gen2_enable(rdev);
  1279. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1280. r = ni_init_microcode(rdev);
  1281. if (r) {
  1282. DRM_ERROR("Failed to load firmware!\n");
  1283. return r;
  1284. }
  1285. }
  1286. r = ni_mc_load_microcode(rdev);
  1287. if (r) {
  1288. DRM_ERROR("Failed to load MC firmware!\n");
  1289. return r;
  1290. }
  1291. r = r600_vram_scratch_init(rdev);
  1292. if (r)
  1293. return r;
  1294. evergreen_mc_program(rdev);
  1295. r = cayman_pcie_gart_enable(rdev);
  1296. if (r)
  1297. return r;
  1298. cayman_gpu_init(rdev);
  1299. r = evergreen_blit_init(rdev);
  1300. if (r) {
  1301. r600_blit_fini(rdev);
  1302. rdev->asic->copy = NULL;
  1303. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1304. }
  1305. /* allocate wb buffer */
  1306. r = radeon_wb_init(rdev);
  1307. if (r)
  1308. return r;
  1309. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1310. if (r) {
  1311. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1312. return r;
  1313. }
  1314. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1315. if (r) {
  1316. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1317. return r;
  1318. }
  1319. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1320. if (r) {
  1321. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1322. return r;
  1323. }
  1324. /* Enable IRQ */
  1325. r = r600_irq_init(rdev);
  1326. if (r) {
  1327. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1328. radeon_irq_kms_fini(rdev);
  1329. return r;
  1330. }
  1331. evergreen_irq_set(rdev);
  1332. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1333. CP_RB0_RPTR, CP_RB0_WPTR,
  1334. 0, 0xfffff, RADEON_CP_PACKET2);
  1335. if (r)
  1336. return r;
  1337. r = cayman_cp_load_microcode(rdev);
  1338. if (r)
  1339. return r;
  1340. r = cayman_cp_resume(rdev);
  1341. if (r)
  1342. return r;
  1343. r = radeon_ib_pool_start(rdev);
  1344. if (r)
  1345. return r;
  1346. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1347. if (r) {
  1348. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1349. rdev->accel_working = false;
  1350. return r;
  1351. }
  1352. r = radeon_vm_manager_start(rdev);
  1353. if (r)
  1354. return r;
  1355. return 0;
  1356. }
  1357. int cayman_resume(struct radeon_device *rdev)
  1358. {
  1359. int r;
  1360. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1361. * posting will perform necessary task to bring back GPU into good
  1362. * shape.
  1363. */
  1364. /* post card */
  1365. atom_asic_init(rdev->mode_info.atom_context);
  1366. rdev->accel_working = true;
  1367. r = cayman_startup(rdev);
  1368. if (r) {
  1369. DRM_ERROR("cayman startup failed on resume\n");
  1370. return r;
  1371. }
  1372. return r;
  1373. }
  1374. int cayman_suspend(struct radeon_device *rdev)
  1375. {
  1376. /* FIXME: we should wait for ring to be empty */
  1377. radeon_ib_pool_suspend(rdev);
  1378. radeon_vm_manager_suspend(rdev);
  1379. r600_blit_suspend(rdev);
  1380. cayman_cp_enable(rdev, false);
  1381. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1382. evergreen_irq_suspend(rdev);
  1383. radeon_wb_disable(rdev);
  1384. cayman_pcie_gart_disable(rdev);
  1385. return 0;
  1386. }
  1387. /* Plan is to move initialization in that function and use
  1388. * helper function so that radeon_device_init pretty much
  1389. * do nothing more than calling asic specific function. This
  1390. * should also allow to remove a bunch of callback function
  1391. * like vram_info.
  1392. */
  1393. int cayman_init(struct radeon_device *rdev)
  1394. {
  1395. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1396. int r;
  1397. /* This don't do much */
  1398. r = radeon_gem_init(rdev);
  1399. if (r)
  1400. return r;
  1401. /* Read BIOS */
  1402. if (!radeon_get_bios(rdev)) {
  1403. if (ASIC_IS_AVIVO(rdev))
  1404. return -EINVAL;
  1405. }
  1406. /* Must be an ATOMBIOS */
  1407. if (!rdev->is_atom_bios) {
  1408. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1409. return -EINVAL;
  1410. }
  1411. r = radeon_atombios_init(rdev);
  1412. if (r)
  1413. return r;
  1414. /* Post card if necessary */
  1415. if (!radeon_card_posted(rdev)) {
  1416. if (!rdev->bios) {
  1417. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1418. return -EINVAL;
  1419. }
  1420. DRM_INFO("GPU not posted. posting now...\n");
  1421. atom_asic_init(rdev->mode_info.atom_context);
  1422. }
  1423. /* Initialize scratch registers */
  1424. r600_scratch_init(rdev);
  1425. /* Initialize surface registers */
  1426. radeon_surface_init(rdev);
  1427. /* Initialize clocks */
  1428. radeon_get_clock_info(rdev->ddev);
  1429. /* Fence driver */
  1430. r = radeon_fence_driver_init(rdev);
  1431. if (r)
  1432. return r;
  1433. /* initialize memory controller */
  1434. r = evergreen_mc_init(rdev);
  1435. if (r)
  1436. return r;
  1437. /* Memory manager */
  1438. r = radeon_bo_init(rdev);
  1439. if (r)
  1440. return r;
  1441. r = radeon_irq_kms_init(rdev);
  1442. if (r)
  1443. return r;
  1444. ring->ring_obj = NULL;
  1445. r600_ring_init(rdev, ring, 1024 * 1024);
  1446. rdev->ih.ring_obj = NULL;
  1447. r600_ih_ring_init(rdev, 64 * 1024);
  1448. r = r600_pcie_gart_init(rdev);
  1449. if (r)
  1450. return r;
  1451. r = radeon_ib_pool_init(rdev);
  1452. rdev->accel_working = true;
  1453. if (r) {
  1454. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1455. rdev->accel_working = false;
  1456. }
  1457. r = radeon_vm_manager_init(rdev);
  1458. if (r) {
  1459. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1460. }
  1461. r = cayman_startup(rdev);
  1462. if (r) {
  1463. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1464. cayman_cp_fini(rdev);
  1465. r600_irq_fini(rdev);
  1466. radeon_wb_fini(rdev);
  1467. r100_ib_fini(rdev);
  1468. radeon_vm_manager_fini(rdev);
  1469. radeon_irq_kms_fini(rdev);
  1470. cayman_pcie_gart_fini(rdev);
  1471. rdev->accel_working = false;
  1472. }
  1473. /* Don't start up if the MC ucode is missing.
  1474. * The default clocks and voltages before the MC ucode
  1475. * is loaded are not suffient for advanced operations.
  1476. */
  1477. if (!rdev->mc_fw) {
  1478. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1479. return -EINVAL;
  1480. }
  1481. return 0;
  1482. }
  1483. void cayman_fini(struct radeon_device *rdev)
  1484. {
  1485. r600_blit_fini(rdev);
  1486. cayman_cp_fini(rdev);
  1487. r600_irq_fini(rdev);
  1488. radeon_wb_fini(rdev);
  1489. radeon_vm_manager_fini(rdev);
  1490. r100_ib_fini(rdev);
  1491. radeon_irq_kms_fini(rdev);
  1492. cayman_pcie_gart_fini(rdev);
  1493. r600_vram_scratch_fini(rdev);
  1494. radeon_gem_fini(rdev);
  1495. radeon_semaphore_driver_fini(rdev);
  1496. radeon_fence_driver_fini(rdev);
  1497. radeon_bo_fini(rdev);
  1498. radeon_atombios_fini(rdev);
  1499. kfree(rdev->bios);
  1500. rdev->bios = NULL;
  1501. }
  1502. /*
  1503. * vm
  1504. */
  1505. int cayman_vm_init(struct radeon_device *rdev)
  1506. {
  1507. /* number of VMs */
  1508. rdev->vm_manager.nvm = 8;
  1509. /* base offset of vram pages */
  1510. rdev->vm_manager.vram_base_offset = 0;
  1511. return 0;
  1512. }
  1513. void cayman_vm_fini(struct radeon_device *rdev)
  1514. {
  1515. }
  1516. int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  1517. {
  1518. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (id << 2), 0);
  1519. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (id << 2), vm->last_pfn);
  1520. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  1521. /* flush hdp cache */
  1522. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1523. /* bits 0-7 are the VM contexts0-7 */
  1524. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  1525. return 0;
  1526. }
  1527. void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  1528. {
  1529. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0);
  1530. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0);
  1531. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  1532. /* flush hdp cache */
  1533. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1534. /* bits 0-7 are the VM contexts0-7 */
  1535. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1536. }
  1537. void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  1538. {
  1539. if (vm->id == -1)
  1540. return;
  1541. /* flush hdp cache */
  1542. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1543. /* bits 0-7 are the VM contexts0-7 */
  1544. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1545. }
  1546. #define R600_PTE_VALID (1 << 0)
  1547. #define R600_PTE_SYSTEM (1 << 1)
  1548. #define R600_PTE_SNOOPED (1 << 2)
  1549. #define R600_PTE_READABLE (1 << 5)
  1550. #define R600_PTE_WRITEABLE (1 << 6)
  1551. uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
  1552. struct radeon_vm *vm,
  1553. uint32_t flags)
  1554. {
  1555. uint32_t r600_flags = 0;
  1556. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
  1557. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1558. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1559. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1560. r600_flags |= R600_PTE_SYSTEM;
  1561. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1562. }
  1563. return r600_flags;
  1564. }
  1565. void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
  1566. unsigned pfn, uint64_t addr, uint32_t flags)
  1567. {
  1568. void __iomem *ptr = (void *)vm->pt;
  1569. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  1570. addr |= flags;
  1571. writeq(addr, ptr + (pfn * 8));
  1572. }