vmxnet3_drv.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static atomic_t devices_found;
  41. static int enable_mq = 1;
  42. static int irq_share_mode;
  43. static void
  44. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  45. /*
  46. * Enable/Disable the given intr
  47. */
  48. static void
  49. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  52. }
  53. static void
  54. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  55. {
  56. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  57. }
  58. /*
  59. * Enable/Disable all intrs used by the device
  60. */
  61. static void
  62. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  63. {
  64. int i;
  65. for (i = 0; i < adapter->intr.num_intrs; i++)
  66. vmxnet3_enable_intr(adapter, i);
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. }
  70. static void
  71. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  72. {
  73. int i;
  74. adapter->shared->devRead.intrConf.intrCtrl |=
  75. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  76. for (i = 0; i < adapter->intr.num_intrs; i++)
  77. vmxnet3_disable_intr(adapter, i);
  78. }
  79. static void
  80. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  81. {
  82. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  83. }
  84. static bool
  85. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. return tq->stopped;
  88. }
  89. static void
  90. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  91. {
  92. tq->stopped = false;
  93. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  94. }
  95. static void
  96. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. tq->stopped = false;
  99. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  100. }
  101. static void
  102. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  103. {
  104. tq->stopped = true;
  105. tq->num_stop++;
  106. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  107. }
  108. /*
  109. * Check the link state. This may start or stop the tx queue.
  110. */
  111. static void
  112. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  113. {
  114. u32 ret;
  115. int i;
  116. unsigned long flags;
  117. spin_lock_irqsave(&adapter->cmd_lock, flags);
  118. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  119. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  120. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  121. adapter->link_speed = ret >> 16;
  122. if (ret & 1) { /* Link is up. */
  123. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  124. adapter->link_speed);
  125. if (!netif_carrier_ok(adapter->netdev))
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. netdev_info(adapter->netdev, "NIC Link is Down\n");
  134. if (netif_carrier_ok(adapter->netdev))
  135. netif_carrier_off(adapter->netdev);
  136. if (affectTxQueue) {
  137. for (i = 0; i < adapter->num_tx_queues; i++)
  138. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  139. }
  140. }
  141. }
  142. static void
  143. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  144. {
  145. int i;
  146. unsigned long flags;
  147. u32 events = le32_to_cpu(adapter->shared->ecr);
  148. if (!events)
  149. return;
  150. vmxnet3_ack_events(adapter, events);
  151. /* Check if link state has changed */
  152. if (events & VMXNET3_ECR_LINK)
  153. vmxnet3_check_link(adapter, true);
  154. /* Check if there is an error on xmit/recv queues */
  155. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  156. spin_lock_irqsave(&adapter->cmd_lock, flags);
  157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  158. VMXNET3_CMD_GET_QUEUE_STATUS);
  159. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  160. for (i = 0; i < adapter->num_tx_queues; i++)
  161. if (adapter->tqd_start[i].status.stopped)
  162. dev_err(&adapter->netdev->dev,
  163. "%s: tq[%d] error 0x%x\n",
  164. adapter->netdev->name, i, le32_to_cpu(
  165. adapter->tqd_start[i].status.error));
  166. for (i = 0; i < adapter->num_rx_queues; i++)
  167. if (adapter->rqd_start[i].status.stopped)
  168. dev_err(&adapter->netdev->dev,
  169. "%s: rq[%d] error 0x%x\n",
  170. adapter->netdev->name, i,
  171. adapter->rqd_start[i].status.error);
  172. schedule_work(&adapter->work);
  173. }
  174. }
  175. #ifdef __BIG_ENDIAN_BITFIELD
  176. /*
  177. * The device expects the bitfields in shared structures to be written in
  178. * little endian. When CPU is big endian, the following routines are used to
  179. * correctly read and write into ABI.
  180. * The general technique used here is : double word bitfields are defined in
  181. * opposite order for big endian architecture. Then before reading them in
  182. * driver the complete double word is translated using le32_to_cpu. Similarly
  183. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  184. * double words into required format.
  185. * In order to avoid touching bits in shared structure more than once, temporary
  186. * descriptors are used. These are passed as srcDesc to following functions.
  187. */
  188. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  189. struct Vmxnet3_RxDesc *dstDesc)
  190. {
  191. u32 *src = (u32 *)srcDesc + 2;
  192. u32 *dst = (u32 *)dstDesc + 2;
  193. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  194. *dst = le32_to_cpu(*src);
  195. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  196. }
  197. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  198. struct Vmxnet3_TxDesc *dstDesc)
  199. {
  200. int i;
  201. u32 *src = (u32 *)(srcDesc + 1);
  202. u32 *dst = (u32 *)(dstDesc + 1);
  203. /* Working backwards so that the gen bit is set at the end. */
  204. for (i = 2; i > 0; i--) {
  205. src--;
  206. dst--;
  207. *dst = cpu_to_le32(*src);
  208. }
  209. }
  210. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  211. struct Vmxnet3_RxCompDesc *dstDesc)
  212. {
  213. int i = 0;
  214. u32 *src = (u32 *)srcDesc;
  215. u32 *dst = (u32 *)dstDesc;
  216. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  217. *dst = le32_to_cpu(*src);
  218. src++;
  219. dst++;
  220. }
  221. }
  222. /* Used to read bitfield values from double words. */
  223. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  224. {
  225. u32 temp = le32_to_cpu(*bitfield);
  226. u32 mask = ((1 << size) - 1) << pos;
  227. temp &= mask;
  228. temp >>= pos;
  229. return temp;
  230. }
  231. #endif /* __BIG_ENDIAN_BITFIELD */
  232. #ifdef __BIG_ENDIAN_BITFIELD
  233. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  234. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  235. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  236. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  237. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  238. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  239. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  240. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  241. VMXNET3_TCD_GEN_SIZE)
  242. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  243. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  244. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  245. (dstrcd) = (tmp); \
  246. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  247. } while (0)
  248. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  249. (dstrxd) = (tmp); \
  250. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  251. } while (0)
  252. #else
  253. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  254. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  255. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  256. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  257. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  258. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  259. #endif /* __BIG_ENDIAN_BITFIELD */
  260. static void
  261. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  262. struct pci_dev *pdev)
  263. {
  264. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  265. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  266. PCI_DMA_TODEVICE);
  267. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  268. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  269. PCI_DMA_TODEVICE);
  270. else
  271. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  272. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  273. }
  274. static int
  275. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  276. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  277. {
  278. struct sk_buff *skb;
  279. int entries = 0;
  280. /* no out of order completion */
  281. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  282. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  283. skb = tq->buf_info[eop_idx].skb;
  284. BUG_ON(skb == NULL);
  285. tq->buf_info[eop_idx].skb = NULL;
  286. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  287. while (tq->tx_ring.next2comp != eop_idx) {
  288. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  289. pdev);
  290. /* update next2comp w/o tx_lock. Since we are marking more,
  291. * instead of less, tx ring entries avail, the worst case is
  292. * that the tx routine incorrectly re-queues a pkt due to
  293. * insufficient tx ring entries.
  294. */
  295. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  296. entries++;
  297. }
  298. dev_kfree_skb_any(skb);
  299. return entries;
  300. }
  301. static int
  302. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  303. struct vmxnet3_adapter *adapter)
  304. {
  305. int completed = 0;
  306. union Vmxnet3_GenericDesc *gdesc;
  307. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  308. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  309. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  310. &gdesc->tcd), tq, adapter->pdev,
  311. adapter);
  312. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  313. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  314. }
  315. if (completed) {
  316. spin_lock(&tq->tx_lock);
  317. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  318. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  319. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  320. netif_carrier_ok(adapter->netdev))) {
  321. vmxnet3_tq_wake(tq, adapter);
  322. }
  323. spin_unlock(&tq->tx_lock);
  324. }
  325. return completed;
  326. }
  327. static void
  328. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  329. struct vmxnet3_adapter *adapter)
  330. {
  331. int i;
  332. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  333. struct vmxnet3_tx_buf_info *tbi;
  334. tbi = tq->buf_info + tq->tx_ring.next2comp;
  335. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  336. if (tbi->skb) {
  337. dev_kfree_skb_any(tbi->skb);
  338. tbi->skb = NULL;
  339. }
  340. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  341. }
  342. /* sanity check, verify all buffers are indeed unmapped and freed */
  343. for (i = 0; i < tq->tx_ring.size; i++) {
  344. BUG_ON(tq->buf_info[i].skb != NULL ||
  345. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  346. }
  347. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  348. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  349. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  350. tq->comp_ring.next2proc = 0;
  351. }
  352. static void
  353. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  354. struct vmxnet3_adapter *adapter)
  355. {
  356. if (tq->tx_ring.base) {
  357. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  358. sizeof(struct Vmxnet3_TxDesc),
  359. tq->tx_ring.base, tq->tx_ring.basePA);
  360. tq->tx_ring.base = NULL;
  361. }
  362. if (tq->data_ring.base) {
  363. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  364. sizeof(struct Vmxnet3_TxDataDesc),
  365. tq->data_ring.base, tq->data_ring.basePA);
  366. tq->data_ring.base = NULL;
  367. }
  368. if (tq->comp_ring.base) {
  369. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  370. sizeof(struct Vmxnet3_TxCompDesc),
  371. tq->comp_ring.base, tq->comp_ring.basePA);
  372. tq->comp_ring.base = NULL;
  373. }
  374. kfree(tq->buf_info);
  375. tq->buf_info = NULL;
  376. }
  377. /* Destroy all tx queues */
  378. void
  379. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  380. {
  381. int i;
  382. for (i = 0; i < adapter->num_tx_queues; i++)
  383. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  384. }
  385. static void
  386. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  387. struct vmxnet3_adapter *adapter)
  388. {
  389. int i;
  390. /* reset the tx ring contents to 0 and reset the tx ring states */
  391. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  392. sizeof(struct Vmxnet3_TxDesc));
  393. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  394. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  395. memset(tq->data_ring.base, 0, tq->data_ring.size *
  396. sizeof(struct Vmxnet3_TxDataDesc));
  397. /* reset the tx comp ring contents to 0 and reset comp ring states */
  398. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  399. sizeof(struct Vmxnet3_TxCompDesc));
  400. tq->comp_ring.next2proc = 0;
  401. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  402. /* reset the bookkeeping data */
  403. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  404. for (i = 0; i < tq->tx_ring.size; i++)
  405. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  406. /* stats are not reset */
  407. }
  408. static int
  409. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  410. struct vmxnet3_adapter *adapter)
  411. {
  412. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  413. tq->comp_ring.base || tq->buf_info);
  414. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  415. * sizeof(struct Vmxnet3_TxDesc),
  416. &tq->tx_ring.basePA);
  417. if (!tq->tx_ring.base) {
  418. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  419. goto err;
  420. }
  421. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  422. tq->data_ring.size *
  423. sizeof(struct Vmxnet3_TxDataDesc),
  424. &tq->data_ring.basePA);
  425. if (!tq->data_ring.base) {
  426. netdev_err(adapter->netdev, "failed to allocate data ring\n");
  427. goto err;
  428. }
  429. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  430. tq->comp_ring.size *
  431. sizeof(struct Vmxnet3_TxCompDesc),
  432. &tq->comp_ring.basePA);
  433. if (!tq->comp_ring.base) {
  434. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  435. goto err;
  436. }
  437. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  438. GFP_KERNEL);
  439. if (!tq->buf_info)
  440. goto err;
  441. return 0;
  442. err:
  443. vmxnet3_tq_destroy(tq, adapter);
  444. return -ENOMEM;
  445. }
  446. static void
  447. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  448. {
  449. int i;
  450. for (i = 0; i < adapter->num_tx_queues; i++)
  451. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  452. }
  453. /*
  454. * starting from ring->next2fill, allocate rx buffers for the given ring
  455. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  456. * are allocated or allocation fails
  457. */
  458. static int
  459. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  460. int num_to_alloc, struct vmxnet3_adapter *adapter)
  461. {
  462. int num_allocated = 0;
  463. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  464. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  465. u32 val;
  466. while (num_allocated <= num_to_alloc) {
  467. struct vmxnet3_rx_buf_info *rbi;
  468. union Vmxnet3_GenericDesc *gd;
  469. rbi = rbi_base + ring->next2fill;
  470. gd = ring->base + ring->next2fill;
  471. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  472. if (rbi->skb == NULL) {
  473. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  474. rbi->len,
  475. GFP_KERNEL);
  476. if (unlikely(rbi->skb == NULL)) {
  477. rq->stats.rx_buf_alloc_failure++;
  478. break;
  479. }
  480. rbi->dma_addr = pci_map_single(adapter->pdev,
  481. rbi->skb->data, rbi->len,
  482. PCI_DMA_FROMDEVICE);
  483. } else {
  484. /* rx buffer skipped by the device */
  485. }
  486. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  487. } else {
  488. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  489. rbi->len != PAGE_SIZE);
  490. if (rbi->page == NULL) {
  491. rbi->page = alloc_page(GFP_ATOMIC);
  492. if (unlikely(rbi->page == NULL)) {
  493. rq->stats.rx_buf_alloc_failure++;
  494. break;
  495. }
  496. rbi->dma_addr = pci_map_page(adapter->pdev,
  497. rbi->page, 0, PAGE_SIZE,
  498. PCI_DMA_FROMDEVICE);
  499. } else {
  500. /* rx buffers skipped by the device */
  501. }
  502. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  503. }
  504. BUG_ON(rbi->dma_addr == 0);
  505. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  506. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  507. | val | rbi->len);
  508. /* Fill the last buffer but dont mark it ready, or else the
  509. * device will think that the queue is full */
  510. if (num_allocated == num_to_alloc)
  511. break;
  512. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  513. num_allocated++;
  514. vmxnet3_cmd_ring_adv_next2fill(ring);
  515. }
  516. netdev_dbg(adapter->netdev,
  517. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  518. num_allocated, ring->next2fill, ring->next2comp);
  519. /* so that the device can distinguish a full ring and an empty ring */
  520. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  521. return num_allocated;
  522. }
  523. static void
  524. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  525. struct vmxnet3_rx_buf_info *rbi)
  526. {
  527. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  528. skb_shinfo(skb)->nr_frags;
  529. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  530. __skb_frag_set_page(frag, rbi->page);
  531. frag->page_offset = 0;
  532. skb_frag_size_set(frag, rcd->len);
  533. skb->data_len += rcd->len;
  534. skb->truesize += PAGE_SIZE;
  535. skb_shinfo(skb)->nr_frags++;
  536. }
  537. static void
  538. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  539. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  540. struct vmxnet3_adapter *adapter)
  541. {
  542. u32 dw2, len;
  543. unsigned long buf_offset;
  544. int i;
  545. union Vmxnet3_GenericDesc *gdesc;
  546. struct vmxnet3_tx_buf_info *tbi = NULL;
  547. BUG_ON(ctx->copy_size > skb_headlen(skb));
  548. /* use the previous gen bit for the SOP desc */
  549. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  550. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  551. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  552. /* no need to map the buffer if headers are copied */
  553. if (ctx->copy_size) {
  554. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  555. tq->tx_ring.next2fill *
  556. sizeof(struct Vmxnet3_TxDataDesc));
  557. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  558. ctx->sop_txd->dword[3] = 0;
  559. tbi = tq->buf_info + tq->tx_ring.next2fill;
  560. tbi->map_type = VMXNET3_MAP_NONE;
  561. netdev_dbg(adapter->netdev,
  562. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  563. tq->tx_ring.next2fill,
  564. le64_to_cpu(ctx->sop_txd->txd.addr),
  565. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  566. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  567. /* use the right gen for non-SOP desc */
  568. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  569. }
  570. /* linear part can use multiple tx desc if it's big */
  571. len = skb_headlen(skb) - ctx->copy_size;
  572. buf_offset = ctx->copy_size;
  573. while (len) {
  574. u32 buf_size;
  575. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  576. buf_size = len;
  577. dw2 |= len;
  578. } else {
  579. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  580. /* spec says that for TxDesc.len, 0 == 2^14 */
  581. }
  582. tbi = tq->buf_info + tq->tx_ring.next2fill;
  583. tbi->map_type = VMXNET3_MAP_SINGLE;
  584. tbi->dma_addr = pci_map_single(adapter->pdev,
  585. skb->data + buf_offset, buf_size,
  586. PCI_DMA_TODEVICE);
  587. tbi->len = buf_size;
  588. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  589. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  590. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  591. gdesc->dword[2] = cpu_to_le32(dw2);
  592. gdesc->dword[3] = 0;
  593. netdev_dbg(adapter->netdev,
  594. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  595. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  596. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  597. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  598. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  599. len -= buf_size;
  600. buf_offset += buf_size;
  601. }
  602. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  603. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  604. u32 buf_size;
  605. buf_offset = 0;
  606. len = skb_frag_size(frag);
  607. while (len) {
  608. tbi = tq->buf_info + tq->tx_ring.next2fill;
  609. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  610. buf_size = len;
  611. dw2 |= len;
  612. } else {
  613. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  614. /* spec says that for TxDesc.len, 0 == 2^14 */
  615. }
  616. tbi->map_type = VMXNET3_MAP_PAGE;
  617. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  618. buf_offset, buf_size,
  619. DMA_TO_DEVICE);
  620. tbi->len = buf_size;
  621. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  622. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  623. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  624. gdesc->dword[2] = cpu_to_le32(dw2);
  625. gdesc->dword[3] = 0;
  626. netdev_dbg(adapter->netdev,
  627. "txd[%u]: 0x%llu %u %u\n",
  628. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  629. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  630. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  631. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  632. len -= buf_size;
  633. buf_offset += buf_size;
  634. }
  635. }
  636. ctx->eop_txd = gdesc;
  637. /* set the last buf_info for the pkt */
  638. tbi->skb = skb;
  639. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  640. }
  641. /* Init all tx queues */
  642. static void
  643. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  644. {
  645. int i;
  646. for (i = 0; i < adapter->num_tx_queues; i++)
  647. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  648. }
  649. /*
  650. * parse and copy relevant protocol headers:
  651. * For a tso pkt, relevant headers are L2/3/4 including options
  652. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  653. * if it's a TCP/UDP pkt
  654. *
  655. * Returns:
  656. * -1: error happens during parsing
  657. * 0: protocol headers parsed, but too big to be copied
  658. * 1: protocol headers parsed and copied
  659. *
  660. * Other effects:
  661. * 1. related *ctx fields are updated.
  662. * 2. ctx->copy_size is # of bytes copied
  663. * 3. the portion copied is guaranteed to be in the linear part
  664. *
  665. */
  666. static int
  667. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  668. struct vmxnet3_tx_ctx *ctx,
  669. struct vmxnet3_adapter *adapter)
  670. {
  671. struct Vmxnet3_TxDataDesc *tdd;
  672. if (ctx->mss) { /* TSO */
  673. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  674. ctx->l4_hdr_size = tcp_hdrlen(skb);
  675. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  676. } else {
  677. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  678. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  679. if (ctx->ipv4) {
  680. const struct iphdr *iph = ip_hdr(skb);
  681. if (iph->protocol == IPPROTO_TCP)
  682. ctx->l4_hdr_size = tcp_hdrlen(skb);
  683. else if (iph->protocol == IPPROTO_UDP)
  684. ctx->l4_hdr_size = sizeof(struct udphdr);
  685. else
  686. ctx->l4_hdr_size = 0;
  687. } else {
  688. /* for simplicity, don't copy L4 headers */
  689. ctx->l4_hdr_size = 0;
  690. }
  691. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  692. ctx->l4_hdr_size, skb->len);
  693. } else {
  694. ctx->eth_ip_hdr_size = 0;
  695. ctx->l4_hdr_size = 0;
  696. /* copy as much as allowed */
  697. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  698. , skb_headlen(skb));
  699. }
  700. /* make sure headers are accessible directly */
  701. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  702. goto err;
  703. }
  704. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  705. tq->stats.oversized_hdr++;
  706. ctx->copy_size = 0;
  707. return 0;
  708. }
  709. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  710. memcpy(tdd->data, skb->data, ctx->copy_size);
  711. netdev_dbg(adapter->netdev,
  712. "copy %u bytes to dataRing[%u]\n",
  713. ctx->copy_size, tq->tx_ring.next2fill);
  714. return 1;
  715. err:
  716. return -1;
  717. }
  718. static void
  719. vmxnet3_prepare_tso(struct sk_buff *skb,
  720. struct vmxnet3_tx_ctx *ctx)
  721. {
  722. struct tcphdr *tcph = tcp_hdr(skb);
  723. if (ctx->ipv4) {
  724. struct iphdr *iph = ip_hdr(skb);
  725. iph->check = 0;
  726. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  727. IPPROTO_TCP, 0);
  728. } else {
  729. struct ipv6hdr *iph = ipv6_hdr(skb);
  730. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  731. IPPROTO_TCP, 0);
  732. }
  733. }
  734. static int txd_estimate(const struct sk_buff *skb)
  735. {
  736. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  737. int i;
  738. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  739. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  740. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  741. }
  742. return count;
  743. }
  744. /*
  745. * Transmits a pkt thru a given tq
  746. * Returns:
  747. * NETDEV_TX_OK: descriptors are setup successfully
  748. * NETDEV_TX_OK: error occurred, the pkt is dropped
  749. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  750. *
  751. * Side-effects:
  752. * 1. tx ring may be changed
  753. * 2. tq stats may be updated accordingly
  754. * 3. shared->txNumDeferred may be updated
  755. */
  756. static int
  757. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  758. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  759. {
  760. int ret;
  761. u32 count;
  762. unsigned long flags;
  763. struct vmxnet3_tx_ctx ctx;
  764. union Vmxnet3_GenericDesc *gdesc;
  765. #ifdef __BIG_ENDIAN_BITFIELD
  766. /* Use temporary descriptor to avoid touching bits multiple times */
  767. union Vmxnet3_GenericDesc tempTxDesc;
  768. #endif
  769. count = txd_estimate(skb);
  770. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  771. ctx.mss = skb_shinfo(skb)->gso_size;
  772. if (ctx.mss) {
  773. if (skb_header_cloned(skb)) {
  774. if (unlikely(pskb_expand_head(skb, 0, 0,
  775. GFP_ATOMIC) != 0)) {
  776. tq->stats.drop_tso++;
  777. goto drop_pkt;
  778. }
  779. tq->stats.copy_skb_header++;
  780. }
  781. vmxnet3_prepare_tso(skb, &ctx);
  782. } else {
  783. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  784. /* non-tso pkts must not use more than
  785. * VMXNET3_MAX_TXD_PER_PKT entries
  786. */
  787. if (skb_linearize(skb) != 0) {
  788. tq->stats.drop_too_many_frags++;
  789. goto drop_pkt;
  790. }
  791. tq->stats.linearized++;
  792. /* recalculate the # of descriptors to use */
  793. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  794. }
  795. }
  796. spin_lock_irqsave(&tq->tx_lock, flags);
  797. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  798. tq->stats.tx_ring_full++;
  799. netdev_dbg(adapter->netdev,
  800. "tx queue stopped on %s, next2comp %u"
  801. " next2fill %u\n", adapter->netdev->name,
  802. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  803. vmxnet3_tq_stop(tq, adapter);
  804. spin_unlock_irqrestore(&tq->tx_lock, flags);
  805. return NETDEV_TX_BUSY;
  806. }
  807. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  808. if (ret >= 0) {
  809. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  810. /* hdrs parsed, check against other limits */
  811. if (ctx.mss) {
  812. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  813. VMXNET3_MAX_TX_BUF_SIZE)) {
  814. goto hdr_too_big;
  815. }
  816. } else {
  817. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  818. if (unlikely(ctx.eth_ip_hdr_size +
  819. skb->csum_offset >
  820. VMXNET3_MAX_CSUM_OFFSET)) {
  821. goto hdr_too_big;
  822. }
  823. }
  824. }
  825. } else {
  826. tq->stats.drop_hdr_inspect_err++;
  827. goto unlock_drop_pkt;
  828. }
  829. /* fill tx descs related to addr & len */
  830. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  831. /* setup the EOP desc */
  832. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  833. /* setup the SOP desc */
  834. #ifdef __BIG_ENDIAN_BITFIELD
  835. gdesc = &tempTxDesc;
  836. gdesc->dword[2] = ctx.sop_txd->dword[2];
  837. gdesc->dword[3] = ctx.sop_txd->dword[3];
  838. #else
  839. gdesc = ctx.sop_txd;
  840. #endif
  841. if (ctx.mss) {
  842. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  843. gdesc->txd.om = VMXNET3_OM_TSO;
  844. gdesc->txd.msscof = ctx.mss;
  845. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  846. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  847. } else {
  848. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  849. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  850. gdesc->txd.om = VMXNET3_OM_CSUM;
  851. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  852. skb->csum_offset;
  853. } else {
  854. gdesc->txd.om = 0;
  855. gdesc->txd.msscof = 0;
  856. }
  857. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  858. }
  859. if (vlan_tx_tag_present(skb)) {
  860. gdesc->txd.ti = 1;
  861. gdesc->txd.tci = vlan_tx_tag_get(skb);
  862. }
  863. /* finally flips the GEN bit of the SOP desc. */
  864. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  865. VMXNET3_TXD_GEN);
  866. #ifdef __BIG_ENDIAN_BITFIELD
  867. /* Finished updating in bitfields of Tx Desc, so write them in original
  868. * place.
  869. */
  870. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  871. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  872. gdesc = ctx.sop_txd;
  873. #endif
  874. netdev_dbg(adapter->netdev,
  875. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  876. (u32)(ctx.sop_txd -
  877. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  878. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  879. spin_unlock_irqrestore(&tq->tx_lock, flags);
  880. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  881. le32_to_cpu(tq->shared->txThreshold)) {
  882. tq->shared->txNumDeferred = 0;
  883. VMXNET3_WRITE_BAR0_REG(adapter,
  884. VMXNET3_REG_TXPROD + tq->qid * 8,
  885. tq->tx_ring.next2fill);
  886. }
  887. return NETDEV_TX_OK;
  888. hdr_too_big:
  889. tq->stats.drop_oversized_hdr++;
  890. unlock_drop_pkt:
  891. spin_unlock_irqrestore(&tq->tx_lock, flags);
  892. drop_pkt:
  893. tq->stats.drop_total++;
  894. dev_kfree_skb(skb);
  895. return NETDEV_TX_OK;
  896. }
  897. static netdev_tx_t
  898. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  899. {
  900. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  901. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  902. return vmxnet3_tq_xmit(skb,
  903. &adapter->tx_queue[skb->queue_mapping],
  904. adapter, netdev);
  905. }
  906. static void
  907. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  908. struct sk_buff *skb,
  909. union Vmxnet3_GenericDesc *gdesc)
  910. {
  911. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  912. /* typical case: TCP/UDP over IP and both csums are correct */
  913. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  914. VMXNET3_RCD_CSUM_OK) {
  915. skb->ip_summed = CHECKSUM_UNNECESSARY;
  916. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  917. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  918. BUG_ON(gdesc->rcd.frg);
  919. } else {
  920. if (gdesc->rcd.csum) {
  921. skb->csum = htons(gdesc->rcd.csum);
  922. skb->ip_summed = CHECKSUM_PARTIAL;
  923. } else {
  924. skb_checksum_none_assert(skb);
  925. }
  926. }
  927. } else {
  928. skb_checksum_none_assert(skb);
  929. }
  930. }
  931. static void
  932. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  933. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  934. {
  935. rq->stats.drop_err++;
  936. if (!rcd->fcs)
  937. rq->stats.drop_fcs++;
  938. rq->stats.drop_total++;
  939. /*
  940. * We do not unmap and chain the rx buffer to the skb.
  941. * We basically pretend this buffer is not used and will be recycled
  942. * by vmxnet3_rq_alloc_rx_buf()
  943. */
  944. /*
  945. * ctx->skb may be NULL if this is the first and the only one
  946. * desc for the pkt
  947. */
  948. if (ctx->skb)
  949. dev_kfree_skb_irq(ctx->skb);
  950. ctx->skb = NULL;
  951. }
  952. static int
  953. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  954. struct vmxnet3_adapter *adapter, int quota)
  955. {
  956. static const u32 rxprod_reg[2] = {
  957. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  958. };
  959. u32 num_rxd = 0;
  960. bool skip_page_frags = false;
  961. struct Vmxnet3_RxCompDesc *rcd;
  962. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  963. #ifdef __BIG_ENDIAN_BITFIELD
  964. struct Vmxnet3_RxDesc rxCmdDesc;
  965. struct Vmxnet3_RxCompDesc rxComp;
  966. #endif
  967. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  968. &rxComp);
  969. while (rcd->gen == rq->comp_ring.gen) {
  970. struct vmxnet3_rx_buf_info *rbi;
  971. struct sk_buff *skb, *new_skb = NULL;
  972. struct page *new_page = NULL;
  973. int num_to_alloc;
  974. struct Vmxnet3_RxDesc *rxd;
  975. u32 idx, ring_idx;
  976. struct vmxnet3_cmd_ring *ring = NULL;
  977. if (num_rxd >= quota) {
  978. /* we may stop even before we see the EOP desc of
  979. * the current pkt
  980. */
  981. break;
  982. }
  983. num_rxd++;
  984. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  985. idx = rcd->rxdIdx;
  986. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  987. ring = rq->rx_ring + ring_idx;
  988. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  989. &rxCmdDesc);
  990. rbi = rq->buf_info[ring_idx] + idx;
  991. BUG_ON(rxd->addr != rbi->dma_addr ||
  992. rxd->len != rbi->len);
  993. if (unlikely(rcd->eop && rcd->err)) {
  994. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  995. goto rcd_done;
  996. }
  997. if (rcd->sop) { /* first buf of the pkt */
  998. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  999. rcd->rqID != rq->qid);
  1000. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1001. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1002. if (unlikely(rcd->len == 0)) {
  1003. /* Pretend the rx buffer is skipped. */
  1004. BUG_ON(!(rcd->sop && rcd->eop));
  1005. netdev_dbg(adapter->netdev,
  1006. "rxRing[%u][%u] 0 length\n",
  1007. ring_idx, idx);
  1008. goto rcd_done;
  1009. }
  1010. skip_page_frags = false;
  1011. ctx->skb = rbi->skb;
  1012. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1013. rbi->len);
  1014. if (new_skb == NULL) {
  1015. /* Skb allocation failed, do not handover this
  1016. * skb to stack. Reuse it. Drop the existing pkt
  1017. */
  1018. rq->stats.rx_buf_alloc_failure++;
  1019. ctx->skb = NULL;
  1020. rq->stats.drop_total++;
  1021. skip_page_frags = true;
  1022. goto rcd_done;
  1023. }
  1024. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1025. PCI_DMA_FROMDEVICE);
  1026. skb_put(ctx->skb, rcd->len);
  1027. /* Immediate refill */
  1028. rbi->skb = new_skb;
  1029. rbi->dma_addr = pci_map_single(adapter->pdev,
  1030. rbi->skb->data, rbi->len,
  1031. PCI_DMA_FROMDEVICE);
  1032. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1033. rxd->len = rbi->len;
  1034. } else {
  1035. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1036. /* non SOP buffer must be type 1 in most cases */
  1037. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1038. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1039. /* If an sop buffer was dropped, skip all
  1040. * following non-sop fragments. They will be reused.
  1041. */
  1042. if (skip_page_frags)
  1043. goto rcd_done;
  1044. new_page = alloc_page(GFP_ATOMIC);
  1045. if (unlikely(new_page == NULL)) {
  1046. /* Replacement page frag could not be allocated.
  1047. * Reuse this page. Drop the pkt and free the
  1048. * skb which contained this page as a frag. Skip
  1049. * processing all the following non-sop frags.
  1050. */
  1051. rq->stats.rx_buf_alloc_failure++;
  1052. dev_kfree_skb(ctx->skb);
  1053. ctx->skb = NULL;
  1054. skip_page_frags = true;
  1055. goto rcd_done;
  1056. }
  1057. if (rcd->len) {
  1058. pci_unmap_page(adapter->pdev,
  1059. rbi->dma_addr, rbi->len,
  1060. PCI_DMA_FROMDEVICE);
  1061. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1062. }
  1063. /* Immediate refill */
  1064. rbi->page = new_page;
  1065. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1066. 0, PAGE_SIZE,
  1067. PCI_DMA_FROMDEVICE);
  1068. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1069. rxd->len = rbi->len;
  1070. }
  1071. skb = ctx->skb;
  1072. if (rcd->eop) {
  1073. skb->len += skb->data_len;
  1074. vmxnet3_rx_csum(adapter, skb,
  1075. (union Vmxnet3_GenericDesc *)rcd);
  1076. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1077. if (unlikely(rcd->ts))
  1078. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1079. if (adapter->netdev->features & NETIF_F_LRO)
  1080. netif_receive_skb(skb);
  1081. else
  1082. napi_gro_receive(&rq->napi, skb);
  1083. ctx->skb = NULL;
  1084. }
  1085. rcd_done:
  1086. /* device may have skipped some rx descs */
  1087. ring->next2comp = idx;
  1088. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1089. ring = rq->rx_ring + ring_idx;
  1090. while (num_to_alloc) {
  1091. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1092. &rxCmdDesc);
  1093. BUG_ON(!rxd->addr);
  1094. /* Recv desc is ready to be used by the device */
  1095. rxd->gen = ring->gen;
  1096. vmxnet3_cmd_ring_adv_next2fill(ring);
  1097. num_to_alloc--;
  1098. }
  1099. /* if needed, update the register */
  1100. if (unlikely(rq->shared->updateRxProd)) {
  1101. VMXNET3_WRITE_BAR0_REG(adapter,
  1102. rxprod_reg[ring_idx] + rq->qid * 8,
  1103. ring->next2fill);
  1104. }
  1105. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1106. vmxnet3_getRxComp(rcd,
  1107. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1108. }
  1109. return num_rxd;
  1110. }
  1111. static void
  1112. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1113. struct vmxnet3_adapter *adapter)
  1114. {
  1115. u32 i, ring_idx;
  1116. struct Vmxnet3_RxDesc *rxd;
  1117. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1118. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1119. #ifdef __BIG_ENDIAN_BITFIELD
  1120. struct Vmxnet3_RxDesc rxDesc;
  1121. #endif
  1122. vmxnet3_getRxDesc(rxd,
  1123. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1124. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1125. rq->buf_info[ring_idx][i].skb) {
  1126. pci_unmap_single(adapter->pdev, rxd->addr,
  1127. rxd->len, PCI_DMA_FROMDEVICE);
  1128. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1129. rq->buf_info[ring_idx][i].skb = NULL;
  1130. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1131. rq->buf_info[ring_idx][i].page) {
  1132. pci_unmap_page(adapter->pdev, rxd->addr,
  1133. rxd->len, PCI_DMA_FROMDEVICE);
  1134. put_page(rq->buf_info[ring_idx][i].page);
  1135. rq->buf_info[ring_idx][i].page = NULL;
  1136. }
  1137. }
  1138. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1139. rq->rx_ring[ring_idx].next2fill =
  1140. rq->rx_ring[ring_idx].next2comp = 0;
  1141. }
  1142. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1143. rq->comp_ring.next2proc = 0;
  1144. }
  1145. static void
  1146. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1147. {
  1148. int i;
  1149. for (i = 0; i < adapter->num_rx_queues; i++)
  1150. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1151. }
  1152. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1153. struct vmxnet3_adapter *adapter)
  1154. {
  1155. int i;
  1156. int j;
  1157. /* all rx buffers must have already been freed */
  1158. for (i = 0; i < 2; i++) {
  1159. if (rq->buf_info[i]) {
  1160. for (j = 0; j < rq->rx_ring[i].size; j++)
  1161. BUG_ON(rq->buf_info[i][j].page != NULL);
  1162. }
  1163. }
  1164. kfree(rq->buf_info[0]);
  1165. for (i = 0; i < 2; i++) {
  1166. if (rq->rx_ring[i].base) {
  1167. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1168. * sizeof(struct Vmxnet3_RxDesc),
  1169. rq->rx_ring[i].base,
  1170. rq->rx_ring[i].basePA);
  1171. rq->rx_ring[i].base = NULL;
  1172. }
  1173. rq->buf_info[i] = NULL;
  1174. }
  1175. if (rq->comp_ring.base) {
  1176. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1177. sizeof(struct Vmxnet3_RxCompDesc),
  1178. rq->comp_ring.base, rq->comp_ring.basePA);
  1179. rq->comp_ring.base = NULL;
  1180. }
  1181. }
  1182. static int
  1183. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1184. struct vmxnet3_adapter *adapter)
  1185. {
  1186. int i;
  1187. /* initialize buf_info */
  1188. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1189. /* 1st buf for a pkt is skbuff */
  1190. if (i % adapter->rx_buf_per_pkt == 0) {
  1191. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1192. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1193. } else { /* subsequent bufs for a pkt is frag */
  1194. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1195. rq->buf_info[0][i].len = PAGE_SIZE;
  1196. }
  1197. }
  1198. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1199. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1200. rq->buf_info[1][i].len = PAGE_SIZE;
  1201. }
  1202. /* reset internal state and allocate buffers for both rings */
  1203. for (i = 0; i < 2; i++) {
  1204. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1205. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1206. sizeof(struct Vmxnet3_RxDesc));
  1207. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1208. }
  1209. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1210. adapter) == 0) {
  1211. /* at least has 1 rx buffer for the 1st ring */
  1212. return -ENOMEM;
  1213. }
  1214. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1215. /* reset the comp ring */
  1216. rq->comp_ring.next2proc = 0;
  1217. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1218. sizeof(struct Vmxnet3_RxCompDesc));
  1219. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1220. /* reset rxctx */
  1221. rq->rx_ctx.skb = NULL;
  1222. /* stats are not reset */
  1223. return 0;
  1224. }
  1225. static int
  1226. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1227. {
  1228. int i, err = 0;
  1229. for (i = 0; i < adapter->num_rx_queues; i++) {
  1230. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1231. if (unlikely(err)) {
  1232. dev_err(&adapter->netdev->dev, "%s: failed to "
  1233. "initialize rx queue%i\n",
  1234. adapter->netdev->name, i);
  1235. break;
  1236. }
  1237. }
  1238. return err;
  1239. }
  1240. static int
  1241. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1242. {
  1243. int i;
  1244. size_t sz;
  1245. struct vmxnet3_rx_buf_info *bi;
  1246. for (i = 0; i < 2; i++) {
  1247. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1248. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1249. &rq->rx_ring[i].basePA);
  1250. if (!rq->rx_ring[i].base) {
  1251. netdev_err(adapter->netdev,
  1252. "failed to allocate rx ring %d\n", i);
  1253. goto err;
  1254. }
  1255. }
  1256. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1257. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1258. &rq->comp_ring.basePA);
  1259. if (!rq->comp_ring.base) {
  1260. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1261. goto err;
  1262. }
  1263. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1264. rq->rx_ring[1].size);
  1265. bi = kzalloc(sz, GFP_KERNEL);
  1266. if (!bi)
  1267. goto err;
  1268. rq->buf_info[0] = bi;
  1269. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1270. return 0;
  1271. err:
  1272. vmxnet3_rq_destroy(rq, adapter);
  1273. return -ENOMEM;
  1274. }
  1275. static int
  1276. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1277. {
  1278. int i, err = 0;
  1279. for (i = 0; i < adapter->num_rx_queues; i++) {
  1280. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1281. if (unlikely(err)) {
  1282. dev_err(&adapter->netdev->dev,
  1283. "%s: failed to create rx queue%i\n",
  1284. adapter->netdev->name, i);
  1285. goto err_out;
  1286. }
  1287. }
  1288. return err;
  1289. err_out:
  1290. vmxnet3_rq_destroy_all(adapter);
  1291. return err;
  1292. }
  1293. /* Multiple queue aware polling function for tx and rx */
  1294. static int
  1295. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1296. {
  1297. int rcd_done = 0, i;
  1298. if (unlikely(adapter->shared->ecr))
  1299. vmxnet3_process_events(adapter);
  1300. for (i = 0; i < adapter->num_tx_queues; i++)
  1301. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1302. for (i = 0; i < adapter->num_rx_queues; i++)
  1303. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1304. adapter, budget);
  1305. return rcd_done;
  1306. }
  1307. static int
  1308. vmxnet3_poll(struct napi_struct *napi, int budget)
  1309. {
  1310. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1311. struct vmxnet3_rx_queue, napi);
  1312. int rxd_done;
  1313. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1314. if (rxd_done < budget) {
  1315. napi_complete(napi);
  1316. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1317. }
  1318. return rxd_done;
  1319. }
  1320. /*
  1321. * NAPI polling function for MSI-X mode with multiple Rx queues
  1322. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1323. */
  1324. static int
  1325. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1326. {
  1327. struct vmxnet3_rx_queue *rq = container_of(napi,
  1328. struct vmxnet3_rx_queue, napi);
  1329. struct vmxnet3_adapter *adapter = rq->adapter;
  1330. int rxd_done;
  1331. /* When sharing interrupt with corresponding tx queue, process
  1332. * tx completions in that queue as well
  1333. */
  1334. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1335. struct vmxnet3_tx_queue *tq =
  1336. &adapter->tx_queue[rq - adapter->rx_queue];
  1337. vmxnet3_tq_tx_complete(tq, adapter);
  1338. }
  1339. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1340. if (rxd_done < budget) {
  1341. napi_complete(napi);
  1342. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1343. }
  1344. return rxd_done;
  1345. }
  1346. #ifdef CONFIG_PCI_MSI
  1347. /*
  1348. * Handle completion interrupts on tx queues
  1349. * Returns whether or not the intr is handled
  1350. */
  1351. static irqreturn_t
  1352. vmxnet3_msix_tx(int irq, void *data)
  1353. {
  1354. struct vmxnet3_tx_queue *tq = data;
  1355. struct vmxnet3_adapter *adapter = tq->adapter;
  1356. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1357. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1358. /* Handle the case where only one irq is allocate for all tx queues */
  1359. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1360. int i;
  1361. for (i = 0; i < adapter->num_tx_queues; i++) {
  1362. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1363. vmxnet3_tq_tx_complete(txq, adapter);
  1364. }
  1365. } else {
  1366. vmxnet3_tq_tx_complete(tq, adapter);
  1367. }
  1368. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1369. return IRQ_HANDLED;
  1370. }
  1371. /*
  1372. * Handle completion interrupts on rx queues. Returns whether or not the
  1373. * intr is handled
  1374. */
  1375. static irqreturn_t
  1376. vmxnet3_msix_rx(int irq, void *data)
  1377. {
  1378. struct vmxnet3_rx_queue *rq = data;
  1379. struct vmxnet3_adapter *adapter = rq->adapter;
  1380. /* disable intr if needed */
  1381. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1382. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1383. napi_schedule(&rq->napi);
  1384. return IRQ_HANDLED;
  1385. }
  1386. /*
  1387. *----------------------------------------------------------------------------
  1388. *
  1389. * vmxnet3_msix_event --
  1390. *
  1391. * vmxnet3 msix event intr handler
  1392. *
  1393. * Result:
  1394. * whether or not the intr is handled
  1395. *
  1396. *----------------------------------------------------------------------------
  1397. */
  1398. static irqreturn_t
  1399. vmxnet3_msix_event(int irq, void *data)
  1400. {
  1401. struct net_device *dev = data;
  1402. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1403. /* disable intr if needed */
  1404. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1405. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1406. if (adapter->shared->ecr)
  1407. vmxnet3_process_events(adapter);
  1408. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1409. return IRQ_HANDLED;
  1410. }
  1411. #endif /* CONFIG_PCI_MSI */
  1412. /* Interrupt handler for vmxnet3 */
  1413. static irqreturn_t
  1414. vmxnet3_intr(int irq, void *dev_id)
  1415. {
  1416. struct net_device *dev = dev_id;
  1417. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1418. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1419. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1420. if (unlikely(icr == 0))
  1421. /* not ours */
  1422. return IRQ_NONE;
  1423. }
  1424. /* disable intr if needed */
  1425. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1426. vmxnet3_disable_all_intrs(adapter);
  1427. napi_schedule(&adapter->rx_queue[0].napi);
  1428. return IRQ_HANDLED;
  1429. }
  1430. #ifdef CONFIG_NET_POLL_CONTROLLER
  1431. /* netpoll callback. */
  1432. static void
  1433. vmxnet3_netpoll(struct net_device *netdev)
  1434. {
  1435. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1436. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1437. vmxnet3_disable_all_intrs(adapter);
  1438. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1439. vmxnet3_enable_all_intrs(adapter);
  1440. }
  1441. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1442. static int
  1443. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1444. {
  1445. struct vmxnet3_intr *intr = &adapter->intr;
  1446. int err = 0, i;
  1447. int vector = 0;
  1448. #ifdef CONFIG_PCI_MSI
  1449. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1450. for (i = 0; i < adapter->num_tx_queues; i++) {
  1451. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1452. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1453. adapter->netdev->name, vector);
  1454. err = request_irq(
  1455. intr->msix_entries[vector].vector,
  1456. vmxnet3_msix_tx, 0,
  1457. adapter->tx_queue[i].name,
  1458. &adapter->tx_queue[i]);
  1459. } else {
  1460. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1461. adapter->netdev->name, vector);
  1462. }
  1463. if (err) {
  1464. dev_err(&adapter->netdev->dev,
  1465. "Failed to request irq for MSIX, %s, "
  1466. "error %d\n",
  1467. adapter->tx_queue[i].name, err);
  1468. return err;
  1469. }
  1470. /* Handle the case where only 1 MSIx was allocated for
  1471. * all tx queues */
  1472. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1473. for (; i < adapter->num_tx_queues; i++)
  1474. adapter->tx_queue[i].comp_ring.intr_idx
  1475. = vector;
  1476. vector++;
  1477. break;
  1478. } else {
  1479. adapter->tx_queue[i].comp_ring.intr_idx
  1480. = vector++;
  1481. }
  1482. }
  1483. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1484. vector = 0;
  1485. for (i = 0; i < adapter->num_rx_queues; i++) {
  1486. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1487. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1488. adapter->netdev->name, vector);
  1489. else
  1490. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1491. adapter->netdev->name, vector);
  1492. err = request_irq(intr->msix_entries[vector].vector,
  1493. vmxnet3_msix_rx, 0,
  1494. adapter->rx_queue[i].name,
  1495. &(adapter->rx_queue[i]));
  1496. if (err) {
  1497. netdev_err(adapter->netdev,
  1498. "Failed to request irq for MSIX, "
  1499. "%s, error %d\n",
  1500. adapter->rx_queue[i].name, err);
  1501. return err;
  1502. }
  1503. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1504. }
  1505. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1506. adapter->netdev->name, vector);
  1507. err = request_irq(intr->msix_entries[vector].vector,
  1508. vmxnet3_msix_event, 0,
  1509. intr->event_msi_vector_name, adapter->netdev);
  1510. intr->event_intr_idx = vector;
  1511. } else if (intr->type == VMXNET3_IT_MSI) {
  1512. adapter->num_rx_queues = 1;
  1513. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1514. adapter->netdev->name, adapter->netdev);
  1515. } else {
  1516. #endif
  1517. adapter->num_rx_queues = 1;
  1518. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1519. IRQF_SHARED, adapter->netdev->name,
  1520. adapter->netdev);
  1521. #ifdef CONFIG_PCI_MSI
  1522. }
  1523. #endif
  1524. intr->num_intrs = vector + 1;
  1525. if (err) {
  1526. netdev_err(adapter->netdev,
  1527. "Failed to request irq (intr type:%d), error %d\n",
  1528. intr->type, err);
  1529. } else {
  1530. /* Number of rx queues will not change after this */
  1531. for (i = 0; i < adapter->num_rx_queues; i++) {
  1532. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1533. rq->qid = i;
  1534. rq->qid2 = i + adapter->num_rx_queues;
  1535. }
  1536. /* init our intr settings */
  1537. for (i = 0; i < intr->num_intrs; i++)
  1538. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1539. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1540. adapter->intr.event_intr_idx = 0;
  1541. for (i = 0; i < adapter->num_tx_queues; i++)
  1542. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1543. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1544. }
  1545. netdev_info(adapter->netdev,
  1546. "intr type %u, mode %u, %u vectors allocated\n",
  1547. intr->type, intr->mask_mode, intr->num_intrs);
  1548. }
  1549. return err;
  1550. }
  1551. static void
  1552. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1553. {
  1554. struct vmxnet3_intr *intr = &adapter->intr;
  1555. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1556. switch (intr->type) {
  1557. #ifdef CONFIG_PCI_MSI
  1558. case VMXNET3_IT_MSIX:
  1559. {
  1560. int i, vector = 0;
  1561. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1562. for (i = 0; i < adapter->num_tx_queues; i++) {
  1563. free_irq(intr->msix_entries[vector++].vector,
  1564. &(adapter->tx_queue[i]));
  1565. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1566. break;
  1567. }
  1568. }
  1569. for (i = 0; i < adapter->num_rx_queues; i++) {
  1570. free_irq(intr->msix_entries[vector++].vector,
  1571. &(adapter->rx_queue[i]));
  1572. }
  1573. free_irq(intr->msix_entries[vector].vector,
  1574. adapter->netdev);
  1575. BUG_ON(vector >= intr->num_intrs);
  1576. break;
  1577. }
  1578. #endif
  1579. case VMXNET3_IT_MSI:
  1580. free_irq(adapter->pdev->irq, adapter->netdev);
  1581. break;
  1582. case VMXNET3_IT_INTX:
  1583. free_irq(adapter->pdev->irq, adapter->netdev);
  1584. break;
  1585. default:
  1586. BUG();
  1587. }
  1588. }
  1589. static void
  1590. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1591. {
  1592. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1593. u16 vid;
  1594. /* allow untagged pkts */
  1595. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1596. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1597. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1598. }
  1599. static int
  1600. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1601. {
  1602. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1603. if (!(netdev->flags & IFF_PROMISC)) {
  1604. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1605. unsigned long flags;
  1606. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1607. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1608. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1609. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1610. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1611. }
  1612. set_bit(vid, adapter->active_vlans);
  1613. return 0;
  1614. }
  1615. static int
  1616. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1617. {
  1618. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1619. if (!(netdev->flags & IFF_PROMISC)) {
  1620. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1621. unsigned long flags;
  1622. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1623. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1624. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1625. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1626. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1627. }
  1628. clear_bit(vid, adapter->active_vlans);
  1629. return 0;
  1630. }
  1631. static u8 *
  1632. vmxnet3_copy_mc(struct net_device *netdev)
  1633. {
  1634. u8 *buf = NULL;
  1635. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1636. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1637. if (sz <= 0xffff) {
  1638. /* We may be called with BH disabled */
  1639. buf = kmalloc(sz, GFP_ATOMIC);
  1640. if (buf) {
  1641. struct netdev_hw_addr *ha;
  1642. int i = 0;
  1643. netdev_for_each_mc_addr(ha, netdev)
  1644. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1645. ETH_ALEN);
  1646. }
  1647. }
  1648. return buf;
  1649. }
  1650. static void
  1651. vmxnet3_set_mc(struct net_device *netdev)
  1652. {
  1653. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1654. unsigned long flags;
  1655. struct Vmxnet3_RxFilterConf *rxConf =
  1656. &adapter->shared->devRead.rxFilterConf;
  1657. u8 *new_table = NULL;
  1658. u32 new_mode = VMXNET3_RXM_UCAST;
  1659. if (netdev->flags & IFF_PROMISC) {
  1660. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1661. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1662. new_mode |= VMXNET3_RXM_PROMISC;
  1663. } else {
  1664. vmxnet3_restore_vlan(adapter);
  1665. }
  1666. if (netdev->flags & IFF_BROADCAST)
  1667. new_mode |= VMXNET3_RXM_BCAST;
  1668. if (netdev->flags & IFF_ALLMULTI)
  1669. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1670. else
  1671. if (!netdev_mc_empty(netdev)) {
  1672. new_table = vmxnet3_copy_mc(netdev);
  1673. if (new_table) {
  1674. new_mode |= VMXNET3_RXM_MCAST;
  1675. rxConf->mfTableLen = cpu_to_le16(
  1676. netdev_mc_count(netdev) * ETH_ALEN);
  1677. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1678. new_table));
  1679. } else {
  1680. netdev_info(netdev, "failed to copy mcast list"
  1681. ", setting ALL_MULTI\n");
  1682. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1683. }
  1684. }
  1685. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1686. rxConf->mfTableLen = 0;
  1687. rxConf->mfTablePA = 0;
  1688. }
  1689. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1690. if (new_mode != rxConf->rxMode) {
  1691. rxConf->rxMode = cpu_to_le32(new_mode);
  1692. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1693. VMXNET3_CMD_UPDATE_RX_MODE);
  1694. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1695. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1696. }
  1697. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1698. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1699. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1700. kfree(new_table);
  1701. }
  1702. void
  1703. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1704. {
  1705. int i;
  1706. for (i = 0; i < adapter->num_rx_queues; i++)
  1707. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1708. }
  1709. /*
  1710. * Set up driver_shared based on settings in adapter.
  1711. */
  1712. static void
  1713. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1714. {
  1715. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1716. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1717. struct Vmxnet3_TxQueueConf *tqc;
  1718. struct Vmxnet3_RxQueueConf *rqc;
  1719. int i;
  1720. memset(shared, 0, sizeof(*shared));
  1721. /* driver settings */
  1722. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1723. devRead->misc.driverInfo.version = cpu_to_le32(
  1724. VMXNET3_DRIVER_VERSION_NUM);
  1725. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1726. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1727. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1728. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1729. *((u32 *)&devRead->misc.driverInfo.gos));
  1730. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1731. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1732. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1733. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1734. /* set up feature flags */
  1735. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1736. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1737. if (adapter->netdev->features & NETIF_F_LRO) {
  1738. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1739. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1740. }
  1741. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1742. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1743. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1744. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1745. devRead->misc.queueDescLen = cpu_to_le32(
  1746. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1747. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1748. /* tx queue settings */
  1749. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1750. for (i = 0; i < adapter->num_tx_queues; i++) {
  1751. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1752. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1753. tqc = &adapter->tqd_start[i].conf;
  1754. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1755. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1756. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1757. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1758. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1759. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1760. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1761. tqc->ddLen = cpu_to_le32(
  1762. sizeof(struct vmxnet3_tx_buf_info) *
  1763. tqc->txRingSize);
  1764. tqc->intrIdx = tq->comp_ring.intr_idx;
  1765. }
  1766. /* rx queue settings */
  1767. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1768. for (i = 0; i < adapter->num_rx_queues; i++) {
  1769. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1770. rqc = &adapter->rqd_start[i].conf;
  1771. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1772. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1773. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1774. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1775. rq->buf_info));
  1776. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1777. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1778. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1779. rqc->ddLen = cpu_to_le32(
  1780. sizeof(struct vmxnet3_rx_buf_info) *
  1781. (rqc->rxRingSize[0] +
  1782. rqc->rxRingSize[1]));
  1783. rqc->intrIdx = rq->comp_ring.intr_idx;
  1784. }
  1785. #ifdef VMXNET3_RSS
  1786. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1787. if (adapter->rss) {
  1788. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1789. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1790. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1791. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1792. UPT1_RSS_HASH_TYPE_IPV4 |
  1793. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1794. UPT1_RSS_HASH_TYPE_IPV6;
  1795. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1796. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1797. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1798. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1799. for (i = 0; i < rssConf->indTableSize; i++)
  1800. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1801. i, adapter->num_rx_queues);
  1802. devRead->rssConfDesc.confVer = 1;
  1803. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1804. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1805. }
  1806. #endif /* VMXNET3_RSS */
  1807. /* intr settings */
  1808. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1809. VMXNET3_IMM_AUTO;
  1810. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1811. for (i = 0; i < adapter->intr.num_intrs; i++)
  1812. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1813. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1814. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1815. /* rx filter settings */
  1816. devRead->rxFilterConf.rxMode = 0;
  1817. vmxnet3_restore_vlan(adapter);
  1818. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1819. /* the rest are already zeroed */
  1820. }
  1821. int
  1822. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1823. {
  1824. int err, i;
  1825. u32 ret;
  1826. unsigned long flags;
  1827. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1828. " ring sizes %u %u %u\n", adapter->netdev->name,
  1829. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1830. adapter->tx_queue[0].tx_ring.size,
  1831. adapter->rx_queue[0].rx_ring[0].size,
  1832. adapter->rx_queue[0].rx_ring[1].size);
  1833. vmxnet3_tq_init_all(adapter);
  1834. err = vmxnet3_rq_init_all(adapter);
  1835. if (err) {
  1836. netdev_err(adapter->netdev,
  1837. "Failed to init rx queue error %d\n", err);
  1838. goto rq_err;
  1839. }
  1840. err = vmxnet3_request_irqs(adapter);
  1841. if (err) {
  1842. netdev_err(adapter->netdev,
  1843. "Failed to setup irq for error %d\n", err);
  1844. goto irq_err;
  1845. }
  1846. vmxnet3_setup_driver_shared(adapter);
  1847. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1848. adapter->shared_pa));
  1849. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1850. adapter->shared_pa));
  1851. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1852. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1853. VMXNET3_CMD_ACTIVATE_DEV);
  1854. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1855. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1856. if (ret != 0) {
  1857. netdev_err(adapter->netdev,
  1858. "Failed to activate dev: error %u\n", ret);
  1859. err = -EINVAL;
  1860. goto activate_err;
  1861. }
  1862. for (i = 0; i < adapter->num_rx_queues; i++) {
  1863. VMXNET3_WRITE_BAR0_REG(adapter,
  1864. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1865. adapter->rx_queue[i].rx_ring[0].next2fill);
  1866. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1867. (i * VMXNET3_REG_ALIGN)),
  1868. adapter->rx_queue[i].rx_ring[1].next2fill);
  1869. }
  1870. /* Apply the rx filter settins last. */
  1871. vmxnet3_set_mc(adapter->netdev);
  1872. /*
  1873. * Check link state when first activating device. It will start the
  1874. * tx queue if the link is up.
  1875. */
  1876. vmxnet3_check_link(adapter, true);
  1877. for (i = 0; i < adapter->num_rx_queues; i++)
  1878. napi_enable(&adapter->rx_queue[i].napi);
  1879. vmxnet3_enable_all_intrs(adapter);
  1880. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1881. return 0;
  1882. activate_err:
  1883. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1884. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1885. vmxnet3_free_irqs(adapter);
  1886. irq_err:
  1887. rq_err:
  1888. /* free up buffers we allocated */
  1889. vmxnet3_rq_cleanup_all(adapter);
  1890. return err;
  1891. }
  1892. void
  1893. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1894. {
  1895. unsigned long flags;
  1896. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1897. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1898. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1899. }
  1900. int
  1901. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1902. {
  1903. int i;
  1904. unsigned long flags;
  1905. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1906. return 0;
  1907. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1908. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1909. VMXNET3_CMD_QUIESCE_DEV);
  1910. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1911. vmxnet3_disable_all_intrs(adapter);
  1912. for (i = 0; i < adapter->num_rx_queues; i++)
  1913. napi_disable(&adapter->rx_queue[i].napi);
  1914. netif_tx_disable(adapter->netdev);
  1915. adapter->link_speed = 0;
  1916. netif_carrier_off(adapter->netdev);
  1917. vmxnet3_tq_cleanup_all(adapter);
  1918. vmxnet3_rq_cleanup_all(adapter);
  1919. vmxnet3_free_irqs(adapter);
  1920. return 0;
  1921. }
  1922. static void
  1923. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1924. {
  1925. u32 tmp;
  1926. tmp = *(u32 *)mac;
  1927. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1928. tmp = (mac[5] << 8) | mac[4];
  1929. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1930. }
  1931. static int
  1932. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1933. {
  1934. struct sockaddr *addr = p;
  1935. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1936. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1937. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1938. return 0;
  1939. }
  1940. /* ==================== initialization and cleanup routines ============ */
  1941. static int
  1942. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1943. {
  1944. int err;
  1945. unsigned long mmio_start, mmio_len;
  1946. struct pci_dev *pdev = adapter->pdev;
  1947. err = pci_enable_device(pdev);
  1948. if (err) {
  1949. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  1950. return err;
  1951. }
  1952. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1953. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1954. dev_err(&pdev->dev,
  1955. "pci_set_consistent_dma_mask failed\n");
  1956. err = -EIO;
  1957. goto err_set_mask;
  1958. }
  1959. *dma64 = true;
  1960. } else {
  1961. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1962. dev_err(&pdev->dev,
  1963. "pci_set_dma_mask failed\n");
  1964. err = -EIO;
  1965. goto err_set_mask;
  1966. }
  1967. *dma64 = false;
  1968. }
  1969. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1970. vmxnet3_driver_name);
  1971. if (err) {
  1972. dev_err(&pdev->dev,
  1973. "Failed to request region for adapter: error %d\n", err);
  1974. goto err_set_mask;
  1975. }
  1976. pci_set_master(pdev);
  1977. mmio_start = pci_resource_start(pdev, 0);
  1978. mmio_len = pci_resource_len(pdev, 0);
  1979. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1980. if (!adapter->hw_addr0) {
  1981. dev_err(&pdev->dev, "Failed to map bar0\n");
  1982. err = -EIO;
  1983. goto err_ioremap;
  1984. }
  1985. mmio_start = pci_resource_start(pdev, 1);
  1986. mmio_len = pci_resource_len(pdev, 1);
  1987. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1988. if (!adapter->hw_addr1) {
  1989. dev_err(&pdev->dev, "Failed to map bar1\n");
  1990. err = -EIO;
  1991. goto err_bar1;
  1992. }
  1993. return 0;
  1994. err_bar1:
  1995. iounmap(adapter->hw_addr0);
  1996. err_ioremap:
  1997. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1998. err_set_mask:
  1999. pci_disable_device(pdev);
  2000. return err;
  2001. }
  2002. static void
  2003. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2004. {
  2005. BUG_ON(!adapter->pdev);
  2006. iounmap(adapter->hw_addr0);
  2007. iounmap(adapter->hw_addr1);
  2008. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2009. pci_disable_device(adapter->pdev);
  2010. }
  2011. static void
  2012. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2013. {
  2014. size_t sz, i, ring0_size, ring1_size, comp_size;
  2015. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2016. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2017. VMXNET3_MAX_ETH_HDR_SIZE) {
  2018. adapter->skb_buf_size = adapter->netdev->mtu +
  2019. VMXNET3_MAX_ETH_HDR_SIZE;
  2020. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2021. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2022. adapter->rx_buf_per_pkt = 1;
  2023. } else {
  2024. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2025. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2026. VMXNET3_MAX_ETH_HDR_SIZE;
  2027. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2028. }
  2029. /*
  2030. * for simplicity, force the ring0 size to be a multiple of
  2031. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2032. */
  2033. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2034. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2035. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2036. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2037. sz * sz);
  2038. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2039. comp_size = ring0_size + ring1_size;
  2040. for (i = 0; i < adapter->num_rx_queues; i++) {
  2041. rq = &adapter->rx_queue[i];
  2042. rq->rx_ring[0].size = ring0_size;
  2043. rq->rx_ring[1].size = ring1_size;
  2044. rq->comp_ring.size = comp_size;
  2045. }
  2046. }
  2047. int
  2048. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2049. u32 rx_ring_size, u32 rx_ring2_size)
  2050. {
  2051. int err = 0, i;
  2052. for (i = 0; i < adapter->num_tx_queues; i++) {
  2053. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2054. tq->tx_ring.size = tx_ring_size;
  2055. tq->data_ring.size = tx_ring_size;
  2056. tq->comp_ring.size = tx_ring_size;
  2057. tq->shared = &adapter->tqd_start[i].ctrl;
  2058. tq->stopped = true;
  2059. tq->adapter = adapter;
  2060. tq->qid = i;
  2061. err = vmxnet3_tq_create(tq, adapter);
  2062. /*
  2063. * Too late to change num_tx_queues. We cannot do away with
  2064. * lesser number of queues than what we asked for
  2065. */
  2066. if (err)
  2067. goto queue_err;
  2068. }
  2069. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2070. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2071. vmxnet3_adjust_rx_ring_size(adapter);
  2072. for (i = 0; i < adapter->num_rx_queues; i++) {
  2073. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2074. /* qid and qid2 for rx queues will be assigned later when num
  2075. * of rx queues is finalized after allocating intrs */
  2076. rq->shared = &adapter->rqd_start[i].ctrl;
  2077. rq->adapter = adapter;
  2078. err = vmxnet3_rq_create(rq, adapter);
  2079. if (err) {
  2080. if (i == 0) {
  2081. netdev_err(adapter->netdev,
  2082. "Could not allocate any rx queues. "
  2083. "Aborting.\n");
  2084. goto queue_err;
  2085. } else {
  2086. netdev_info(adapter->netdev,
  2087. "Number of rx queues changed "
  2088. "to : %d.\n", i);
  2089. adapter->num_rx_queues = i;
  2090. err = 0;
  2091. break;
  2092. }
  2093. }
  2094. }
  2095. return err;
  2096. queue_err:
  2097. vmxnet3_tq_destroy_all(adapter);
  2098. return err;
  2099. }
  2100. static int
  2101. vmxnet3_open(struct net_device *netdev)
  2102. {
  2103. struct vmxnet3_adapter *adapter;
  2104. int err, i;
  2105. adapter = netdev_priv(netdev);
  2106. for (i = 0; i < adapter->num_tx_queues; i++)
  2107. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2108. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2109. VMXNET3_DEF_RX_RING_SIZE,
  2110. VMXNET3_DEF_RX_RING_SIZE);
  2111. if (err)
  2112. goto queue_err;
  2113. err = vmxnet3_activate_dev(adapter);
  2114. if (err)
  2115. goto activate_err;
  2116. return 0;
  2117. activate_err:
  2118. vmxnet3_rq_destroy_all(adapter);
  2119. vmxnet3_tq_destroy_all(adapter);
  2120. queue_err:
  2121. return err;
  2122. }
  2123. static int
  2124. vmxnet3_close(struct net_device *netdev)
  2125. {
  2126. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2127. /*
  2128. * Reset_work may be in the middle of resetting the device, wait for its
  2129. * completion.
  2130. */
  2131. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2132. msleep(1);
  2133. vmxnet3_quiesce_dev(adapter);
  2134. vmxnet3_rq_destroy_all(adapter);
  2135. vmxnet3_tq_destroy_all(adapter);
  2136. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2137. return 0;
  2138. }
  2139. void
  2140. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2141. {
  2142. int i;
  2143. /*
  2144. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2145. * vmxnet3_close() will deadlock.
  2146. */
  2147. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2148. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2149. for (i = 0; i < adapter->num_rx_queues; i++)
  2150. napi_enable(&adapter->rx_queue[i].napi);
  2151. dev_close(adapter->netdev);
  2152. }
  2153. static int
  2154. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2155. {
  2156. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2157. int err = 0;
  2158. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2159. return -EINVAL;
  2160. netdev->mtu = new_mtu;
  2161. /*
  2162. * Reset_work may be in the middle of resetting the device, wait for its
  2163. * completion.
  2164. */
  2165. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2166. msleep(1);
  2167. if (netif_running(netdev)) {
  2168. vmxnet3_quiesce_dev(adapter);
  2169. vmxnet3_reset_dev(adapter);
  2170. /* we need to re-create the rx queue based on the new mtu */
  2171. vmxnet3_rq_destroy_all(adapter);
  2172. vmxnet3_adjust_rx_ring_size(adapter);
  2173. err = vmxnet3_rq_create_all(adapter);
  2174. if (err) {
  2175. netdev_err(netdev,
  2176. "failed to re-create rx queues, "
  2177. " error %d. Closing it.\n", err);
  2178. goto out;
  2179. }
  2180. err = vmxnet3_activate_dev(adapter);
  2181. if (err) {
  2182. netdev_err(netdev,
  2183. "failed to re-activate, error %d. "
  2184. "Closing it\n", err);
  2185. goto out;
  2186. }
  2187. }
  2188. out:
  2189. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2190. if (err)
  2191. vmxnet3_force_close(adapter);
  2192. return err;
  2193. }
  2194. static void
  2195. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2196. {
  2197. struct net_device *netdev = adapter->netdev;
  2198. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2199. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2200. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2201. NETIF_F_LRO;
  2202. if (dma64)
  2203. netdev->hw_features |= NETIF_F_HIGHDMA;
  2204. netdev->vlan_features = netdev->hw_features &
  2205. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2206. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2207. }
  2208. static void
  2209. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2210. {
  2211. u32 tmp;
  2212. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2213. *(u32 *)mac = tmp;
  2214. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2215. mac[4] = tmp & 0xff;
  2216. mac[5] = (tmp >> 8) & 0xff;
  2217. }
  2218. #ifdef CONFIG_PCI_MSI
  2219. /*
  2220. * Enable MSIx vectors.
  2221. * Returns :
  2222. * 0 on successful enabling of required vectors,
  2223. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2224. * could be enabled.
  2225. * number of vectors which can be enabled otherwise (this number is smaller
  2226. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2227. */
  2228. static int
  2229. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2230. int vectors)
  2231. {
  2232. int err = 0, vector_threshold;
  2233. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2234. while (vectors >= vector_threshold) {
  2235. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2236. vectors);
  2237. if (!err) {
  2238. adapter->intr.num_intrs = vectors;
  2239. return 0;
  2240. } else if (err < 0) {
  2241. dev_err(&adapter->netdev->dev,
  2242. "Failed to enable MSI-X, error: %d\n", err);
  2243. vectors = 0;
  2244. } else if (err < vector_threshold) {
  2245. break;
  2246. } else {
  2247. /* If fails to enable required number of MSI-x vectors
  2248. * try enabling minimum number of vectors required.
  2249. */
  2250. dev_err(&adapter->netdev->dev,
  2251. "Failed to enable %d MSI-X, trying %d instead\n",
  2252. vectors, vector_threshold);
  2253. vectors = vector_threshold;
  2254. }
  2255. }
  2256. dev_info(&adapter->pdev->dev,
  2257. "Number of MSI-X interrupts which can be allocated "
  2258. "is lower than min threshold required.\n");
  2259. return err;
  2260. }
  2261. #endif /* CONFIG_PCI_MSI */
  2262. static void
  2263. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2264. {
  2265. u32 cfg;
  2266. unsigned long flags;
  2267. /* intr settings */
  2268. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2269. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2270. VMXNET3_CMD_GET_CONF_INTR);
  2271. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2272. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2273. adapter->intr.type = cfg & 0x3;
  2274. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2275. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2276. adapter->intr.type = VMXNET3_IT_MSIX;
  2277. }
  2278. #ifdef CONFIG_PCI_MSI
  2279. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2280. int vector, err = 0;
  2281. adapter->intr.num_intrs = (adapter->share_intr ==
  2282. VMXNET3_INTR_TXSHARE) ? 1 :
  2283. adapter->num_tx_queues;
  2284. adapter->intr.num_intrs += (adapter->share_intr ==
  2285. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2286. adapter->num_rx_queues;
  2287. adapter->intr.num_intrs += 1; /* for link event */
  2288. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2289. VMXNET3_LINUX_MIN_MSIX_VECT
  2290. ? adapter->intr.num_intrs :
  2291. VMXNET3_LINUX_MIN_MSIX_VECT);
  2292. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2293. adapter->intr.msix_entries[vector].entry = vector;
  2294. err = vmxnet3_acquire_msix_vectors(adapter,
  2295. adapter->intr.num_intrs);
  2296. /* If we cannot allocate one MSIx vector per queue
  2297. * then limit the number of rx queues to 1
  2298. */
  2299. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2300. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2301. || adapter->num_rx_queues != 1) {
  2302. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2303. netdev_err(adapter->netdev,
  2304. "Number of rx queues : 1\n");
  2305. adapter->num_rx_queues = 1;
  2306. adapter->intr.num_intrs =
  2307. VMXNET3_LINUX_MIN_MSIX_VECT;
  2308. }
  2309. return;
  2310. }
  2311. if (!err)
  2312. return;
  2313. /* If we cannot allocate MSIx vectors use only one rx queue */
  2314. dev_info(&adapter->pdev->dev,
  2315. "Failed to enable MSI-X, error %d. "
  2316. "Limiting #rx queues to 1, try MSI.\n", err);
  2317. adapter->intr.type = VMXNET3_IT_MSI;
  2318. }
  2319. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2320. int err;
  2321. err = pci_enable_msi(adapter->pdev);
  2322. if (!err) {
  2323. adapter->num_rx_queues = 1;
  2324. adapter->intr.num_intrs = 1;
  2325. return;
  2326. }
  2327. }
  2328. #endif /* CONFIG_PCI_MSI */
  2329. adapter->num_rx_queues = 1;
  2330. dev_info(&adapter->netdev->dev,
  2331. "Using INTx interrupt, #Rx queues: 1.\n");
  2332. adapter->intr.type = VMXNET3_IT_INTX;
  2333. /* INT-X related setting */
  2334. adapter->intr.num_intrs = 1;
  2335. }
  2336. static void
  2337. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2338. {
  2339. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2340. pci_disable_msix(adapter->pdev);
  2341. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2342. pci_disable_msi(adapter->pdev);
  2343. else
  2344. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2345. }
  2346. static void
  2347. vmxnet3_tx_timeout(struct net_device *netdev)
  2348. {
  2349. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2350. adapter->tx_timeout_count++;
  2351. netdev_err(adapter->netdev, "tx hang\n");
  2352. schedule_work(&adapter->work);
  2353. netif_wake_queue(adapter->netdev);
  2354. }
  2355. static void
  2356. vmxnet3_reset_work(struct work_struct *data)
  2357. {
  2358. struct vmxnet3_adapter *adapter;
  2359. adapter = container_of(data, struct vmxnet3_adapter, work);
  2360. /* if another thread is resetting the device, no need to proceed */
  2361. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2362. return;
  2363. /* if the device is closed, we must leave it alone */
  2364. rtnl_lock();
  2365. if (netif_running(adapter->netdev)) {
  2366. netdev_notice(adapter->netdev, "resetting\n");
  2367. vmxnet3_quiesce_dev(adapter);
  2368. vmxnet3_reset_dev(adapter);
  2369. vmxnet3_activate_dev(adapter);
  2370. } else {
  2371. netdev_info(adapter->netdev, "already closed\n");
  2372. }
  2373. rtnl_unlock();
  2374. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2375. }
  2376. static int
  2377. vmxnet3_probe_device(struct pci_dev *pdev,
  2378. const struct pci_device_id *id)
  2379. {
  2380. static const struct net_device_ops vmxnet3_netdev_ops = {
  2381. .ndo_open = vmxnet3_open,
  2382. .ndo_stop = vmxnet3_close,
  2383. .ndo_start_xmit = vmxnet3_xmit_frame,
  2384. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2385. .ndo_change_mtu = vmxnet3_change_mtu,
  2386. .ndo_set_features = vmxnet3_set_features,
  2387. .ndo_get_stats64 = vmxnet3_get_stats64,
  2388. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2389. .ndo_set_rx_mode = vmxnet3_set_mc,
  2390. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2391. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2392. #ifdef CONFIG_NET_POLL_CONTROLLER
  2393. .ndo_poll_controller = vmxnet3_netpoll,
  2394. #endif
  2395. };
  2396. int err;
  2397. bool dma64 = false; /* stupid gcc */
  2398. u32 ver;
  2399. struct net_device *netdev;
  2400. struct vmxnet3_adapter *adapter;
  2401. u8 mac[ETH_ALEN];
  2402. int size;
  2403. int num_tx_queues;
  2404. int num_rx_queues;
  2405. if (!pci_msi_enabled())
  2406. enable_mq = 0;
  2407. #ifdef VMXNET3_RSS
  2408. if (enable_mq)
  2409. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2410. (int)num_online_cpus());
  2411. else
  2412. #endif
  2413. num_rx_queues = 1;
  2414. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2415. if (enable_mq)
  2416. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2417. (int)num_online_cpus());
  2418. else
  2419. num_tx_queues = 1;
  2420. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2421. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2422. max(num_tx_queues, num_rx_queues));
  2423. dev_info(&pdev->dev,
  2424. "# of Tx queues : %d, # of Rx queues : %d\n",
  2425. num_tx_queues, num_rx_queues);
  2426. if (!netdev)
  2427. return -ENOMEM;
  2428. pci_set_drvdata(pdev, netdev);
  2429. adapter = netdev_priv(netdev);
  2430. adapter->netdev = netdev;
  2431. adapter->pdev = pdev;
  2432. spin_lock_init(&adapter->cmd_lock);
  2433. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2434. sizeof(struct Vmxnet3_DriverShared),
  2435. &adapter->shared_pa);
  2436. if (!adapter->shared) {
  2437. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2438. err = -ENOMEM;
  2439. goto err_alloc_shared;
  2440. }
  2441. adapter->num_rx_queues = num_rx_queues;
  2442. adapter->num_tx_queues = num_tx_queues;
  2443. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2444. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2445. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2446. &adapter->queue_desc_pa);
  2447. if (!adapter->tqd_start) {
  2448. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2449. err = -ENOMEM;
  2450. goto err_alloc_queue_desc;
  2451. }
  2452. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2453. adapter->num_tx_queues);
  2454. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2455. if (adapter->pm_conf == NULL) {
  2456. err = -ENOMEM;
  2457. goto err_alloc_pm;
  2458. }
  2459. #ifdef VMXNET3_RSS
  2460. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2461. if (adapter->rss_conf == NULL) {
  2462. err = -ENOMEM;
  2463. goto err_alloc_rss;
  2464. }
  2465. #endif /* VMXNET3_RSS */
  2466. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2467. if (err < 0)
  2468. goto err_alloc_pci;
  2469. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2470. if (ver & 1) {
  2471. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2472. } else {
  2473. dev_err(&pdev->dev,
  2474. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2475. err = -EBUSY;
  2476. goto err_ver;
  2477. }
  2478. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2479. if (ver & 1) {
  2480. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2481. } else {
  2482. dev_err(&pdev->dev,
  2483. "Incompatible upt version (0x%x) for adapter\n", ver);
  2484. err = -EBUSY;
  2485. goto err_ver;
  2486. }
  2487. SET_NETDEV_DEV(netdev, &pdev->dev);
  2488. vmxnet3_declare_features(adapter, dma64);
  2489. adapter->dev_number = atomic_read(&devices_found);
  2490. adapter->share_intr = irq_share_mode;
  2491. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2492. adapter->num_tx_queues != adapter->num_rx_queues)
  2493. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2494. vmxnet3_alloc_intr_resources(adapter);
  2495. #ifdef VMXNET3_RSS
  2496. if (adapter->num_rx_queues > 1 &&
  2497. adapter->intr.type == VMXNET3_IT_MSIX) {
  2498. adapter->rss = true;
  2499. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2500. } else {
  2501. adapter->rss = false;
  2502. }
  2503. #endif
  2504. vmxnet3_read_mac_addr(adapter, mac);
  2505. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2506. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2507. vmxnet3_set_ethtool_ops(netdev);
  2508. netdev->watchdog_timeo = 5 * HZ;
  2509. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2510. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2511. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2512. int i;
  2513. for (i = 0; i < adapter->num_rx_queues; i++) {
  2514. netif_napi_add(adapter->netdev,
  2515. &adapter->rx_queue[i].napi,
  2516. vmxnet3_poll_rx_only, 64);
  2517. }
  2518. } else {
  2519. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2520. vmxnet3_poll, 64);
  2521. }
  2522. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2523. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2524. err = register_netdev(netdev);
  2525. if (err) {
  2526. dev_err(&pdev->dev, "Failed to register adapter\n");
  2527. goto err_register;
  2528. }
  2529. vmxnet3_check_link(adapter, false);
  2530. atomic_inc(&devices_found);
  2531. return 0;
  2532. err_register:
  2533. vmxnet3_free_intr_resources(adapter);
  2534. err_ver:
  2535. vmxnet3_free_pci_resources(adapter);
  2536. err_alloc_pci:
  2537. #ifdef VMXNET3_RSS
  2538. kfree(adapter->rss_conf);
  2539. err_alloc_rss:
  2540. #endif
  2541. kfree(adapter->pm_conf);
  2542. err_alloc_pm:
  2543. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2544. adapter->queue_desc_pa);
  2545. err_alloc_queue_desc:
  2546. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2547. adapter->shared, adapter->shared_pa);
  2548. err_alloc_shared:
  2549. pci_set_drvdata(pdev, NULL);
  2550. free_netdev(netdev);
  2551. return err;
  2552. }
  2553. static void
  2554. vmxnet3_remove_device(struct pci_dev *pdev)
  2555. {
  2556. struct net_device *netdev = pci_get_drvdata(pdev);
  2557. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2558. int size = 0;
  2559. int num_rx_queues;
  2560. #ifdef VMXNET3_RSS
  2561. if (enable_mq)
  2562. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2563. (int)num_online_cpus());
  2564. else
  2565. #endif
  2566. num_rx_queues = 1;
  2567. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2568. cancel_work_sync(&adapter->work);
  2569. unregister_netdev(netdev);
  2570. vmxnet3_free_intr_resources(adapter);
  2571. vmxnet3_free_pci_resources(adapter);
  2572. #ifdef VMXNET3_RSS
  2573. kfree(adapter->rss_conf);
  2574. #endif
  2575. kfree(adapter->pm_conf);
  2576. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2577. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2578. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2579. adapter->queue_desc_pa);
  2580. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2581. adapter->shared, adapter->shared_pa);
  2582. free_netdev(netdev);
  2583. }
  2584. #ifdef CONFIG_PM
  2585. static int
  2586. vmxnet3_suspend(struct device *device)
  2587. {
  2588. struct pci_dev *pdev = to_pci_dev(device);
  2589. struct net_device *netdev = pci_get_drvdata(pdev);
  2590. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2591. struct Vmxnet3_PMConf *pmConf;
  2592. struct ethhdr *ehdr;
  2593. struct arphdr *ahdr;
  2594. u8 *arpreq;
  2595. struct in_device *in_dev;
  2596. struct in_ifaddr *ifa;
  2597. unsigned long flags;
  2598. int i = 0;
  2599. if (!netif_running(netdev))
  2600. return 0;
  2601. for (i = 0; i < adapter->num_rx_queues; i++)
  2602. napi_disable(&adapter->rx_queue[i].napi);
  2603. vmxnet3_disable_all_intrs(adapter);
  2604. vmxnet3_free_irqs(adapter);
  2605. vmxnet3_free_intr_resources(adapter);
  2606. netif_device_detach(netdev);
  2607. netif_tx_stop_all_queues(netdev);
  2608. /* Create wake-up filters. */
  2609. pmConf = adapter->pm_conf;
  2610. memset(pmConf, 0, sizeof(*pmConf));
  2611. if (adapter->wol & WAKE_UCAST) {
  2612. pmConf->filters[i].patternSize = ETH_ALEN;
  2613. pmConf->filters[i].maskSize = 1;
  2614. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2615. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2616. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2617. i++;
  2618. }
  2619. if (adapter->wol & WAKE_ARP) {
  2620. in_dev = in_dev_get(netdev);
  2621. if (!in_dev)
  2622. goto skip_arp;
  2623. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2624. if (!ifa)
  2625. goto skip_arp;
  2626. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2627. sizeof(struct arphdr) + /* ARP header */
  2628. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2629. 2 * sizeof(u32); /*2 IPv4 addresses */
  2630. pmConf->filters[i].maskSize =
  2631. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2632. /* ETH_P_ARP in Ethernet header. */
  2633. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2634. ehdr->h_proto = htons(ETH_P_ARP);
  2635. /* ARPOP_REQUEST in ARP header. */
  2636. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2637. ahdr->ar_op = htons(ARPOP_REQUEST);
  2638. arpreq = (u8 *)(ahdr + 1);
  2639. /* The Unicast IPv4 address in 'tip' field. */
  2640. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2641. *(u32 *)arpreq = ifa->ifa_address;
  2642. /* The mask for the relevant bits. */
  2643. pmConf->filters[i].mask[0] = 0x00;
  2644. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2645. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2646. pmConf->filters[i].mask[3] = 0x00;
  2647. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2648. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2649. in_dev_put(in_dev);
  2650. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2651. i++;
  2652. }
  2653. skip_arp:
  2654. if (adapter->wol & WAKE_MAGIC)
  2655. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2656. pmConf->numFilters = i;
  2657. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2658. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2659. *pmConf));
  2660. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2661. pmConf));
  2662. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2663. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2664. VMXNET3_CMD_UPDATE_PMCFG);
  2665. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2666. pci_save_state(pdev);
  2667. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2668. adapter->wol);
  2669. pci_disable_device(pdev);
  2670. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2671. return 0;
  2672. }
  2673. static int
  2674. vmxnet3_resume(struct device *device)
  2675. {
  2676. int err, i = 0;
  2677. unsigned long flags;
  2678. struct pci_dev *pdev = to_pci_dev(device);
  2679. struct net_device *netdev = pci_get_drvdata(pdev);
  2680. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2681. struct Vmxnet3_PMConf *pmConf;
  2682. if (!netif_running(netdev))
  2683. return 0;
  2684. /* Destroy wake-up filters. */
  2685. pmConf = adapter->pm_conf;
  2686. memset(pmConf, 0, sizeof(*pmConf));
  2687. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2688. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2689. *pmConf));
  2690. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2691. pmConf));
  2692. netif_device_attach(netdev);
  2693. pci_set_power_state(pdev, PCI_D0);
  2694. pci_restore_state(pdev);
  2695. err = pci_enable_device_mem(pdev);
  2696. if (err != 0)
  2697. return err;
  2698. pci_enable_wake(pdev, PCI_D0, 0);
  2699. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2700. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2701. VMXNET3_CMD_UPDATE_PMCFG);
  2702. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2703. vmxnet3_alloc_intr_resources(adapter);
  2704. vmxnet3_request_irqs(adapter);
  2705. for (i = 0; i < adapter->num_rx_queues; i++)
  2706. napi_enable(&adapter->rx_queue[i].napi);
  2707. vmxnet3_enable_all_intrs(adapter);
  2708. return 0;
  2709. }
  2710. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2711. .suspend = vmxnet3_suspend,
  2712. .resume = vmxnet3_resume,
  2713. };
  2714. #endif
  2715. static struct pci_driver vmxnet3_driver = {
  2716. .name = vmxnet3_driver_name,
  2717. .id_table = vmxnet3_pciid_table,
  2718. .probe = vmxnet3_probe_device,
  2719. .remove = vmxnet3_remove_device,
  2720. #ifdef CONFIG_PM
  2721. .driver.pm = &vmxnet3_pm_ops,
  2722. #endif
  2723. };
  2724. static int __init
  2725. vmxnet3_init_module(void)
  2726. {
  2727. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  2728. VMXNET3_DRIVER_VERSION_REPORT);
  2729. return pci_register_driver(&vmxnet3_driver);
  2730. }
  2731. module_init(vmxnet3_init_module);
  2732. static void
  2733. vmxnet3_exit_module(void)
  2734. {
  2735. pci_unregister_driver(&vmxnet3_driver);
  2736. }
  2737. module_exit(vmxnet3_exit_module);
  2738. MODULE_AUTHOR("VMware, Inc.");
  2739. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2740. MODULE_LICENSE("GPL v2");
  2741. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);