imx28.dtsi 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. ethernet0 = &mac0;
  28. ethernet1 = &mac1;
  29. };
  30. cpus {
  31. cpu@0 {
  32. compatible = "arm,arm926ejs";
  33. };
  34. };
  35. apb@80000000 {
  36. compatible = "simple-bus";
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. reg = <0x80000000 0x80000>;
  40. ranges;
  41. apbh@80000000 {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. reg = <0x80000000 0x3c900>;
  46. ranges;
  47. icoll: interrupt-controller@80000000 {
  48. compatible = "fsl,imx28-icoll", "fsl,icoll";
  49. interrupt-controller;
  50. #interrupt-cells = <1>;
  51. reg = <0x80000000 0x2000>;
  52. };
  53. hsadc@80002000 {
  54. reg = <0x80002000 0x2000>;
  55. interrupts = <13 87>;
  56. dmas = <&dma_apbh 12>;
  57. dma-names = "rx";
  58. status = "disabled";
  59. };
  60. dma_apbh: dma-apbh@80004000 {
  61. compatible = "fsl,imx28-dma-apbh";
  62. reg = <0x80004000 0x2000>;
  63. interrupts = <82 83 84 85
  64. 88 88 88 88
  65. 88 88 88 88
  66. 87 86 0 0>;
  67. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  68. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  69. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  70. "hsadc", "lcdif", "empty", "empty";
  71. #dma-cells = <1>;
  72. dma-channels = <16>;
  73. clocks = <&clks 25>;
  74. };
  75. perfmon@80006000 {
  76. reg = <0x80006000 0x800>;
  77. interrupts = <27>;
  78. status = "disabled";
  79. };
  80. gpmi-nand@8000c000 {
  81. compatible = "fsl,imx28-gpmi-nand";
  82. #address-cells = <1>;
  83. #size-cells = <1>;
  84. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  85. reg-names = "gpmi-nand", "bch";
  86. interrupts = <88>, <41>;
  87. interrupt-names = "gpmi-dma", "bch";
  88. clocks = <&clks 50>;
  89. clock-names = "gpmi_io";
  90. dmas = <&dma_apbh 4>;
  91. dma-names = "rx-tx";
  92. fsl,gpmi-dma-channel = <4>;
  93. status = "disabled";
  94. };
  95. ssp0: ssp@80010000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. reg = <0x80010000 0x2000>;
  99. interrupts = <96 82>;
  100. clocks = <&clks 46>;
  101. dmas = <&dma_apbh 0>;
  102. dma-names = "rx-tx";
  103. fsl,ssp-dma-channel = <0>;
  104. status = "disabled";
  105. };
  106. ssp1: ssp@80012000 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. reg = <0x80012000 0x2000>;
  110. interrupts = <97 83>;
  111. clocks = <&clks 47>;
  112. dmas = <&dma_apbh 1>;
  113. dma-names = "rx-tx";
  114. fsl,ssp-dma-channel = <1>;
  115. status = "disabled";
  116. };
  117. ssp2: ssp@80014000 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. reg = <0x80014000 0x2000>;
  121. interrupts = <98 84>;
  122. clocks = <&clks 48>;
  123. dmas = <&dma_apbh 2>;
  124. dma-names = "rx-tx";
  125. fsl,ssp-dma-channel = <2>;
  126. status = "disabled";
  127. };
  128. ssp3: ssp@80016000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. reg = <0x80016000 0x2000>;
  132. interrupts = <99 85>;
  133. clocks = <&clks 49>;
  134. dmas = <&dma_apbh 3>;
  135. dma-names = "rx-tx";
  136. fsl,ssp-dma-channel = <3>;
  137. status = "disabled";
  138. };
  139. pinctrl@80018000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,imx28-pinctrl", "simple-bus";
  143. reg = <0x80018000 0x2000>;
  144. gpio0: gpio@0 {
  145. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  146. interrupts = <127>;
  147. gpio-controller;
  148. #gpio-cells = <2>;
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. };
  152. gpio1: gpio@1 {
  153. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  154. interrupts = <126>;
  155. gpio-controller;
  156. #gpio-cells = <2>;
  157. interrupt-controller;
  158. #interrupt-cells = <2>;
  159. };
  160. gpio2: gpio@2 {
  161. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  162. interrupts = <125>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. gpio3: gpio@3 {
  169. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  170. interrupts = <124>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio4: gpio@4 {
  177. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  178. interrupts = <123>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. duart_pins_a: duart@0 {
  185. reg = <0>;
  186. fsl,pinmux-ids = <
  187. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  188. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  189. >;
  190. fsl,drive-strength = <0>;
  191. fsl,voltage = <1>;
  192. fsl,pull-up = <0>;
  193. };
  194. duart_pins_b: duart@1 {
  195. reg = <1>;
  196. fsl,pinmux-ids = <
  197. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  198. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  199. >;
  200. fsl,drive-strength = <0>;
  201. fsl,voltage = <1>;
  202. fsl,pull-up = <0>;
  203. };
  204. duart_4pins_a: duart-4pins@0 {
  205. reg = <0>;
  206. fsl,pinmux-ids = <
  207. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  208. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  209. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  210. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  211. >;
  212. fsl,drive-strength = <0>;
  213. fsl,voltage = <1>;
  214. fsl,pull-up = <0>;
  215. };
  216. gpmi_pins_a: gpmi-nand@0 {
  217. reg = <0>;
  218. fsl,pinmux-ids = <
  219. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  220. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  221. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  222. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  223. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  224. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  225. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  226. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  227. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  228. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  229. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  230. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  231. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  232. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  233. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  234. >;
  235. fsl,drive-strength = <0>;
  236. fsl,voltage = <1>;
  237. fsl,pull-up = <0>;
  238. };
  239. gpmi_status_cfg: gpmi-status-cfg {
  240. fsl,pinmux-ids = <
  241. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  242. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  243. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  244. >;
  245. fsl,drive-strength = <2>;
  246. };
  247. auart0_pins_a: auart0@0 {
  248. reg = <0>;
  249. fsl,pinmux-ids = <
  250. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  251. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  252. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  253. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  254. >;
  255. fsl,drive-strength = <0>;
  256. fsl,voltage = <1>;
  257. fsl,pull-up = <0>;
  258. };
  259. auart0_2pins_a: auart0-2pins@0 {
  260. reg = <0>;
  261. fsl,pinmux-ids = <
  262. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  263. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  264. >;
  265. fsl,drive-strength = <0>;
  266. fsl,voltage = <1>;
  267. fsl,pull-up = <0>;
  268. };
  269. auart1_pins_a: auart1@0 {
  270. reg = <0>;
  271. fsl,pinmux-ids = <
  272. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  273. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  274. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  275. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  276. >;
  277. fsl,drive-strength = <0>;
  278. fsl,voltage = <1>;
  279. fsl,pull-up = <0>;
  280. };
  281. auart1_2pins_a: auart1-2pins@0 {
  282. reg = <0>;
  283. fsl,pinmux-ids = <
  284. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  285. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  286. >;
  287. fsl,drive-strength = <0>;
  288. fsl,voltage = <1>;
  289. fsl,pull-up = <0>;
  290. };
  291. auart2_2pins_a: auart2-2pins@0 {
  292. reg = <0>;
  293. fsl,pinmux-ids = <
  294. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  295. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  296. >;
  297. fsl,drive-strength = <0>;
  298. fsl,voltage = <1>;
  299. fsl,pull-up = <0>;
  300. };
  301. auart2_2pins_b: auart2-2pins@1 {
  302. reg = <1>;
  303. fsl,pinmux-ids = <
  304. 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
  305. 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
  306. >;
  307. fsl,drive-strength = <0>;
  308. fsl,voltage = <1>;
  309. fsl,pull-up = <0>;
  310. };
  311. auart3_pins_a: auart3@0 {
  312. reg = <0>;
  313. fsl,pinmux-ids = <
  314. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  315. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  316. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  317. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  318. >;
  319. fsl,drive-strength = <0>;
  320. fsl,voltage = <1>;
  321. fsl,pull-up = <0>;
  322. };
  323. auart3_2pins_a: auart3-2pins@0 {
  324. reg = <0>;
  325. fsl,pinmux-ids = <
  326. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  327. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  328. >;
  329. fsl,drive-strength = <0>;
  330. fsl,voltage = <1>;
  331. fsl,pull-up = <0>;
  332. };
  333. auart3_2pins_b: auart3-2pins@1 {
  334. reg = <1>;
  335. fsl,pinmux-ids = <
  336. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  337. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  338. >;
  339. fsl,drive-strength = <0>;
  340. fsl,voltage = <1>;
  341. fsl,pull-up = <0>;
  342. };
  343. mac0_pins_a: mac0@0 {
  344. reg = <0>;
  345. fsl,pinmux-ids = <
  346. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  347. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  348. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  349. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  350. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  351. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  352. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  353. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  354. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  355. >;
  356. fsl,drive-strength = <1>;
  357. fsl,voltage = <1>;
  358. fsl,pull-up = <1>;
  359. };
  360. mac1_pins_a: mac1@0 {
  361. reg = <0>;
  362. fsl,pinmux-ids = <
  363. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  364. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  365. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  366. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  367. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  368. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  369. >;
  370. fsl,drive-strength = <1>;
  371. fsl,voltage = <1>;
  372. fsl,pull-up = <1>;
  373. };
  374. mmc0_8bit_pins_a: mmc0-8bit@0 {
  375. reg = <0>;
  376. fsl,pinmux-ids = <
  377. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  378. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  379. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  380. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  381. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  382. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  383. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  384. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  385. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  386. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  387. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  388. >;
  389. fsl,drive-strength = <1>;
  390. fsl,voltage = <1>;
  391. fsl,pull-up = <1>;
  392. };
  393. mmc0_4bit_pins_a: mmc0-4bit@0 {
  394. reg = <0>;
  395. fsl,pinmux-ids = <
  396. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  397. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  398. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  399. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  400. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  401. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  402. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  403. >;
  404. fsl,drive-strength = <1>;
  405. fsl,voltage = <1>;
  406. fsl,pull-up = <1>;
  407. };
  408. mmc0_cd_cfg: mmc0-cd-cfg {
  409. fsl,pinmux-ids = <
  410. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  411. >;
  412. fsl,pull-up = <0>;
  413. };
  414. mmc0_sck_cfg: mmc0-sck-cfg {
  415. fsl,pinmux-ids = <
  416. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  417. >;
  418. fsl,drive-strength = <2>;
  419. fsl,pull-up = <0>;
  420. };
  421. i2c0_pins_a: i2c0@0 {
  422. reg = <0>;
  423. fsl,pinmux-ids = <
  424. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  425. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  426. >;
  427. fsl,drive-strength = <1>;
  428. fsl,voltage = <1>;
  429. fsl,pull-up = <1>;
  430. };
  431. i2c0_pins_b: i2c0@1 {
  432. reg = <1>;
  433. fsl,pinmux-ids = <
  434. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  435. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  436. >;
  437. fsl,drive-strength = <1>;
  438. fsl,voltage = <1>;
  439. fsl,pull-up = <1>;
  440. };
  441. i2c1_pins_a: i2c1@0 {
  442. reg = <0>;
  443. fsl,pinmux-ids = <
  444. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  445. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  446. >;
  447. fsl,drive-strength = <1>;
  448. fsl,voltage = <1>;
  449. fsl,pull-up = <1>;
  450. };
  451. saif0_pins_a: saif0@0 {
  452. reg = <0>;
  453. fsl,pinmux-ids = <
  454. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  455. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  456. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  457. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  458. >;
  459. fsl,drive-strength = <2>;
  460. fsl,voltage = <1>;
  461. fsl,pull-up = <1>;
  462. };
  463. saif1_pins_a: saif1@0 {
  464. reg = <0>;
  465. fsl,pinmux-ids = <
  466. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  467. >;
  468. fsl,drive-strength = <2>;
  469. fsl,voltage = <1>;
  470. fsl,pull-up = <1>;
  471. };
  472. pwm0_pins_a: pwm0@0 {
  473. reg = <0>;
  474. fsl,pinmux-ids = <
  475. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  476. >;
  477. fsl,drive-strength = <0>;
  478. fsl,voltage = <1>;
  479. fsl,pull-up = <0>;
  480. };
  481. pwm2_pins_a: pwm2@0 {
  482. reg = <0>;
  483. fsl,pinmux-ids = <
  484. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  485. >;
  486. fsl,drive-strength = <0>;
  487. fsl,voltage = <1>;
  488. fsl,pull-up = <0>;
  489. };
  490. pwm3_pins_a: pwm3@0 {
  491. reg = <0>;
  492. fsl,pinmux-ids = <
  493. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  494. >;
  495. fsl,drive-strength = <0>;
  496. fsl,voltage = <1>;
  497. fsl,pull-up = <0>;
  498. };
  499. pwm3_pins_b: pwm3@1 {
  500. reg = <1>;
  501. fsl,pinmux-ids = <
  502. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  503. >;
  504. fsl,drive-strength = <0>;
  505. fsl,voltage = <1>;
  506. fsl,pull-up = <0>;
  507. };
  508. pwm4_pins_a: pwm4@0 {
  509. reg = <0>;
  510. fsl,pinmux-ids = <
  511. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  512. >;
  513. fsl,drive-strength = <0>;
  514. fsl,voltage = <1>;
  515. fsl,pull-up = <0>;
  516. };
  517. lcdif_24bit_pins_a: lcdif-24bit@0 {
  518. reg = <0>;
  519. fsl,pinmux-ids = <
  520. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  521. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  522. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  523. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  524. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  525. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  526. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  527. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  528. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  529. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  530. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  531. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  532. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  533. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  534. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  535. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  536. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  537. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  538. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  539. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  540. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  541. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  542. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  543. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  544. >;
  545. fsl,drive-strength = <0>;
  546. fsl,voltage = <1>;
  547. fsl,pull-up = <0>;
  548. };
  549. lcdif_16bit_pins_a: lcdif-16bit@0 {
  550. reg = <0>;
  551. fsl,pinmux-ids = <
  552. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  553. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  554. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  555. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  556. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  557. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  558. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  559. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  560. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  561. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  562. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  563. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  564. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  565. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  566. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  567. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  568. >;
  569. fsl,drive-strength = <0>;
  570. fsl,voltage = <1>;
  571. fsl,pull-up = <0>;
  572. };
  573. can0_pins_a: can0@0 {
  574. reg = <0>;
  575. fsl,pinmux-ids = <
  576. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  577. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  578. >;
  579. fsl,drive-strength = <0>;
  580. fsl,voltage = <1>;
  581. fsl,pull-up = <0>;
  582. };
  583. can1_pins_a: can1@0 {
  584. reg = <0>;
  585. fsl,pinmux-ids = <
  586. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  587. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  588. >;
  589. fsl,drive-strength = <0>;
  590. fsl,voltage = <1>;
  591. fsl,pull-up = <0>;
  592. };
  593. spi2_pins_a: spi2@0 {
  594. reg = <0>;
  595. fsl,pinmux-ids = <
  596. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  597. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  598. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  599. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  600. >;
  601. fsl,drive-strength = <1>;
  602. fsl,voltage = <1>;
  603. fsl,pull-up = <1>;
  604. };
  605. usbphy0_pins_a: usbphy0@0 {
  606. reg = <0>;
  607. fsl,pinmux-ids = <
  608. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  609. >;
  610. fsl,drive-strength = <2>;
  611. fsl,voltage = <1>;
  612. fsl,pull-up = <0>;
  613. };
  614. usbphy0_pins_b: usbphy0@1 {
  615. reg = <1>;
  616. fsl,pinmux-ids = <
  617. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  618. >;
  619. fsl,drive-strength = <2>;
  620. fsl,voltage = <1>;
  621. fsl,pull-up = <0>;
  622. };
  623. usbphy1_pins_a: usbphy1@0 {
  624. reg = <0>;
  625. fsl,pinmux-ids = <
  626. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  627. >;
  628. fsl,drive-strength = <2>;
  629. fsl,voltage = <1>;
  630. fsl,pull-up = <0>;
  631. };
  632. };
  633. digctl@8001c000 {
  634. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  635. reg = <0x8001c000 0x2000>;
  636. interrupts = <89>;
  637. status = "disabled";
  638. };
  639. etm@80022000 {
  640. reg = <0x80022000 0x2000>;
  641. status = "disabled";
  642. };
  643. dma_apbx: dma-apbx@80024000 {
  644. compatible = "fsl,imx28-dma-apbx";
  645. reg = <0x80024000 0x2000>;
  646. interrupts = <78 79 66 0
  647. 80 81 68 69
  648. 70 71 72 73
  649. 74 75 76 77>;
  650. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  651. "saif0", "saif1", "i2c0", "i2c1",
  652. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  653. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  654. #dma-cells = <1>;
  655. dma-channels = <16>;
  656. clocks = <&clks 26>;
  657. };
  658. dcp@80028000 {
  659. reg = <0x80028000 0x2000>;
  660. interrupts = <52 53 54>;
  661. status = "disabled";
  662. };
  663. pxp@8002a000 {
  664. reg = <0x8002a000 0x2000>;
  665. interrupts = <39>;
  666. status = "disabled";
  667. };
  668. ocotp@8002c000 {
  669. compatible = "fsl,ocotp";
  670. reg = <0x8002c000 0x2000>;
  671. status = "disabled";
  672. };
  673. axi-ahb@8002e000 {
  674. reg = <0x8002e000 0x2000>;
  675. status = "disabled";
  676. };
  677. lcdif@80030000 {
  678. compatible = "fsl,imx28-lcdif";
  679. reg = <0x80030000 0x2000>;
  680. interrupts = <38 86>;
  681. clocks = <&clks 55>;
  682. dmas = <&dma_apbh 13>;
  683. dma-names = "rx";
  684. status = "disabled";
  685. };
  686. can0: can@80032000 {
  687. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  688. reg = <0x80032000 0x2000>;
  689. interrupts = <8>;
  690. clocks = <&clks 58>, <&clks 58>;
  691. clock-names = "ipg", "per";
  692. status = "disabled";
  693. };
  694. can1: can@80034000 {
  695. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  696. reg = <0x80034000 0x2000>;
  697. interrupts = <9>;
  698. clocks = <&clks 59>, <&clks 59>;
  699. clock-names = "ipg", "per";
  700. status = "disabled";
  701. };
  702. simdbg@8003c000 {
  703. reg = <0x8003c000 0x200>;
  704. status = "disabled";
  705. };
  706. simgpmisel@8003c200 {
  707. reg = <0x8003c200 0x100>;
  708. status = "disabled";
  709. };
  710. simsspsel@8003c300 {
  711. reg = <0x8003c300 0x100>;
  712. status = "disabled";
  713. };
  714. simmemsel@8003c400 {
  715. reg = <0x8003c400 0x100>;
  716. status = "disabled";
  717. };
  718. gpiomon@8003c500 {
  719. reg = <0x8003c500 0x100>;
  720. status = "disabled";
  721. };
  722. simenet@8003c700 {
  723. reg = <0x8003c700 0x100>;
  724. status = "disabled";
  725. };
  726. armjtag@8003c800 {
  727. reg = <0x8003c800 0x100>;
  728. status = "disabled";
  729. };
  730. };
  731. apbx@80040000 {
  732. compatible = "simple-bus";
  733. #address-cells = <1>;
  734. #size-cells = <1>;
  735. reg = <0x80040000 0x40000>;
  736. ranges;
  737. clks: clkctrl@80040000 {
  738. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  739. reg = <0x80040000 0x2000>;
  740. #clock-cells = <1>;
  741. };
  742. saif0: saif@80042000 {
  743. compatible = "fsl,imx28-saif";
  744. reg = <0x80042000 0x2000>;
  745. interrupts = <59 80>;
  746. clocks = <&clks 53>;
  747. dmas = <&dma_apbx 4>;
  748. dma-names = "rx-tx";
  749. fsl,saif-dma-channel = <4>;
  750. status = "disabled";
  751. };
  752. power@80044000 {
  753. reg = <0x80044000 0x2000>;
  754. status = "disabled";
  755. };
  756. saif1: saif@80046000 {
  757. compatible = "fsl,imx28-saif";
  758. reg = <0x80046000 0x2000>;
  759. interrupts = <58 81>;
  760. clocks = <&clks 54>;
  761. dmas = <&dma_apbx 5>;
  762. dma-names = "rx-tx";
  763. fsl,saif-dma-channel = <5>;
  764. status = "disabled";
  765. };
  766. lradc@80050000 {
  767. compatible = "fsl,imx28-lradc";
  768. reg = <0x80050000 0x2000>;
  769. interrupts = <10 14 15 16 17 18 19
  770. 20 21 22 23 24 25>;
  771. status = "disabled";
  772. };
  773. spdif@80054000 {
  774. reg = <0x80054000 0x2000>;
  775. interrupts = <45 66>;
  776. dmas = <&dma_apbx 2>;
  777. dma-names = "tx";
  778. status = "disabled";
  779. };
  780. rtc@80056000 {
  781. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  782. reg = <0x80056000 0x2000>;
  783. interrupts = <29>;
  784. };
  785. i2c0: i2c@80058000 {
  786. #address-cells = <1>;
  787. #size-cells = <0>;
  788. compatible = "fsl,imx28-i2c";
  789. reg = <0x80058000 0x2000>;
  790. interrupts = <111 68>;
  791. clock-frequency = <100000>;
  792. dmas = <&dma_apbx 6>;
  793. dma-names = "rx-tx";
  794. fsl,i2c-dma-channel = <6>;
  795. status = "disabled";
  796. };
  797. i2c1: i2c@8005a000 {
  798. #address-cells = <1>;
  799. #size-cells = <0>;
  800. compatible = "fsl,imx28-i2c";
  801. reg = <0x8005a000 0x2000>;
  802. interrupts = <110 69>;
  803. clock-frequency = <100000>;
  804. dmas = <&dma_apbx 7>;
  805. dma-names = "rx-tx";
  806. fsl,i2c-dma-channel = <7>;
  807. status = "disabled";
  808. };
  809. pwm: pwm@80064000 {
  810. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  811. reg = <0x80064000 0x2000>;
  812. clocks = <&clks 44>;
  813. #pwm-cells = <2>;
  814. fsl,pwm-number = <8>;
  815. status = "disabled";
  816. };
  817. timrot@80068000 {
  818. compatible = "fsl,imx28-timrot", "fsl,timrot";
  819. reg = <0x80068000 0x2000>;
  820. interrupts = <48 49 50 51>;
  821. clocks = <&clks 26>;
  822. };
  823. auart0: serial@8006a000 {
  824. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  825. reg = <0x8006a000 0x2000>;
  826. interrupts = <112 70 71>;
  827. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  828. dma-names = "rx", "tx";
  829. fsl,auart-dma-channel = <8 9>;
  830. clocks = <&clks 45>;
  831. status = "disabled";
  832. };
  833. auart1: serial@8006c000 {
  834. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  835. reg = <0x8006c000 0x2000>;
  836. interrupts = <113 72 73>;
  837. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  838. dma-names = "rx", "tx";
  839. clocks = <&clks 45>;
  840. status = "disabled";
  841. };
  842. auart2: serial@8006e000 {
  843. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  844. reg = <0x8006e000 0x2000>;
  845. interrupts = <114 74 75>;
  846. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  847. dma-names = "rx", "tx";
  848. clocks = <&clks 45>;
  849. status = "disabled";
  850. };
  851. auart3: serial@80070000 {
  852. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  853. reg = <0x80070000 0x2000>;
  854. interrupts = <115 76 77>;
  855. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  856. dma-names = "rx", "tx";
  857. clocks = <&clks 45>;
  858. status = "disabled";
  859. };
  860. auart4: serial@80072000 {
  861. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  862. reg = <0x80072000 0x2000>;
  863. interrupts = <116 78 79>;
  864. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  865. dma-names = "rx", "tx";
  866. clocks = <&clks 45>;
  867. status = "disabled";
  868. };
  869. duart: serial@80074000 {
  870. compatible = "arm,pl011", "arm,primecell";
  871. reg = <0x80074000 0x1000>;
  872. interrupts = <47>;
  873. clocks = <&clks 45>, <&clks 26>;
  874. clock-names = "uart", "apb_pclk";
  875. status = "disabled";
  876. };
  877. usbphy0: usbphy@8007c000 {
  878. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  879. reg = <0x8007c000 0x2000>;
  880. clocks = <&clks 62>;
  881. status = "disabled";
  882. };
  883. usbphy1: usbphy@8007e000 {
  884. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  885. reg = <0x8007e000 0x2000>;
  886. clocks = <&clks 63>;
  887. status = "disabled";
  888. };
  889. };
  890. };
  891. ahb@80080000 {
  892. compatible = "simple-bus";
  893. #address-cells = <1>;
  894. #size-cells = <1>;
  895. reg = <0x80080000 0x80000>;
  896. ranges;
  897. usb0: usb@80080000 {
  898. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  899. reg = <0x80080000 0x10000>;
  900. interrupts = <93>;
  901. clocks = <&clks 60>;
  902. fsl,usbphy = <&usbphy0>;
  903. status = "disabled";
  904. };
  905. usb1: usb@80090000 {
  906. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  907. reg = <0x80090000 0x10000>;
  908. interrupts = <92>;
  909. clocks = <&clks 61>;
  910. fsl,usbphy = <&usbphy1>;
  911. status = "disabled";
  912. };
  913. dflpt@800c0000 {
  914. reg = <0x800c0000 0x10000>;
  915. status = "disabled";
  916. };
  917. mac0: ethernet@800f0000 {
  918. compatible = "fsl,imx28-fec";
  919. reg = <0x800f0000 0x4000>;
  920. interrupts = <101>;
  921. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  922. clock-names = "ipg", "ahb", "enet_out";
  923. status = "disabled";
  924. };
  925. mac1: ethernet@800f4000 {
  926. compatible = "fsl,imx28-fec";
  927. reg = <0x800f4000 0x4000>;
  928. interrupts = <102>;
  929. clocks = <&clks 57>, <&clks 57>;
  930. clock-names = "ipg", "ahb";
  931. status = "disabled";
  932. };
  933. switch@800f8000 {
  934. reg = <0x800f8000 0x8000>;
  935. status = "disabled";
  936. };
  937. };
  938. };