be_cmds.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  229. break;
  230. }
  231. }
  232. static inline bool is_link_state_evt(u32 trailer)
  233. {
  234. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  235. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  236. ASYNC_EVENT_CODE_LINK_STATE;
  237. }
  238. static inline bool is_grp5_evt(u32 trailer)
  239. {
  240. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  241. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  242. ASYNC_EVENT_CODE_GRP_5);
  243. }
  244. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  245. {
  246. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  247. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  248. if (be_mcc_compl_is_new(compl)) {
  249. queue_tail_inc(mcc_cq);
  250. return compl;
  251. }
  252. return NULL;
  253. }
  254. void be_async_mcc_enable(struct be_adapter *adapter)
  255. {
  256. spin_lock_bh(&adapter->mcc_cq_lock);
  257. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  258. adapter->mcc_obj.rearm_cq = true;
  259. spin_unlock_bh(&adapter->mcc_cq_lock);
  260. }
  261. void be_async_mcc_disable(struct be_adapter *adapter)
  262. {
  263. spin_lock_bh(&adapter->mcc_cq_lock);
  264. adapter->mcc_obj.rearm_cq = false;
  265. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  266. spin_unlock_bh(&adapter->mcc_cq_lock);
  267. }
  268. int be_process_mcc(struct be_adapter *adapter)
  269. {
  270. struct be_mcc_compl *compl;
  271. int num = 0, status = 0;
  272. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  273. spin_lock(&adapter->mcc_cq_lock);
  274. while ((compl = be_mcc_compl_get(adapter))) {
  275. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  276. /* Interpret flags as an async trailer */
  277. if (is_link_state_evt(compl->flags))
  278. be_async_link_state_process(adapter,
  279. (struct be_async_event_link_state *) compl);
  280. else if (is_grp5_evt(compl->flags))
  281. be_async_grp5_evt_process(adapter,
  282. compl->flags, compl);
  283. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  284. status = be_mcc_compl_process(adapter, compl);
  285. atomic_dec(&mcc_obj->q.used);
  286. }
  287. be_mcc_compl_use(compl);
  288. num++;
  289. }
  290. if (num)
  291. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  292. spin_unlock(&adapter->mcc_cq_lock);
  293. return status;
  294. }
  295. /* Wait till no more pending mcc requests are present */
  296. static int be_mcc_wait_compl(struct be_adapter *adapter)
  297. {
  298. #define mcc_timeout 120000 /* 12s timeout */
  299. int i, status = 0;
  300. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  301. for (i = 0; i < mcc_timeout; i++) {
  302. if (be_error(adapter))
  303. return -EIO;
  304. local_bh_disable();
  305. status = be_process_mcc(adapter);
  306. local_bh_enable();
  307. if (atomic_read(&mcc_obj->q.used) == 0)
  308. break;
  309. udelay(100);
  310. }
  311. if (i == mcc_timeout) {
  312. dev_err(&adapter->pdev->dev, "FW not responding\n");
  313. adapter->fw_timeout = true;
  314. return -EIO;
  315. }
  316. return status;
  317. }
  318. /* Notify MCC requests and wait for completion */
  319. static int be_mcc_notify_wait(struct be_adapter *adapter)
  320. {
  321. int status;
  322. struct be_mcc_wrb *wrb;
  323. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  324. u16 index = mcc_obj->q.head;
  325. struct be_cmd_resp_hdr *resp;
  326. index_dec(&index, mcc_obj->q.len);
  327. wrb = queue_index_node(&mcc_obj->q, index);
  328. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  329. be_mcc_notify(adapter);
  330. status = be_mcc_wait_compl(adapter);
  331. if (status == -EIO)
  332. goto out;
  333. status = resp->status;
  334. out:
  335. return status;
  336. }
  337. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  338. {
  339. int msecs = 0;
  340. u32 ready;
  341. do {
  342. if (be_error(adapter))
  343. return -EIO;
  344. ready = ioread32(db);
  345. if (ready == 0xffffffff)
  346. return -1;
  347. ready &= MPU_MAILBOX_DB_RDY_MASK;
  348. if (ready)
  349. break;
  350. if (msecs > 4000) {
  351. dev_err(&adapter->pdev->dev, "FW not responding\n");
  352. adapter->fw_timeout = true;
  353. be_detect_error(adapter);
  354. return -1;
  355. }
  356. msleep(1);
  357. msecs++;
  358. } while (true);
  359. return 0;
  360. }
  361. /*
  362. * Insert the mailbox address into the doorbell in two steps
  363. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  364. */
  365. static int be_mbox_notify_wait(struct be_adapter *adapter)
  366. {
  367. int status;
  368. u32 val = 0;
  369. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  370. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  371. struct be_mcc_mailbox *mbox = mbox_mem->va;
  372. struct be_mcc_compl *compl = &mbox->compl;
  373. /* wait for ready to be set */
  374. status = be_mbox_db_ready_wait(adapter, db);
  375. if (status != 0)
  376. return status;
  377. val |= MPU_MAILBOX_DB_HI_MASK;
  378. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  379. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  380. iowrite32(val, db);
  381. /* wait for ready to be set */
  382. status = be_mbox_db_ready_wait(adapter, db);
  383. if (status != 0)
  384. return status;
  385. val = 0;
  386. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  387. val |= (u32)(mbox_mem->dma >> 4) << 2;
  388. iowrite32(val, db);
  389. status = be_mbox_db_ready_wait(adapter, db);
  390. if (status != 0)
  391. return status;
  392. /* A cq entry has been made now */
  393. if (be_mcc_compl_is_new(compl)) {
  394. status = be_mcc_compl_process(adapter, &mbox->compl);
  395. be_mcc_compl_use(compl);
  396. if (status)
  397. return status;
  398. } else {
  399. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  400. return -1;
  401. }
  402. return 0;
  403. }
  404. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  405. {
  406. u32 sem;
  407. u32 reg = skyhawk_chip(adapter) ? SLIPORT_SEMAPHORE_OFFSET_SH :
  408. SLIPORT_SEMAPHORE_OFFSET_BE;
  409. pci_read_config_dword(adapter->pdev, reg, &sem);
  410. *stage = sem & POST_STAGE_MASK;
  411. if ((sem >> POST_ERR_SHIFT) & POST_ERR_MASK)
  412. return -1;
  413. else
  414. return 0;
  415. }
  416. int lancer_wait_ready(struct be_adapter *adapter)
  417. {
  418. #define SLIPORT_READY_TIMEOUT 30
  419. u32 sliport_status;
  420. int status = 0, i;
  421. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  422. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  423. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  424. break;
  425. msleep(1000);
  426. }
  427. if (i == SLIPORT_READY_TIMEOUT)
  428. status = -1;
  429. return status;
  430. }
  431. static bool lancer_provisioning_error(struct be_adapter *adapter)
  432. {
  433. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  434. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  435. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  436. sliport_err1 = ioread32(adapter->db +
  437. SLIPORT_ERROR1_OFFSET);
  438. sliport_err2 = ioread32(adapter->db +
  439. SLIPORT_ERROR2_OFFSET);
  440. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  441. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  442. return true;
  443. }
  444. return false;
  445. }
  446. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  447. {
  448. int status;
  449. u32 sliport_status, err, reset_needed;
  450. bool resource_error;
  451. resource_error = lancer_provisioning_error(adapter);
  452. if (resource_error)
  453. return -1;
  454. status = lancer_wait_ready(adapter);
  455. if (!status) {
  456. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  457. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  458. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  459. if (err && reset_needed) {
  460. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  461. adapter->db + SLIPORT_CONTROL_OFFSET);
  462. /* check adapter has corrected the error */
  463. status = lancer_wait_ready(adapter);
  464. sliport_status = ioread32(adapter->db +
  465. SLIPORT_STATUS_OFFSET);
  466. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  467. SLIPORT_STATUS_RN_MASK);
  468. if (status || sliport_status)
  469. status = -1;
  470. } else if (err || reset_needed) {
  471. status = -1;
  472. }
  473. }
  474. /* Stop error recovery if error is not recoverable.
  475. * No resource error is temporary errors and will go away
  476. * when PF provisions resources.
  477. */
  478. resource_error = lancer_provisioning_error(adapter);
  479. if (status == -1 && !resource_error)
  480. adapter->eeh_error = true;
  481. return status;
  482. }
  483. int be_fw_wait_ready(struct be_adapter *adapter)
  484. {
  485. u16 stage;
  486. int status, timeout = 0;
  487. struct device *dev = &adapter->pdev->dev;
  488. if (lancer_chip(adapter)) {
  489. status = lancer_wait_ready(adapter);
  490. return status;
  491. }
  492. do {
  493. status = be_POST_stage_get(adapter, &stage);
  494. if (status) {
  495. dev_err(dev, "POST error; stage=0x%x\n", stage);
  496. return -1;
  497. } else if (stage != POST_STAGE_ARMFW_RDY) {
  498. if (msleep_interruptible(2000)) {
  499. dev_err(dev, "Waiting for POST aborted\n");
  500. return -EINTR;
  501. }
  502. timeout += 2;
  503. } else {
  504. return 0;
  505. }
  506. } while (timeout < 60);
  507. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  508. return -1;
  509. }
  510. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  511. {
  512. return &wrb->payload.sgl[0];
  513. }
  514. /* Don't touch the hdr after it's prepared */
  515. /* mem will be NULL for embedded commands */
  516. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  517. u8 subsystem, u8 opcode, int cmd_len,
  518. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  519. {
  520. struct be_sge *sge;
  521. unsigned long addr = (unsigned long)req_hdr;
  522. u64 req_addr = addr;
  523. req_hdr->opcode = opcode;
  524. req_hdr->subsystem = subsystem;
  525. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  526. req_hdr->version = 0;
  527. wrb->tag0 = req_addr & 0xFFFFFFFF;
  528. wrb->tag1 = upper_32_bits(req_addr);
  529. wrb->payload_length = cmd_len;
  530. if (mem) {
  531. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  532. MCC_WRB_SGE_CNT_SHIFT;
  533. sge = nonembedded_sgl(wrb);
  534. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  535. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  536. sge->len = cpu_to_le32(mem->size);
  537. } else
  538. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  539. be_dws_cpu_to_le(wrb, 8);
  540. }
  541. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  542. struct be_dma_mem *mem)
  543. {
  544. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  545. u64 dma = (u64)mem->dma;
  546. for (i = 0; i < buf_pages; i++) {
  547. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  548. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  549. dma += PAGE_SIZE_4K;
  550. }
  551. }
  552. /* Converts interrupt delay in microseconds to multiplier value */
  553. static u32 eq_delay_to_mult(u32 usec_delay)
  554. {
  555. #define MAX_INTR_RATE 651042
  556. const u32 round = 10;
  557. u32 multiplier;
  558. if (usec_delay == 0)
  559. multiplier = 0;
  560. else {
  561. u32 interrupt_rate = 1000000 / usec_delay;
  562. /* Max delay, corresponding to the lowest interrupt rate */
  563. if (interrupt_rate == 0)
  564. multiplier = 1023;
  565. else {
  566. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  567. multiplier /= interrupt_rate;
  568. /* Round the multiplier to the closest value.*/
  569. multiplier = (multiplier + round/2) / round;
  570. multiplier = min(multiplier, (u32)1023);
  571. }
  572. }
  573. return multiplier;
  574. }
  575. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  576. {
  577. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  578. struct be_mcc_wrb *wrb
  579. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  580. memset(wrb, 0, sizeof(*wrb));
  581. return wrb;
  582. }
  583. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  584. {
  585. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  586. struct be_mcc_wrb *wrb;
  587. if (!mccq->created)
  588. return NULL;
  589. if (atomic_read(&mccq->used) >= mccq->len) {
  590. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  591. return NULL;
  592. }
  593. wrb = queue_head_node(mccq);
  594. queue_head_inc(mccq);
  595. atomic_inc(&mccq->used);
  596. memset(wrb, 0, sizeof(*wrb));
  597. return wrb;
  598. }
  599. /* Tell fw we're about to start firing cmds by writing a
  600. * special pattern across the wrb hdr; uses mbox
  601. */
  602. int be_cmd_fw_init(struct be_adapter *adapter)
  603. {
  604. u8 *wrb;
  605. int status;
  606. if (lancer_chip(adapter))
  607. return 0;
  608. if (mutex_lock_interruptible(&adapter->mbox_lock))
  609. return -1;
  610. wrb = (u8 *)wrb_from_mbox(adapter);
  611. *wrb++ = 0xFF;
  612. *wrb++ = 0x12;
  613. *wrb++ = 0x34;
  614. *wrb++ = 0xFF;
  615. *wrb++ = 0xFF;
  616. *wrb++ = 0x56;
  617. *wrb++ = 0x78;
  618. *wrb = 0xFF;
  619. status = be_mbox_notify_wait(adapter);
  620. mutex_unlock(&adapter->mbox_lock);
  621. return status;
  622. }
  623. /* Tell fw we're done with firing cmds by writing a
  624. * special pattern across the wrb hdr; uses mbox
  625. */
  626. int be_cmd_fw_clean(struct be_adapter *adapter)
  627. {
  628. u8 *wrb;
  629. int status;
  630. if (lancer_chip(adapter))
  631. return 0;
  632. if (mutex_lock_interruptible(&adapter->mbox_lock))
  633. return -1;
  634. wrb = (u8 *)wrb_from_mbox(adapter);
  635. *wrb++ = 0xFF;
  636. *wrb++ = 0xAA;
  637. *wrb++ = 0xBB;
  638. *wrb++ = 0xFF;
  639. *wrb++ = 0xFF;
  640. *wrb++ = 0xCC;
  641. *wrb++ = 0xDD;
  642. *wrb = 0xFF;
  643. status = be_mbox_notify_wait(adapter);
  644. mutex_unlock(&adapter->mbox_lock);
  645. return status;
  646. }
  647. int be_cmd_eq_create(struct be_adapter *adapter,
  648. struct be_queue_info *eq, int eq_delay)
  649. {
  650. struct be_mcc_wrb *wrb;
  651. struct be_cmd_req_eq_create *req;
  652. struct be_dma_mem *q_mem = &eq->dma_mem;
  653. int status;
  654. if (mutex_lock_interruptible(&adapter->mbox_lock))
  655. return -1;
  656. wrb = wrb_from_mbox(adapter);
  657. req = embedded_payload(wrb);
  658. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  659. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  660. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  661. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  662. /* 4byte eqe*/
  663. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  664. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  665. __ilog2_u32(eq->len/256));
  666. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  667. eq_delay_to_mult(eq_delay));
  668. be_dws_cpu_to_le(req->context, sizeof(req->context));
  669. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  670. status = be_mbox_notify_wait(adapter);
  671. if (!status) {
  672. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  673. eq->id = le16_to_cpu(resp->eq_id);
  674. eq->created = true;
  675. }
  676. mutex_unlock(&adapter->mbox_lock);
  677. return status;
  678. }
  679. /* Use MCC */
  680. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  681. bool permanent, u32 if_handle, u32 pmac_id)
  682. {
  683. struct be_mcc_wrb *wrb;
  684. struct be_cmd_req_mac_query *req;
  685. int status;
  686. spin_lock_bh(&adapter->mcc_lock);
  687. wrb = wrb_from_mccq(adapter);
  688. if (!wrb) {
  689. status = -EBUSY;
  690. goto err;
  691. }
  692. req = embedded_payload(wrb);
  693. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  694. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  695. req->type = MAC_ADDRESS_TYPE_NETWORK;
  696. if (permanent) {
  697. req->permanent = 1;
  698. } else {
  699. req->if_id = cpu_to_le16((u16) if_handle);
  700. req->pmac_id = cpu_to_le32(pmac_id);
  701. req->permanent = 0;
  702. }
  703. status = be_mcc_notify_wait(adapter);
  704. if (!status) {
  705. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  706. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  707. }
  708. err:
  709. spin_unlock_bh(&adapter->mcc_lock);
  710. return status;
  711. }
  712. /* Uses synchronous MCCQ */
  713. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  714. u32 if_id, u32 *pmac_id, u32 domain)
  715. {
  716. struct be_mcc_wrb *wrb;
  717. struct be_cmd_req_pmac_add *req;
  718. int status;
  719. spin_lock_bh(&adapter->mcc_lock);
  720. wrb = wrb_from_mccq(adapter);
  721. if (!wrb) {
  722. status = -EBUSY;
  723. goto err;
  724. }
  725. req = embedded_payload(wrb);
  726. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  727. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  728. req->hdr.domain = domain;
  729. req->if_id = cpu_to_le32(if_id);
  730. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  731. status = be_mcc_notify_wait(adapter);
  732. if (!status) {
  733. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  734. *pmac_id = le32_to_cpu(resp->pmac_id);
  735. }
  736. err:
  737. spin_unlock_bh(&adapter->mcc_lock);
  738. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  739. status = -EPERM;
  740. return status;
  741. }
  742. /* Uses synchronous MCCQ */
  743. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  744. {
  745. struct be_mcc_wrb *wrb;
  746. struct be_cmd_req_pmac_del *req;
  747. int status;
  748. if (pmac_id == -1)
  749. return 0;
  750. spin_lock_bh(&adapter->mcc_lock);
  751. wrb = wrb_from_mccq(adapter);
  752. if (!wrb) {
  753. status = -EBUSY;
  754. goto err;
  755. }
  756. req = embedded_payload(wrb);
  757. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  758. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  759. req->hdr.domain = dom;
  760. req->if_id = cpu_to_le32(if_id);
  761. req->pmac_id = cpu_to_le32(pmac_id);
  762. status = be_mcc_notify_wait(adapter);
  763. err:
  764. spin_unlock_bh(&adapter->mcc_lock);
  765. return status;
  766. }
  767. /* Uses Mbox */
  768. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  769. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  770. {
  771. struct be_mcc_wrb *wrb;
  772. struct be_cmd_req_cq_create *req;
  773. struct be_dma_mem *q_mem = &cq->dma_mem;
  774. void *ctxt;
  775. int status;
  776. if (mutex_lock_interruptible(&adapter->mbox_lock))
  777. return -1;
  778. wrb = wrb_from_mbox(adapter);
  779. req = embedded_payload(wrb);
  780. ctxt = &req->context;
  781. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  782. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  783. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  784. if (lancer_chip(adapter)) {
  785. req->hdr.version = 2;
  786. req->page_size = 1; /* 1 for 4K */
  787. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  788. no_delay);
  789. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  790. __ilog2_u32(cq->len/256));
  791. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  792. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  793. ctxt, 1);
  794. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  795. ctxt, eq->id);
  796. } else {
  797. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  798. coalesce_wm);
  799. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  800. ctxt, no_delay);
  801. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  802. __ilog2_u32(cq->len/256));
  803. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  804. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  805. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  806. }
  807. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  808. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  809. status = be_mbox_notify_wait(adapter);
  810. if (!status) {
  811. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  812. cq->id = le16_to_cpu(resp->cq_id);
  813. cq->created = true;
  814. }
  815. mutex_unlock(&adapter->mbox_lock);
  816. return status;
  817. }
  818. static u32 be_encoded_q_len(int q_len)
  819. {
  820. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  821. if (len_encoded == 16)
  822. len_encoded = 0;
  823. return len_encoded;
  824. }
  825. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  826. struct be_queue_info *mccq,
  827. struct be_queue_info *cq)
  828. {
  829. struct be_mcc_wrb *wrb;
  830. struct be_cmd_req_mcc_ext_create *req;
  831. struct be_dma_mem *q_mem = &mccq->dma_mem;
  832. void *ctxt;
  833. int status;
  834. if (mutex_lock_interruptible(&adapter->mbox_lock))
  835. return -1;
  836. wrb = wrb_from_mbox(adapter);
  837. req = embedded_payload(wrb);
  838. ctxt = &req->context;
  839. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  840. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  841. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  842. if (lancer_chip(adapter)) {
  843. req->hdr.version = 1;
  844. req->cq_id = cpu_to_le16(cq->id);
  845. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  846. be_encoded_q_len(mccq->len));
  847. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  848. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  849. ctxt, cq->id);
  850. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  851. ctxt, 1);
  852. } else {
  853. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  854. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  855. be_encoded_q_len(mccq->len));
  856. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  857. }
  858. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  859. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  860. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  861. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  862. status = be_mbox_notify_wait(adapter);
  863. if (!status) {
  864. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  865. mccq->id = le16_to_cpu(resp->id);
  866. mccq->created = true;
  867. }
  868. mutex_unlock(&adapter->mbox_lock);
  869. return status;
  870. }
  871. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  872. struct be_queue_info *mccq,
  873. struct be_queue_info *cq)
  874. {
  875. struct be_mcc_wrb *wrb;
  876. struct be_cmd_req_mcc_create *req;
  877. struct be_dma_mem *q_mem = &mccq->dma_mem;
  878. void *ctxt;
  879. int status;
  880. if (mutex_lock_interruptible(&adapter->mbox_lock))
  881. return -1;
  882. wrb = wrb_from_mbox(adapter);
  883. req = embedded_payload(wrb);
  884. ctxt = &req->context;
  885. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  886. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  887. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  888. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  889. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  890. be_encoded_q_len(mccq->len));
  891. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  892. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  893. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  894. status = be_mbox_notify_wait(adapter);
  895. if (!status) {
  896. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  897. mccq->id = le16_to_cpu(resp->id);
  898. mccq->created = true;
  899. }
  900. mutex_unlock(&adapter->mbox_lock);
  901. return status;
  902. }
  903. int be_cmd_mccq_create(struct be_adapter *adapter,
  904. struct be_queue_info *mccq,
  905. struct be_queue_info *cq)
  906. {
  907. int status;
  908. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  909. if (status && !lancer_chip(adapter)) {
  910. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  911. "or newer to avoid conflicting priorities between NIC "
  912. "and FCoE traffic");
  913. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  914. }
  915. return status;
  916. }
  917. int be_cmd_txq_create(struct be_adapter *adapter,
  918. struct be_queue_info *txq,
  919. struct be_queue_info *cq)
  920. {
  921. struct be_mcc_wrb *wrb;
  922. struct be_cmd_req_eth_tx_create *req;
  923. struct be_dma_mem *q_mem = &txq->dma_mem;
  924. void *ctxt;
  925. int status;
  926. spin_lock_bh(&adapter->mcc_lock);
  927. wrb = wrb_from_mccq(adapter);
  928. if (!wrb) {
  929. status = -EBUSY;
  930. goto err;
  931. }
  932. req = embedded_payload(wrb);
  933. ctxt = &req->context;
  934. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  935. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  936. if (lancer_chip(adapter)) {
  937. req->hdr.version = 1;
  938. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  939. adapter->if_handle);
  940. }
  941. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  942. req->ulp_num = BE_ULP1_NUM;
  943. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  944. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  945. be_encoded_q_len(txq->len));
  946. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  947. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  948. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  949. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  950. status = be_mcc_notify_wait(adapter);
  951. if (!status) {
  952. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  953. txq->id = le16_to_cpu(resp->cid);
  954. txq->created = true;
  955. }
  956. err:
  957. spin_unlock_bh(&adapter->mcc_lock);
  958. return status;
  959. }
  960. /* Uses MCC */
  961. int be_cmd_rxq_create(struct be_adapter *adapter,
  962. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  963. u32 if_id, u32 rss, u8 *rss_id)
  964. {
  965. struct be_mcc_wrb *wrb;
  966. struct be_cmd_req_eth_rx_create *req;
  967. struct be_dma_mem *q_mem = &rxq->dma_mem;
  968. int status;
  969. spin_lock_bh(&adapter->mcc_lock);
  970. wrb = wrb_from_mccq(adapter);
  971. if (!wrb) {
  972. status = -EBUSY;
  973. goto err;
  974. }
  975. req = embedded_payload(wrb);
  976. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  977. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  978. req->cq_id = cpu_to_le16(cq_id);
  979. req->frag_size = fls(frag_size) - 1;
  980. req->num_pages = 2;
  981. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  982. req->interface_id = cpu_to_le32(if_id);
  983. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  984. req->rss_queue = cpu_to_le32(rss);
  985. status = be_mcc_notify_wait(adapter);
  986. if (!status) {
  987. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  988. rxq->id = le16_to_cpu(resp->id);
  989. rxq->created = true;
  990. *rss_id = resp->rss_id;
  991. }
  992. err:
  993. spin_unlock_bh(&adapter->mcc_lock);
  994. return status;
  995. }
  996. /* Generic destroyer function for all types of queues
  997. * Uses Mbox
  998. */
  999. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1000. int queue_type)
  1001. {
  1002. struct be_mcc_wrb *wrb;
  1003. struct be_cmd_req_q_destroy *req;
  1004. u8 subsys = 0, opcode = 0;
  1005. int status;
  1006. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1007. return -1;
  1008. wrb = wrb_from_mbox(adapter);
  1009. req = embedded_payload(wrb);
  1010. switch (queue_type) {
  1011. case QTYPE_EQ:
  1012. subsys = CMD_SUBSYSTEM_COMMON;
  1013. opcode = OPCODE_COMMON_EQ_DESTROY;
  1014. break;
  1015. case QTYPE_CQ:
  1016. subsys = CMD_SUBSYSTEM_COMMON;
  1017. opcode = OPCODE_COMMON_CQ_DESTROY;
  1018. break;
  1019. case QTYPE_TXQ:
  1020. subsys = CMD_SUBSYSTEM_ETH;
  1021. opcode = OPCODE_ETH_TX_DESTROY;
  1022. break;
  1023. case QTYPE_RXQ:
  1024. subsys = CMD_SUBSYSTEM_ETH;
  1025. opcode = OPCODE_ETH_RX_DESTROY;
  1026. break;
  1027. case QTYPE_MCCQ:
  1028. subsys = CMD_SUBSYSTEM_COMMON;
  1029. opcode = OPCODE_COMMON_MCC_DESTROY;
  1030. break;
  1031. default:
  1032. BUG();
  1033. }
  1034. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1035. NULL);
  1036. req->id = cpu_to_le16(q->id);
  1037. status = be_mbox_notify_wait(adapter);
  1038. q->created = false;
  1039. mutex_unlock(&adapter->mbox_lock);
  1040. return status;
  1041. }
  1042. /* Uses MCC */
  1043. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1044. {
  1045. struct be_mcc_wrb *wrb;
  1046. struct be_cmd_req_q_destroy *req;
  1047. int status;
  1048. spin_lock_bh(&adapter->mcc_lock);
  1049. wrb = wrb_from_mccq(adapter);
  1050. if (!wrb) {
  1051. status = -EBUSY;
  1052. goto err;
  1053. }
  1054. req = embedded_payload(wrb);
  1055. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1056. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1057. req->id = cpu_to_le16(q->id);
  1058. status = be_mcc_notify_wait(adapter);
  1059. q->created = false;
  1060. err:
  1061. spin_unlock_bh(&adapter->mcc_lock);
  1062. return status;
  1063. }
  1064. /* Create an rx filtering policy configuration on an i/f
  1065. * Uses MCCQ
  1066. */
  1067. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1068. u32 *if_handle, u32 domain)
  1069. {
  1070. struct be_mcc_wrb *wrb;
  1071. struct be_cmd_req_if_create *req;
  1072. int status;
  1073. spin_lock_bh(&adapter->mcc_lock);
  1074. wrb = wrb_from_mccq(adapter);
  1075. if (!wrb) {
  1076. status = -EBUSY;
  1077. goto err;
  1078. }
  1079. req = embedded_payload(wrb);
  1080. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1081. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1082. req->hdr.domain = domain;
  1083. req->capability_flags = cpu_to_le32(cap_flags);
  1084. req->enable_flags = cpu_to_le32(en_flags);
  1085. req->pmac_invalid = true;
  1086. status = be_mcc_notify_wait(adapter);
  1087. if (!status) {
  1088. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1089. *if_handle = le32_to_cpu(resp->interface_id);
  1090. }
  1091. err:
  1092. spin_unlock_bh(&adapter->mcc_lock);
  1093. return status;
  1094. }
  1095. /* Uses MCCQ */
  1096. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1097. {
  1098. struct be_mcc_wrb *wrb;
  1099. struct be_cmd_req_if_destroy *req;
  1100. int status;
  1101. if (interface_id == -1)
  1102. return 0;
  1103. spin_lock_bh(&adapter->mcc_lock);
  1104. wrb = wrb_from_mccq(adapter);
  1105. if (!wrb) {
  1106. status = -EBUSY;
  1107. goto err;
  1108. }
  1109. req = embedded_payload(wrb);
  1110. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1111. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1112. req->hdr.domain = domain;
  1113. req->interface_id = cpu_to_le32(interface_id);
  1114. status = be_mcc_notify_wait(adapter);
  1115. err:
  1116. spin_unlock_bh(&adapter->mcc_lock);
  1117. return status;
  1118. }
  1119. /* Get stats is a non embedded command: the request is not embedded inside
  1120. * WRB but is a separate dma memory block
  1121. * Uses asynchronous MCC
  1122. */
  1123. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1124. {
  1125. struct be_mcc_wrb *wrb;
  1126. struct be_cmd_req_hdr *hdr;
  1127. int status = 0;
  1128. spin_lock_bh(&adapter->mcc_lock);
  1129. wrb = wrb_from_mccq(adapter);
  1130. if (!wrb) {
  1131. status = -EBUSY;
  1132. goto err;
  1133. }
  1134. hdr = nonemb_cmd->va;
  1135. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1136. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1137. /* version 1 of the cmd is not supported only by BE2 */
  1138. if (!BE2_chip(adapter))
  1139. hdr->version = 1;
  1140. be_mcc_notify(adapter);
  1141. adapter->stats_cmd_sent = true;
  1142. err:
  1143. spin_unlock_bh(&adapter->mcc_lock);
  1144. return status;
  1145. }
  1146. /* Lancer Stats */
  1147. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1148. struct be_dma_mem *nonemb_cmd)
  1149. {
  1150. struct be_mcc_wrb *wrb;
  1151. struct lancer_cmd_req_pport_stats *req;
  1152. int status = 0;
  1153. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1154. CMD_SUBSYSTEM_ETH))
  1155. return -EPERM;
  1156. spin_lock_bh(&adapter->mcc_lock);
  1157. wrb = wrb_from_mccq(adapter);
  1158. if (!wrb) {
  1159. status = -EBUSY;
  1160. goto err;
  1161. }
  1162. req = nonemb_cmd->va;
  1163. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1164. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1165. nonemb_cmd);
  1166. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1167. req->cmd_params.params.reset_stats = 0;
  1168. be_mcc_notify(adapter);
  1169. adapter->stats_cmd_sent = true;
  1170. err:
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. return status;
  1173. }
  1174. static int be_mac_to_link_speed(int mac_speed)
  1175. {
  1176. switch (mac_speed) {
  1177. case PHY_LINK_SPEED_ZERO:
  1178. return 0;
  1179. case PHY_LINK_SPEED_10MBPS:
  1180. return 10;
  1181. case PHY_LINK_SPEED_100MBPS:
  1182. return 100;
  1183. case PHY_LINK_SPEED_1GBPS:
  1184. return 1000;
  1185. case PHY_LINK_SPEED_10GBPS:
  1186. return 10000;
  1187. }
  1188. return 0;
  1189. }
  1190. /* Uses synchronous mcc
  1191. * Returns link_speed in Mbps
  1192. */
  1193. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1194. u8 *link_status, u32 dom)
  1195. {
  1196. struct be_mcc_wrb *wrb;
  1197. struct be_cmd_req_link_status *req;
  1198. int status;
  1199. spin_lock_bh(&adapter->mcc_lock);
  1200. if (link_status)
  1201. *link_status = LINK_DOWN;
  1202. wrb = wrb_from_mccq(adapter);
  1203. if (!wrb) {
  1204. status = -EBUSY;
  1205. goto err;
  1206. }
  1207. req = embedded_payload(wrb);
  1208. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1209. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1210. /* version 1 of the cmd is not supported only by BE2 */
  1211. if (!BE2_chip(adapter))
  1212. req->hdr.version = 1;
  1213. req->hdr.domain = dom;
  1214. status = be_mcc_notify_wait(adapter);
  1215. if (!status) {
  1216. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1217. if (link_speed) {
  1218. *link_speed = resp->link_speed ?
  1219. le16_to_cpu(resp->link_speed) * 10 :
  1220. be_mac_to_link_speed(resp->mac_speed);
  1221. if (!resp->logical_link_status)
  1222. *link_speed = 0;
  1223. }
  1224. if (link_status)
  1225. *link_status = resp->logical_link_status;
  1226. }
  1227. err:
  1228. spin_unlock_bh(&adapter->mcc_lock);
  1229. return status;
  1230. }
  1231. /* Uses synchronous mcc */
  1232. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1233. {
  1234. struct be_mcc_wrb *wrb;
  1235. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1236. int status;
  1237. spin_lock_bh(&adapter->mcc_lock);
  1238. wrb = wrb_from_mccq(adapter);
  1239. if (!wrb) {
  1240. status = -EBUSY;
  1241. goto err;
  1242. }
  1243. req = embedded_payload(wrb);
  1244. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1245. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1246. wrb, NULL);
  1247. be_mcc_notify(adapter);
  1248. err:
  1249. spin_unlock_bh(&adapter->mcc_lock);
  1250. return status;
  1251. }
  1252. /* Uses synchronous mcc */
  1253. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1254. {
  1255. struct be_mcc_wrb *wrb;
  1256. struct be_cmd_req_get_fat *req;
  1257. int status;
  1258. spin_lock_bh(&adapter->mcc_lock);
  1259. wrb = wrb_from_mccq(adapter);
  1260. if (!wrb) {
  1261. status = -EBUSY;
  1262. goto err;
  1263. }
  1264. req = embedded_payload(wrb);
  1265. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1266. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1267. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1268. status = be_mcc_notify_wait(adapter);
  1269. if (!status) {
  1270. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1271. if (log_size && resp->log_size)
  1272. *log_size = le32_to_cpu(resp->log_size) -
  1273. sizeof(u32);
  1274. }
  1275. err:
  1276. spin_unlock_bh(&adapter->mcc_lock);
  1277. return status;
  1278. }
  1279. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1280. {
  1281. struct be_dma_mem get_fat_cmd;
  1282. struct be_mcc_wrb *wrb;
  1283. struct be_cmd_req_get_fat *req;
  1284. u32 offset = 0, total_size, buf_size,
  1285. log_offset = sizeof(u32), payload_len;
  1286. int status;
  1287. if (buf_len == 0)
  1288. return;
  1289. total_size = buf_len;
  1290. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1291. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1292. get_fat_cmd.size,
  1293. &get_fat_cmd.dma);
  1294. if (!get_fat_cmd.va) {
  1295. status = -ENOMEM;
  1296. dev_err(&adapter->pdev->dev,
  1297. "Memory allocation failure while retrieving FAT data\n");
  1298. return;
  1299. }
  1300. spin_lock_bh(&adapter->mcc_lock);
  1301. while (total_size) {
  1302. buf_size = min(total_size, (u32)60*1024);
  1303. total_size -= buf_size;
  1304. wrb = wrb_from_mccq(adapter);
  1305. if (!wrb) {
  1306. status = -EBUSY;
  1307. goto err;
  1308. }
  1309. req = get_fat_cmd.va;
  1310. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1311. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1312. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1313. &get_fat_cmd);
  1314. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1315. req->read_log_offset = cpu_to_le32(log_offset);
  1316. req->read_log_length = cpu_to_le32(buf_size);
  1317. req->data_buffer_size = cpu_to_le32(buf_size);
  1318. status = be_mcc_notify_wait(adapter);
  1319. if (!status) {
  1320. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1321. memcpy(buf + offset,
  1322. resp->data_buffer,
  1323. le32_to_cpu(resp->read_log_length));
  1324. } else {
  1325. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1326. goto err;
  1327. }
  1328. offset += buf_size;
  1329. log_offset += buf_size;
  1330. }
  1331. err:
  1332. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1333. get_fat_cmd.va,
  1334. get_fat_cmd.dma);
  1335. spin_unlock_bh(&adapter->mcc_lock);
  1336. }
  1337. /* Uses synchronous mcc */
  1338. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1339. char *fw_on_flash)
  1340. {
  1341. struct be_mcc_wrb *wrb;
  1342. struct be_cmd_req_get_fw_version *req;
  1343. int status;
  1344. spin_lock_bh(&adapter->mcc_lock);
  1345. wrb = wrb_from_mccq(adapter);
  1346. if (!wrb) {
  1347. status = -EBUSY;
  1348. goto err;
  1349. }
  1350. req = embedded_payload(wrb);
  1351. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1352. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1353. status = be_mcc_notify_wait(adapter);
  1354. if (!status) {
  1355. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1356. strcpy(fw_ver, resp->firmware_version_string);
  1357. if (fw_on_flash)
  1358. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1359. }
  1360. err:
  1361. spin_unlock_bh(&adapter->mcc_lock);
  1362. return status;
  1363. }
  1364. /* set the EQ delay interval of an EQ to specified value
  1365. * Uses async mcc
  1366. */
  1367. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1368. {
  1369. struct be_mcc_wrb *wrb;
  1370. struct be_cmd_req_modify_eq_delay *req;
  1371. int status = 0;
  1372. spin_lock_bh(&adapter->mcc_lock);
  1373. wrb = wrb_from_mccq(adapter);
  1374. if (!wrb) {
  1375. status = -EBUSY;
  1376. goto err;
  1377. }
  1378. req = embedded_payload(wrb);
  1379. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1380. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1381. req->num_eq = cpu_to_le32(1);
  1382. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1383. req->delay[0].phase = 0;
  1384. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1385. be_mcc_notify(adapter);
  1386. err:
  1387. spin_unlock_bh(&adapter->mcc_lock);
  1388. return status;
  1389. }
  1390. /* Uses sycnhronous mcc */
  1391. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1392. u32 num, bool untagged, bool promiscuous)
  1393. {
  1394. struct be_mcc_wrb *wrb;
  1395. struct be_cmd_req_vlan_config *req;
  1396. int status;
  1397. spin_lock_bh(&adapter->mcc_lock);
  1398. wrb = wrb_from_mccq(adapter);
  1399. if (!wrb) {
  1400. status = -EBUSY;
  1401. goto err;
  1402. }
  1403. req = embedded_payload(wrb);
  1404. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1405. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1406. req->interface_id = if_id;
  1407. req->promiscuous = promiscuous;
  1408. req->untagged = untagged;
  1409. req->num_vlan = num;
  1410. if (!promiscuous) {
  1411. memcpy(req->normal_vlan, vtag_array,
  1412. req->num_vlan * sizeof(vtag_array[0]));
  1413. }
  1414. status = be_mcc_notify_wait(adapter);
  1415. err:
  1416. spin_unlock_bh(&adapter->mcc_lock);
  1417. return status;
  1418. }
  1419. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1420. {
  1421. struct be_mcc_wrb *wrb;
  1422. struct be_dma_mem *mem = &adapter->rx_filter;
  1423. struct be_cmd_req_rx_filter *req = mem->va;
  1424. int status;
  1425. spin_lock_bh(&adapter->mcc_lock);
  1426. wrb = wrb_from_mccq(adapter);
  1427. if (!wrb) {
  1428. status = -EBUSY;
  1429. goto err;
  1430. }
  1431. memset(req, 0, sizeof(*req));
  1432. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1433. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1434. wrb, mem);
  1435. req->if_id = cpu_to_le32(adapter->if_handle);
  1436. if (flags & IFF_PROMISC) {
  1437. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1438. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1439. if (value == ON)
  1440. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1441. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1442. } else if (flags & IFF_ALLMULTI) {
  1443. req->if_flags_mask = req->if_flags =
  1444. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1445. } else {
  1446. struct netdev_hw_addr *ha;
  1447. int i = 0;
  1448. req->if_flags_mask = req->if_flags =
  1449. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1450. /* Reset mcast promisc mode if already set by setting mask
  1451. * and not setting flags field
  1452. */
  1453. req->if_flags_mask |=
  1454. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1455. adapter->if_cap_flags);
  1456. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1457. netdev_for_each_mc_addr(ha, adapter->netdev)
  1458. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1459. }
  1460. status = be_mcc_notify_wait(adapter);
  1461. err:
  1462. spin_unlock_bh(&adapter->mcc_lock);
  1463. return status;
  1464. }
  1465. /* Uses synchrounous mcc */
  1466. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1467. {
  1468. struct be_mcc_wrb *wrb;
  1469. struct be_cmd_req_set_flow_control *req;
  1470. int status;
  1471. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1472. CMD_SUBSYSTEM_COMMON))
  1473. return -EPERM;
  1474. spin_lock_bh(&adapter->mcc_lock);
  1475. wrb = wrb_from_mccq(adapter);
  1476. if (!wrb) {
  1477. status = -EBUSY;
  1478. goto err;
  1479. }
  1480. req = embedded_payload(wrb);
  1481. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1482. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1483. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1484. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1485. status = be_mcc_notify_wait(adapter);
  1486. err:
  1487. spin_unlock_bh(&adapter->mcc_lock);
  1488. return status;
  1489. }
  1490. /* Uses sycn mcc */
  1491. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1492. {
  1493. struct be_mcc_wrb *wrb;
  1494. struct be_cmd_req_get_flow_control *req;
  1495. int status;
  1496. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1497. CMD_SUBSYSTEM_COMMON))
  1498. return -EPERM;
  1499. spin_lock_bh(&adapter->mcc_lock);
  1500. wrb = wrb_from_mccq(adapter);
  1501. if (!wrb) {
  1502. status = -EBUSY;
  1503. goto err;
  1504. }
  1505. req = embedded_payload(wrb);
  1506. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1507. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1508. status = be_mcc_notify_wait(adapter);
  1509. if (!status) {
  1510. struct be_cmd_resp_get_flow_control *resp =
  1511. embedded_payload(wrb);
  1512. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1513. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1514. }
  1515. err:
  1516. spin_unlock_bh(&adapter->mcc_lock);
  1517. return status;
  1518. }
  1519. /* Uses mbox */
  1520. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1521. u32 *mode, u32 *caps)
  1522. {
  1523. struct be_mcc_wrb *wrb;
  1524. struct be_cmd_req_query_fw_cfg *req;
  1525. int status;
  1526. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1527. return -1;
  1528. wrb = wrb_from_mbox(adapter);
  1529. req = embedded_payload(wrb);
  1530. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1531. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1532. status = be_mbox_notify_wait(adapter);
  1533. if (!status) {
  1534. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1535. *port_num = le32_to_cpu(resp->phys_port);
  1536. *mode = le32_to_cpu(resp->function_mode);
  1537. *caps = le32_to_cpu(resp->function_caps);
  1538. }
  1539. mutex_unlock(&adapter->mbox_lock);
  1540. return status;
  1541. }
  1542. /* Uses mbox */
  1543. int be_cmd_reset_function(struct be_adapter *adapter)
  1544. {
  1545. struct be_mcc_wrb *wrb;
  1546. struct be_cmd_req_hdr *req;
  1547. int status;
  1548. if (lancer_chip(adapter)) {
  1549. status = lancer_wait_ready(adapter);
  1550. if (!status) {
  1551. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1552. adapter->db + SLIPORT_CONTROL_OFFSET);
  1553. status = lancer_test_and_set_rdy_state(adapter);
  1554. }
  1555. if (status) {
  1556. dev_err(&adapter->pdev->dev,
  1557. "Adapter in non recoverable error\n");
  1558. }
  1559. return status;
  1560. }
  1561. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1562. return -1;
  1563. wrb = wrb_from_mbox(adapter);
  1564. req = embedded_payload(wrb);
  1565. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1566. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1567. status = be_mbox_notify_wait(adapter);
  1568. mutex_unlock(&adapter->mbox_lock);
  1569. return status;
  1570. }
  1571. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1572. {
  1573. struct be_mcc_wrb *wrb;
  1574. struct be_cmd_req_rss_config *req;
  1575. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1576. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1577. 0x3ea83c02, 0x4a110304};
  1578. int status;
  1579. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1580. return -1;
  1581. wrb = wrb_from_mbox(adapter);
  1582. req = embedded_payload(wrb);
  1583. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1584. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1585. req->if_id = cpu_to_le32(adapter->if_handle);
  1586. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1587. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1588. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1589. req->hdr.version = 1;
  1590. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1591. RSS_ENABLE_UDP_IPV6);
  1592. }
  1593. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1594. memcpy(req->cpu_table, rsstable, table_size);
  1595. memcpy(req->hash, myhash, sizeof(myhash));
  1596. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1597. status = be_mbox_notify_wait(adapter);
  1598. mutex_unlock(&adapter->mbox_lock);
  1599. return status;
  1600. }
  1601. /* Uses sync mcc */
  1602. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1603. u8 bcn, u8 sts, u8 state)
  1604. {
  1605. struct be_mcc_wrb *wrb;
  1606. struct be_cmd_req_enable_disable_beacon *req;
  1607. int status;
  1608. spin_lock_bh(&adapter->mcc_lock);
  1609. wrb = wrb_from_mccq(adapter);
  1610. if (!wrb) {
  1611. status = -EBUSY;
  1612. goto err;
  1613. }
  1614. req = embedded_payload(wrb);
  1615. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1616. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1617. req->port_num = port_num;
  1618. req->beacon_state = state;
  1619. req->beacon_duration = bcn;
  1620. req->status_duration = sts;
  1621. status = be_mcc_notify_wait(adapter);
  1622. err:
  1623. spin_unlock_bh(&adapter->mcc_lock);
  1624. return status;
  1625. }
  1626. /* Uses sync mcc */
  1627. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1628. {
  1629. struct be_mcc_wrb *wrb;
  1630. struct be_cmd_req_get_beacon_state *req;
  1631. int status;
  1632. spin_lock_bh(&adapter->mcc_lock);
  1633. wrb = wrb_from_mccq(adapter);
  1634. if (!wrb) {
  1635. status = -EBUSY;
  1636. goto err;
  1637. }
  1638. req = embedded_payload(wrb);
  1639. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1640. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1641. req->port_num = port_num;
  1642. status = be_mcc_notify_wait(adapter);
  1643. if (!status) {
  1644. struct be_cmd_resp_get_beacon_state *resp =
  1645. embedded_payload(wrb);
  1646. *state = resp->beacon_state;
  1647. }
  1648. err:
  1649. spin_unlock_bh(&adapter->mcc_lock);
  1650. return status;
  1651. }
  1652. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1653. u32 data_size, u32 data_offset,
  1654. const char *obj_name, u32 *data_written,
  1655. u8 *change_status, u8 *addn_status)
  1656. {
  1657. struct be_mcc_wrb *wrb;
  1658. struct lancer_cmd_req_write_object *req;
  1659. struct lancer_cmd_resp_write_object *resp;
  1660. void *ctxt = NULL;
  1661. int status;
  1662. spin_lock_bh(&adapter->mcc_lock);
  1663. adapter->flash_status = 0;
  1664. wrb = wrb_from_mccq(adapter);
  1665. if (!wrb) {
  1666. status = -EBUSY;
  1667. goto err_unlock;
  1668. }
  1669. req = embedded_payload(wrb);
  1670. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1671. OPCODE_COMMON_WRITE_OBJECT,
  1672. sizeof(struct lancer_cmd_req_write_object), wrb,
  1673. NULL);
  1674. ctxt = &req->context;
  1675. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1676. write_length, ctxt, data_size);
  1677. if (data_size == 0)
  1678. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1679. eof, ctxt, 1);
  1680. else
  1681. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1682. eof, ctxt, 0);
  1683. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1684. req->write_offset = cpu_to_le32(data_offset);
  1685. strcpy(req->object_name, obj_name);
  1686. req->descriptor_count = cpu_to_le32(1);
  1687. req->buf_len = cpu_to_le32(data_size);
  1688. req->addr_low = cpu_to_le32((cmd->dma +
  1689. sizeof(struct lancer_cmd_req_write_object))
  1690. & 0xFFFFFFFF);
  1691. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1692. sizeof(struct lancer_cmd_req_write_object)));
  1693. be_mcc_notify(adapter);
  1694. spin_unlock_bh(&adapter->mcc_lock);
  1695. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1696. msecs_to_jiffies(30000)))
  1697. status = -1;
  1698. else
  1699. status = adapter->flash_status;
  1700. resp = embedded_payload(wrb);
  1701. if (!status) {
  1702. *data_written = le32_to_cpu(resp->actual_write_len);
  1703. *change_status = resp->change_status;
  1704. } else {
  1705. *addn_status = resp->additional_status;
  1706. }
  1707. return status;
  1708. err_unlock:
  1709. spin_unlock_bh(&adapter->mcc_lock);
  1710. return status;
  1711. }
  1712. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1713. u32 data_size, u32 data_offset, const char *obj_name,
  1714. u32 *data_read, u32 *eof, u8 *addn_status)
  1715. {
  1716. struct be_mcc_wrb *wrb;
  1717. struct lancer_cmd_req_read_object *req;
  1718. struct lancer_cmd_resp_read_object *resp;
  1719. int status;
  1720. spin_lock_bh(&adapter->mcc_lock);
  1721. wrb = wrb_from_mccq(adapter);
  1722. if (!wrb) {
  1723. status = -EBUSY;
  1724. goto err_unlock;
  1725. }
  1726. req = embedded_payload(wrb);
  1727. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1728. OPCODE_COMMON_READ_OBJECT,
  1729. sizeof(struct lancer_cmd_req_read_object), wrb,
  1730. NULL);
  1731. req->desired_read_len = cpu_to_le32(data_size);
  1732. req->read_offset = cpu_to_le32(data_offset);
  1733. strcpy(req->object_name, obj_name);
  1734. req->descriptor_count = cpu_to_le32(1);
  1735. req->buf_len = cpu_to_le32(data_size);
  1736. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1737. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1738. status = be_mcc_notify_wait(adapter);
  1739. resp = embedded_payload(wrb);
  1740. if (!status) {
  1741. *data_read = le32_to_cpu(resp->actual_read_len);
  1742. *eof = le32_to_cpu(resp->eof);
  1743. } else {
  1744. *addn_status = resp->additional_status;
  1745. }
  1746. err_unlock:
  1747. spin_unlock_bh(&adapter->mcc_lock);
  1748. return status;
  1749. }
  1750. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1751. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1752. {
  1753. struct be_mcc_wrb *wrb;
  1754. struct be_cmd_write_flashrom *req;
  1755. int status;
  1756. spin_lock_bh(&adapter->mcc_lock);
  1757. adapter->flash_status = 0;
  1758. wrb = wrb_from_mccq(adapter);
  1759. if (!wrb) {
  1760. status = -EBUSY;
  1761. goto err_unlock;
  1762. }
  1763. req = cmd->va;
  1764. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1765. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1766. req->params.op_type = cpu_to_le32(flash_type);
  1767. req->params.op_code = cpu_to_le32(flash_opcode);
  1768. req->params.data_buf_size = cpu_to_le32(buf_size);
  1769. be_mcc_notify(adapter);
  1770. spin_unlock_bh(&adapter->mcc_lock);
  1771. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1772. msecs_to_jiffies(40000)))
  1773. status = -1;
  1774. else
  1775. status = adapter->flash_status;
  1776. return status;
  1777. err_unlock:
  1778. spin_unlock_bh(&adapter->mcc_lock);
  1779. return status;
  1780. }
  1781. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1782. int offset)
  1783. {
  1784. struct be_mcc_wrb *wrb;
  1785. struct be_cmd_read_flash_crc *req;
  1786. int status;
  1787. spin_lock_bh(&adapter->mcc_lock);
  1788. wrb = wrb_from_mccq(adapter);
  1789. if (!wrb) {
  1790. status = -EBUSY;
  1791. goto err;
  1792. }
  1793. req = embedded_payload(wrb);
  1794. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1795. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1796. wrb, NULL);
  1797. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1798. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1799. req->params.offset = cpu_to_le32(offset);
  1800. req->params.data_buf_size = cpu_to_le32(0x4);
  1801. status = be_mcc_notify_wait(adapter);
  1802. if (!status)
  1803. memcpy(flashed_crc, req->crc, 4);
  1804. err:
  1805. spin_unlock_bh(&adapter->mcc_lock);
  1806. return status;
  1807. }
  1808. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1809. struct be_dma_mem *nonemb_cmd)
  1810. {
  1811. struct be_mcc_wrb *wrb;
  1812. struct be_cmd_req_acpi_wol_magic_config *req;
  1813. int status;
  1814. spin_lock_bh(&adapter->mcc_lock);
  1815. wrb = wrb_from_mccq(adapter);
  1816. if (!wrb) {
  1817. status = -EBUSY;
  1818. goto err;
  1819. }
  1820. req = nonemb_cmd->va;
  1821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1822. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1823. nonemb_cmd);
  1824. memcpy(req->magic_mac, mac, ETH_ALEN);
  1825. status = be_mcc_notify_wait(adapter);
  1826. err:
  1827. spin_unlock_bh(&adapter->mcc_lock);
  1828. return status;
  1829. }
  1830. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1831. u8 loopback_type, u8 enable)
  1832. {
  1833. struct be_mcc_wrb *wrb;
  1834. struct be_cmd_req_set_lmode *req;
  1835. int status;
  1836. spin_lock_bh(&adapter->mcc_lock);
  1837. wrb = wrb_from_mccq(adapter);
  1838. if (!wrb) {
  1839. status = -EBUSY;
  1840. goto err;
  1841. }
  1842. req = embedded_payload(wrb);
  1843. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1844. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1845. NULL);
  1846. req->src_port = port_num;
  1847. req->dest_port = port_num;
  1848. req->loopback_type = loopback_type;
  1849. req->loopback_state = enable;
  1850. status = be_mcc_notify_wait(adapter);
  1851. err:
  1852. spin_unlock_bh(&adapter->mcc_lock);
  1853. return status;
  1854. }
  1855. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1856. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1857. {
  1858. struct be_mcc_wrb *wrb;
  1859. struct be_cmd_req_loopback_test *req;
  1860. int status;
  1861. spin_lock_bh(&adapter->mcc_lock);
  1862. wrb = wrb_from_mccq(adapter);
  1863. if (!wrb) {
  1864. status = -EBUSY;
  1865. goto err;
  1866. }
  1867. req = embedded_payload(wrb);
  1868. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1869. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1870. req->hdr.timeout = cpu_to_le32(4);
  1871. req->pattern = cpu_to_le64(pattern);
  1872. req->src_port = cpu_to_le32(port_num);
  1873. req->dest_port = cpu_to_le32(port_num);
  1874. req->pkt_size = cpu_to_le32(pkt_size);
  1875. req->num_pkts = cpu_to_le32(num_pkts);
  1876. req->loopback_type = cpu_to_le32(loopback_type);
  1877. status = be_mcc_notify_wait(adapter);
  1878. if (!status) {
  1879. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1880. status = le32_to_cpu(resp->status);
  1881. }
  1882. err:
  1883. spin_unlock_bh(&adapter->mcc_lock);
  1884. return status;
  1885. }
  1886. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1887. u32 byte_cnt, struct be_dma_mem *cmd)
  1888. {
  1889. struct be_mcc_wrb *wrb;
  1890. struct be_cmd_req_ddrdma_test *req;
  1891. int status;
  1892. int i, j = 0;
  1893. spin_lock_bh(&adapter->mcc_lock);
  1894. wrb = wrb_from_mccq(adapter);
  1895. if (!wrb) {
  1896. status = -EBUSY;
  1897. goto err;
  1898. }
  1899. req = cmd->va;
  1900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1901. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1902. req->pattern = cpu_to_le64(pattern);
  1903. req->byte_count = cpu_to_le32(byte_cnt);
  1904. for (i = 0; i < byte_cnt; i++) {
  1905. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1906. j++;
  1907. if (j > 7)
  1908. j = 0;
  1909. }
  1910. status = be_mcc_notify_wait(adapter);
  1911. if (!status) {
  1912. struct be_cmd_resp_ddrdma_test *resp;
  1913. resp = cmd->va;
  1914. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1915. resp->snd_err) {
  1916. status = -1;
  1917. }
  1918. }
  1919. err:
  1920. spin_unlock_bh(&adapter->mcc_lock);
  1921. return status;
  1922. }
  1923. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1924. struct be_dma_mem *nonemb_cmd)
  1925. {
  1926. struct be_mcc_wrb *wrb;
  1927. struct be_cmd_req_seeprom_read *req;
  1928. struct be_sge *sge;
  1929. int status;
  1930. spin_lock_bh(&adapter->mcc_lock);
  1931. wrb = wrb_from_mccq(adapter);
  1932. if (!wrb) {
  1933. status = -EBUSY;
  1934. goto err;
  1935. }
  1936. req = nonemb_cmd->va;
  1937. sge = nonembedded_sgl(wrb);
  1938. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1939. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1940. nonemb_cmd);
  1941. status = be_mcc_notify_wait(adapter);
  1942. err:
  1943. spin_unlock_bh(&adapter->mcc_lock);
  1944. return status;
  1945. }
  1946. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1947. {
  1948. struct be_mcc_wrb *wrb;
  1949. struct be_cmd_req_get_phy_info *req;
  1950. struct be_dma_mem cmd;
  1951. int status;
  1952. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1953. CMD_SUBSYSTEM_COMMON))
  1954. return -EPERM;
  1955. spin_lock_bh(&adapter->mcc_lock);
  1956. wrb = wrb_from_mccq(adapter);
  1957. if (!wrb) {
  1958. status = -EBUSY;
  1959. goto err;
  1960. }
  1961. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1962. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1963. &cmd.dma);
  1964. if (!cmd.va) {
  1965. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1966. status = -ENOMEM;
  1967. goto err;
  1968. }
  1969. req = cmd.va;
  1970. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1971. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1972. wrb, &cmd);
  1973. status = be_mcc_notify_wait(adapter);
  1974. if (!status) {
  1975. struct be_phy_info *resp_phy_info =
  1976. cmd.va + sizeof(struct be_cmd_req_hdr);
  1977. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1978. adapter->phy.interface_type =
  1979. le16_to_cpu(resp_phy_info->interface_type);
  1980. adapter->phy.auto_speeds_supported =
  1981. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1982. adapter->phy.fixed_speeds_supported =
  1983. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1984. adapter->phy.misc_params =
  1985. le32_to_cpu(resp_phy_info->misc_params);
  1986. }
  1987. pci_free_consistent(adapter->pdev, cmd.size,
  1988. cmd.va, cmd.dma);
  1989. err:
  1990. spin_unlock_bh(&adapter->mcc_lock);
  1991. return status;
  1992. }
  1993. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1994. {
  1995. struct be_mcc_wrb *wrb;
  1996. struct be_cmd_req_set_qos *req;
  1997. int status;
  1998. spin_lock_bh(&adapter->mcc_lock);
  1999. wrb = wrb_from_mccq(adapter);
  2000. if (!wrb) {
  2001. status = -EBUSY;
  2002. goto err;
  2003. }
  2004. req = embedded_payload(wrb);
  2005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2006. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2007. req->hdr.domain = domain;
  2008. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2009. req->max_bps_nic = cpu_to_le32(bps);
  2010. status = be_mcc_notify_wait(adapter);
  2011. err:
  2012. spin_unlock_bh(&adapter->mcc_lock);
  2013. return status;
  2014. }
  2015. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2016. {
  2017. struct be_mcc_wrb *wrb;
  2018. struct be_cmd_req_cntl_attribs *req;
  2019. struct be_cmd_resp_cntl_attribs *resp;
  2020. int status;
  2021. int payload_len = max(sizeof(*req), sizeof(*resp));
  2022. struct mgmt_controller_attrib *attribs;
  2023. struct be_dma_mem attribs_cmd;
  2024. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2025. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2026. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2027. &attribs_cmd.dma);
  2028. if (!attribs_cmd.va) {
  2029. dev_err(&adapter->pdev->dev,
  2030. "Memory allocation failure\n");
  2031. return -ENOMEM;
  2032. }
  2033. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2034. return -1;
  2035. wrb = wrb_from_mbox(adapter);
  2036. if (!wrb) {
  2037. status = -EBUSY;
  2038. goto err;
  2039. }
  2040. req = attribs_cmd.va;
  2041. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2042. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2043. &attribs_cmd);
  2044. status = be_mbox_notify_wait(adapter);
  2045. if (!status) {
  2046. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2047. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2048. }
  2049. err:
  2050. mutex_unlock(&adapter->mbox_lock);
  2051. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  2052. attribs_cmd.dma);
  2053. return status;
  2054. }
  2055. /* Uses mbox */
  2056. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2057. {
  2058. struct be_mcc_wrb *wrb;
  2059. struct be_cmd_req_set_func_cap *req;
  2060. int status;
  2061. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2062. return -1;
  2063. wrb = wrb_from_mbox(adapter);
  2064. if (!wrb) {
  2065. status = -EBUSY;
  2066. goto err;
  2067. }
  2068. req = embedded_payload(wrb);
  2069. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2070. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2071. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2072. CAPABILITY_BE3_NATIVE_ERX_API);
  2073. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2074. status = be_mbox_notify_wait(adapter);
  2075. if (!status) {
  2076. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2077. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2078. CAPABILITY_BE3_NATIVE_ERX_API;
  2079. if (!adapter->be3_native)
  2080. dev_warn(&adapter->pdev->dev,
  2081. "adapter not in advanced mode\n");
  2082. }
  2083. err:
  2084. mutex_unlock(&adapter->mbox_lock);
  2085. return status;
  2086. }
  2087. /* Get privilege(s) for a function */
  2088. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2089. u32 domain)
  2090. {
  2091. struct be_mcc_wrb *wrb;
  2092. struct be_cmd_req_get_fn_privileges *req;
  2093. int status;
  2094. spin_lock_bh(&adapter->mcc_lock);
  2095. wrb = wrb_from_mccq(adapter);
  2096. if (!wrb) {
  2097. status = -EBUSY;
  2098. goto err;
  2099. }
  2100. req = embedded_payload(wrb);
  2101. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2102. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2103. wrb, NULL);
  2104. req->hdr.domain = domain;
  2105. status = be_mcc_notify_wait(adapter);
  2106. if (!status) {
  2107. struct be_cmd_resp_get_fn_privileges *resp =
  2108. embedded_payload(wrb);
  2109. *privilege = le32_to_cpu(resp->privilege_mask);
  2110. }
  2111. err:
  2112. spin_unlock_bh(&adapter->mcc_lock);
  2113. return status;
  2114. }
  2115. /* Uses synchronous MCCQ */
  2116. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2117. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2118. {
  2119. struct be_mcc_wrb *wrb;
  2120. struct be_cmd_req_get_mac_list *req;
  2121. int status;
  2122. int mac_count;
  2123. struct be_dma_mem get_mac_list_cmd;
  2124. int i;
  2125. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2126. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2127. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2128. get_mac_list_cmd.size,
  2129. &get_mac_list_cmd.dma);
  2130. if (!get_mac_list_cmd.va) {
  2131. dev_err(&adapter->pdev->dev,
  2132. "Memory allocation failure during GET_MAC_LIST\n");
  2133. return -ENOMEM;
  2134. }
  2135. spin_lock_bh(&adapter->mcc_lock);
  2136. wrb = wrb_from_mccq(adapter);
  2137. if (!wrb) {
  2138. status = -EBUSY;
  2139. goto out;
  2140. }
  2141. req = get_mac_list_cmd.va;
  2142. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2143. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2144. wrb, &get_mac_list_cmd);
  2145. req->hdr.domain = domain;
  2146. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2147. req->perm_override = 1;
  2148. status = be_mcc_notify_wait(adapter);
  2149. if (!status) {
  2150. struct be_cmd_resp_get_mac_list *resp =
  2151. get_mac_list_cmd.va;
  2152. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2153. /* Mac list returned could contain one or more active mac_ids
  2154. * or one or more true or pseudo permanant mac addresses.
  2155. * If an active mac_id is present, return first active mac_id
  2156. * found.
  2157. */
  2158. for (i = 0; i < mac_count; i++) {
  2159. struct get_list_macaddr *mac_entry;
  2160. u16 mac_addr_size;
  2161. u32 mac_id;
  2162. mac_entry = &resp->macaddr_list[i];
  2163. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2164. /* mac_id is a 32 bit value and mac_addr size
  2165. * is 6 bytes
  2166. */
  2167. if (mac_addr_size == sizeof(u32)) {
  2168. *pmac_id_active = true;
  2169. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2170. *pmac_id = le32_to_cpu(mac_id);
  2171. goto out;
  2172. }
  2173. }
  2174. /* If no active mac_id found, return first mac addr */
  2175. *pmac_id_active = false;
  2176. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2177. ETH_ALEN);
  2178. }
  2179. out:
  2180. spin_unlock_bh(&adapter->mcc_lock);
  2181. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2182. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2183. return status;
  2184. }
  2185. /* Uses synchronous MCCQ */
  2186. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2187. u8 mac_count, u32 domain)
  2188. {
  2189. struct be_mcc_wrb *wrb;
  2190. struct be_cmd_req_set_mac_list *req;
  2191. int status;
  2192. struct be_dma_mem cmd;
  2193. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2194. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2195. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2196. &cmd.dma, GFP_KERNEL);
  2197. if (!cmd.va) {
  2198. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2199. return -ENOMEM;
  2200. }
  2201. spin_lock_bh(&adapter->mcc_lock);
  2202. wrb = wrb_from_mccq(adapter);
  2203. if (!wrb) {
  2204. status = -EBUSY;
  2205. goto err;
  2206. }
  2207. req = cmd.va;
  2208. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2209. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2210. wrb, &cmd);
  2211. req->hdr.domain = domain;
  2212. req->mac_count = mac_count;
  2213. if (mac_count)
  2214. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2215. status = be_mcc_notify_wait(adapter);
  2216. err:
  2217. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2218. cmd.va, cmd.dma);
  2219. spin_unlock_bh(&adapter->mcc_lock);
  2220. return status;
  2221. }
  2222. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2223. u32 domain, u16 intf_id)
  2224. {
  2225. struct be_mcc_wrb *wrb;
  2226. struct be_cmd_req_set_hsw_config *req;
  2227. void *ctxt;
  2228. int status;
  2229. spin_lock_bh(&adapter->mcc_lock);
  2230. wrb = wrb_from_mccq(adapter);
  2231. if (!wrb) {
  2232. status = -EBUSY;
  2233. goto err;
  2234. }
  2235. req = embedded_payload(wrb);
  2236. ctxt = &req->context;
  2237. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2238. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2239. req->hdr.domain = domain;
  2240. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2241. if (pvid) {
  2242. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2243. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2244. }
  2245. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2246. status = be_mcc_notify_wait(adapter);
  2247. err:
  2248. spin_unlock_bh(&adapter->mcc_lock);
  2249. return status;
  2250. }
  2251. /* Get Hyper switch config */
  2252. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2253. u32 domain, u16 intf_id)
  2254. {
  2255. struct be_mcc_wrb *wrb;
  2256. struct be_cmd_req_get_hsw_config *req;
  2257. void *ctxt;
  2258. int status;
  2259. u16 vid;
  2260. spin_lock_bh(&adapter->mcc_lock);
  2261. wrb = wrb_from_mccq(adapter);
  2262. if (!wrb) {
  2263. status = -EBUSY;
  2264. goto err;
  2265. }
  2266. req = embedded_payload(wrb);
  2267. ctxt = &req->context;
  2268. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2269. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2270. req->hdr.domain = domain;
  2271. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2272. intf_id);
  2273. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2274. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2275. status = be_mcc_notify_wait(adapter);
  2276. if (!status) {
  2277. struct be_cmd_resp_get_hsw_config *resp =
  2278. embedded_payload(wrb);
  2279. be_dws_le_to_cpu(&resp->context,
  2280. sizeof(resp->context));
  2281. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2282. pvid, &resp->context);
  2283. *pvid = le16_to_cpu(vid);
  2284. }
  2285. err:
  2286. spin_unlock_bh(&adapter->mcc_lock);
  2287. return status;
  2288. }
  2289. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2290. {
  2291. struct be_mcc_wrb *wrb;
  2292. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2293. int status;
  2294. int payload_len = sizeof(*req);
  2295. struct be_dma_mem cmd;
  2296. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2297. CMD_SUBSYSTEM_ETH))
  2298. return -EPERM;
  2299. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2300. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2301. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2302. &cmd.dma);
  2303. if (!cmd.va) {
  2304. dev_err(&adapter->pdev->dev,
  2305. "Memory allocation failure\n");
  2306. return -ENOMEM;
  2307. }
  2308. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2309. return -1;
  2310. wrb = wrb_from_mbox(adapter);
  2311. if (!wrb) {
  2312. status = -EBUSY;
  2313. goto err;
  2314. }
  2315. req = cmd.va;
  2316. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2317. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2318. payload_len, wrb, &cmd);
  2319. req->hdr.version = 1;
  2320. req->query_options = BE_GET_WOL_CAP;
  2321. status = be_mbox_notify_wait(adapter);
  2322. if (!status) {
  2323. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2324. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2325. /* the command could succeed misleadingly on old f/w
  2326. * which is not aware of the V1 version. fake an error. */
  2327. if (resp->hdr.response_length < payload_len) {
  2328. status = -1;
  2329. goto err;
  2330. }
  2331. adapter->wol_cap = resp->wol_settings;
  2332. }
  2333. err:
  2334. mutex_unlock(&adapter->mbox_lock);
  2335. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2336. return status;
  2337. }
  2338. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2339. struct be_dma_mem *cmd)
  2340. {
  2341. struct be_mcc_wrb *wrb;
  2342. struct be_cmd_req_get_ext_fat_caps *req;
  2343. int status;
  2344. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2345. return -1;
  2346. wrb = wrb_from_mbox(adapter);
  2347. if (!wrb) {
  2348. status = -EBUSY;
  2349. goto err;
  2350. }
  2351. req = cmd->va;
  2352. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2353. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2354. cmd->size, wrb, cmd);
  2355. req->parameter_type = cpu_to_le32(1);
  2356. status = be_mbox_notify_wait(adapter);
  2357. err:
  2358. mutex_unlock(&adapter->mbox_lock);
  2359. return status;
  2360. }
  2361. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2362. struct be_dma_mem *cmd,
  2363. struct be_fat_conf_params *configs)
  2364. {
  2365. struct be_mcc_wrb *wrb;
  2366. struct be_cmd_req_set_ext_fat_caps *req;
  2367. int status;
  2368. spin_lock_bh(&adapter->mcc_lock);
  2369. wrb = wrb_from_mccq(adapter);
  2370. if (!wrb) {
  2371. status = -EBUSY;
  2372. goto err;
  2373. }
  2374. req = cmd->va;
  2375. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2376. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2377. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2378. cmd->size, wrb, cmd);
  2379. status = be_mcc_notify_wait(adapter);
  2380. err:
  2381. spin_unlock_bh(&adapter->mcc_lock);
  2382. return status;
  2383. }
  2384. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2385. {
  2386. struct be_mcc_wrb *wrb;
  2387. struct be_cmd_req_get_port_name *req;
  2388. int status;
  2389. if (!lancer_chip(adapter)) {
  2390. *port_name = adapter->hba_port_num + '0';
  2391. return 0;
  2392. }
  2393. spin_lock_bh(&adapter->mcc_lock);
  2394. wrb = wrb_from_mccq(adapter);
  2395. if (!wrb) {
  2396. status = -EBUSY;
  2397. goto err;
  2398. }
  2399. req = embedded_payload(wrb);
  2400. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2401. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2402. NULL);
  2403. req->hdr.version = 1;
  2404. status = be_mcc_notify_wait(adapter);
  2405. if (!status) {
  2406. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2407. *port_name = resp->port_name[adapter->hba_port_num];
  2408. } else {
  2409. *port_name = adapter->hba_port_num + '0';
  2410. }
  2411. err:
  2412. spin_unlock_bh(&adapter->mcc_lock);
  2413. return status;
  2414. }
  2415. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2416. u32 max_buf_size)
  2417. {
  2418. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2419. int i;
  2420. for (i = 0; i < desc_count; i++) {
  2421. desc->desc_len = RESOURCE_DESC_SIZE;
  2422. if (((void *)desc + desc->desc_len) >
  2423. (void *)(buf + max_buf_size)) {
  2424. desc = NULL;
  2425. break;
  2426. }
  2427. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2428. break;
  2429. desc = (void *)desc + desc->desc_len;
  2430. }
  2431. if (!desc || i == MAX_RESOURCE_DESC)
  2432. return NULL;
  2433. return desc;
  2434. }
  2435. /* Uses Mbox */
  2436. int be_cmd_get_func_config(struct be_adapter *adapter)
  2437. {
  2438. struct be_mcc_wrb *wrb;
  2439. struct be_cmd_req_get_func_config *req;
  2440. int status;
  2441. struct be_dma_mem cmd;
  2442. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2443. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2444. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2445. &cmd.dma);
  2446. if (!cmd.va) {
  2447. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2448. return -ENOMEM;
  2449. }
  2450. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2451. return -1;
  2452. wrb = wrb_from_mbox(adapter);
  2453. if (!wrb) {
  2454. status = -EBUSY;
  2455. goto err;
  2456. }
  2457. req = cmd.va;
  2458. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2459. OPCODE_COMMON_GET_FUNC_CONFIG,
  2460. cmd.size, wrb, &cmd);
  2461. status = be_mbox_notify_wait(adapter);
  2462. if (!status) {
  2463. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2464. u32 desc_count = le32_to_cpu(resp->desc_count);
  2465. struct be_nic_resource_desc *desc;
  2466. desc = be_get_nic_desc(resp->func_param, desc_count,
  2467. sizeof(resp->func_param));
  2468. if (!desc) {
  2469. status = -EINVAL;
  2470. goto err;
  2471. }
  2472. adapter->pf_number = desc->pf_num;
  2473. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2474. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2475. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2476. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2477. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2478. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2479. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2480. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2481. }
  2482. err:
  2483. mutex_unlock(&adapter->mbox_lock);
  2484. pci_free_consistent(adapter->pdev, cmd.size,
  2485. cmd.va, cmd.dma);
  2486. return status;
  2487. }
  2488. /* Uses sync mcc */
  2489. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2490. u8 domain)
  2491. {
  2492. struct be_mcc_wrb *wrb;
  2493. struct be_cmd_req_get_profile_config *req;
  2494. int status;
  2495. struct be_dma_mem cmd;
  2496. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2497. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2498. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2499. &cmd.dma);
  2500. if (!cmd.va) {
  2501. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2502. return -ENOMEM;
  2503. }
  2504. spin_lock_bh(&adapter->mcc_lock);
  2505. wrb = wrb_from_mccq(adapter);
  2506. if (!wrb) {
  2507. status = -EBUSY;
  2508. goto err;
  2509. }
  2510. req = cmd.va;
  2511. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2512. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2513. cmd.size, wrb, &cmd);
  2514. req->type = ACTIVE_PROFILE_TYPE;
  2515. req->hdr.domain = domain;
  2516. status = be_mcc_notify_wait(adapter);
  2517. if (!status) {
  2518. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2519. u32 desc_count = le32_to_cpu(resp->desc_count);
  2520. struct be_nic_resource_desc *desc;
  2521. desc = be_get_nic_desc(resp->func_param, desc_count,
  2522. sizeof(resp->func_param));
  2523. if (!desc) {
  2524. status = -EINVAL;
  2525. goto err;
  2526. }
  2527. *cap_flags = le32_to_cpu(desc->cap_flags);
  2528. }
  2529. err:
  2530. spin_unlock_bh(&adapter->mcc_lock);
  2531. pci_free_consistent(adapter->pdev, cmd.size,
  2532. cmd.va, cmd.dma);
  2533. return status;
  2534. }
  2535. /* Uses sync mcc */
  2536. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2537. u8 domain)
  2538. {
  2539. struct be_mcc_wrb *wrb;
  2540. struct be_cmd_req_set_profile_config *req;
  2541. int status;
  2542. spin_lock_bh(&adapter->mcc_lock);
  2543. wrb = wrb_from_mccq(adapter);
  2544. if (!wrb) {
  2545. status = -EBUSY;
  2546. goto err;
  2547. }
  2548. req = embedded_payload(wrb);
  2549. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2550. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2551. wrb, NULL);
  2552. req->hdr.domain = domain;
  2553. req->desc_count = cpu_to_le32(1);
  2554. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2555. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2556. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2557. req->nic_desc.pf_num = adapter->pf_number;
  2558. req->nic_desc.vf_num = domain;
  2559. /* Mark fields invalid */
  2560. req->nic_desc.unicast_mac_count = 0xFFFF;
  2561. req->nic_desc.mcc_count = 0xFFFF;
  2562. req->nic_desc.vlan_count = 0xFFFF;
  2563. req->nic_desc.mcast_mac_count = 0xFFFF;
  2564. req->nic_desc.txq_count = 0xFFFF;
  2565. req->nic_desc.rq_count = 0xFFFF;
  2566. req->nic_desc.rssq_count = 0xFFFF;
  2567. req->nic_desc.lro_count = 0xFFFF;
  2568. req->nic_desc.cq_count = 0xFFFF;
  2569. req->nic_desc.toe_conn_count = 0xFFFF;
  2570. req->nic_desc.eq_count = 0xFFFF;
  2571. req->nic_desc.link_param = 0xFF;
  2572. req->nic_desc.bw_min = 0xFFFFFFFF;
  2573. req->nic_desc.acpi_params = 0xFF;
  2574. req->nic_desc.wol_param = 0x0F;
  2575. /* Change BW */
  2576. req->nic_desc.bw_min = cpu_to_le32(bps);
  2577. req->nic_desc.bw_max = cpu_to_le32(bps);
  2578. status = be_mcc_notify_wait(adapter);
  2579. err:
  2580. spin_unlock_bh(&adapter->mcc_lock);
  2581. return status;
  2582. }
  2583. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2584. int vf_num)
  2585. {
  2586. struct be_mcc_wrb *wrb;
  2587. struct be_cmd_req_get_iface_list *req;
  2588. struct be_cmd_resp_get_iface_list *resp;
  2589. int status;
  2590. spin_lock_bh(&adapter->mcc_lock);
  2591. wrb = wrb_from_mccq(adapter);
  2592. if (!wrb) {
  2593. status = -EBUSY;
  2594. goto err;
  2595. }
  2596. req = embedded_payload(wrb);
  2597. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2598. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2599. wrb, NULL);
  2600. req->hdr.domain = vf_num + 1;
  2601. status = be_mcc_notify_wait(adapter);
  2602. if (!status) {
  2603. resp = (struct be_cmd_resp_get_iface_list *)req;
  2604. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2605. }
  2606. err:
  2607. spin_unlock_bh(&adapter->mcc_lock);
  2608. return status;
  2609. }
  2610. /* Uses sync mcc */
  2611. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2612. {
  2613. struct be_mcc_wrb *wrb;
  2614. struct be_cmd_enable_disable_vf *req;
  2615. int status;
  2616. if (!lancer_chip(adapter))
  2617. return 0;
  2618. spin_lock_bh(&adapter->mcc_lock);
  2619. wrb = wrb_from_mccq(adapter);
  2620. if (!wrb) {
  2621. status = -EBUSY;
  2622. goto err;
  2623. }
  2624. req = embedded_payload(wrb);
  2625. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2626. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2627. wrb, NULL);
  2628. req->hdr.domain = domain;
  2629. req->enable = 1;
  2630. status = be_mcc_notify_wait(adapter);
  2631. err:
  2632. spin_unlock_bh(&adapter->mcc_lock);
  2633. return status;
  2634. }
  2635. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2636. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2637. {
  2638. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2639. struct be_mcc_wrb *wrb;
  2640. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2641. struct be_cmd_req_hdr *req;
  2642. struct be_cmd_resp_hdr *resp;
  2643. int status;
  2644. spin_lock_bh(&adapter->mcc_lock);
  2645. wrb = wrb_from_mccq(adapter);
  2646. if (!wrb) {
  2647. status = -EBUSY;
  2648. goto err;
  2649. }
  2650. req = embedded_payload(wrb);
  2651. resp = embedded_payload(wrb);
  2652. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2653. hdr->opcode, wrb_payload_size, wrb, NULL);
  2654. memcpy(req, wrb_payload, wrb_payload_size);
  2655. be_dws_cpu_to_le(req, wrb_payload_size);
  2656. status = be_mcc_notify_wait(adapter);
  2657. if (cmd_status)
  2658. *cmd_status = (status & 0xffff);
  2659. if (ext_status)
  2660. *ext_status = 0;
  2661. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2662. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2663. err:
  2664. spin_unlock_bh(&adapter->mcc_lock);
  2665. return status;
  2666. }
  2667. EXPORT_SYMBOL(be_roce_mcc_cmd);