bgmac.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/dma-mapping.h>
  16. #include <bcm47xx_nvram.h>
  17. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  18. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORETABLE_END
  21. };
  22. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  23. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  24. u32 value, int timeout)
  25. {
  26. u32 val;
  27. int i;
  28. for (i = 0; i < timeout / 10; i++) {
  29. val = bcma_read32(core, reg);
  30. if ((val & mask) == value)
  31. return true;
  32. udelay(10);
  33. }
  34. pr_err("Timeout waiting for reg 0x%X\n", reg);
  35. return false;
  36. }
  37. /**************************************************
  38. * DMA
  39. **************************************************/
  40. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  41. {
  42. u32 val;
  43. int i;
  44. if (!ring->mmio_base)
  45. return;
  46. /* Suspend DMA TX ring first.
  47. * bgmac_wait_value doesn't support waiting for any of few values, so
  48. * implement whole loop here.
  49. */
  50. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  51. BGMAC_DMA_TX_SUSPEND);
  52. for (i = 0; i < 10000 / 10; i++) {
  53. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  54. val &= BGMAC_DMA_TX_STAT;
  55. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  56. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  57. val == BGMAC_DMA_TX_STAT_STOPPED) {
  58. i = 0;
  59. break;
  60. }
  61. udelay(10);
  62. }
  63. if (i)
  64. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  65. ring->mmio_base, val);
  66. /* Remove SUSPEND bit */
  67. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  68. if (!bgmac_wait_value(bgmac->core,
  69. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  70. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  71. 10000)) {
  72. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  73. ring->mmio_base);
  74. udelay(300);
  75. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  76. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  77. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  78. ring->mmio_base);
  79. }
  80. }
  81. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  82. struct bgmac_dma_ring *ring)
  83. {
  84. u32 ctl;
  85. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  86. ctl |= BGMAC_DMA_TX_ENABLE;
  87. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  88. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  89. }
  90. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  91. struct bgmac_dma_ring *ring,
  92. struct sk_buff *skb)
  93. {
  94. struct device *dma_dev = bgmac->core->dma_dev;
  95. struct net_device *net_dev = bgmac->net_dev;
  96. struct bgmac_dma_desc *dma_desc;
  97. struct bgmac_slot_info *slot;
  98. u32 ctl0, ctl1;
  99. int free_slots;
  100. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  101. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  102. goto err_stop_drop;
  103. }
  104. if (ring->start <= ring->end)
  105. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  106. else
  107. free_slots = ring->start - ring->end;
  108. if (free_slots == 1) {
  109. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  110. netif_stop_queue(net_dev);
  111. return NETDEV_TX_BUSY;
  112. }
  113. slot = &ring->slots[ring->end];
  114. slot->skb = skb;
  115. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  116. DMA_TO_DEVICE);
  117. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  118. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  119. ring->mmio_base);
  120. goto err_stop_drop;
  121. }
  122. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  123. if (ring->end == ring->num_slots - 1)
  124. ctl0 |= BGMAC_DESC_CTL0_EOT;
  125. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  126. dma_desc = ring->cpu_base;
  127. dma_desc += ring->end;
  128. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  129. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  130. dma_desc->ctl0 = cpu_to_le32(ctl0);
  131. dma_desc->ctl1 = cpu_to_le32(ctl1);
  132. wmb();
  133. /* Increase ring->end to point empty slot. We tell hardware the first
  134. * slot it should *not* read.
  135. */
  136. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  137. ring->end = 0;
  138. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  139. ring->end * sizeof(struct bgmac_dma_desc));
  140. /* Always keep one slot free to allow detecting bugged calls. */
  141. if (--free_slots == 1)
  142. netif_stop_queue(net_dev);
  143. return NETDEV_TX_OK;
  144. err_stop_drop:
  145. netif_stop_queue(net_dev);
  146. dev_kfree_skb(skb);
  147. return NETDEV_TX_OK;
  148. }
  149. /* Free transmitted packets */
  150. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  151. {
  152. struct device *dma_dev = bgmac->core->dma_dev;
  153. int empty_slot;
  154. bool freed = false;
  155. /* The last slot that hardware didn't consume yet */
  156. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  157. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  158. empty_slot /= sizeof(struct bgmac_dma_desc);
  159. while (ring->start != empty_slot) {
  160. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  161. if (slot->skb) {
  162. /* Unmap no longer used buffer */
  163. dma_unmap_single(dma_dev, slot->dma_addr,
  164. slot->skb->len, DMA_TO_DEVICE);
  165. slot->dma_addr = 0;
  166. /* Free memory! :) */
  167. dev_kfree_skb(slot->skb);
  168. slot->skb = NULL;
  169. } else {
  170. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  171. ring->start, ring->end);
  172. }
  173. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  174. ring->start = 0;
  175. freed = true;
  176. }
  177. if (freed && netif_queue_stopped(bgmac->net_dev))
  178. netif_wake_queue(bgmac->net_dev);
  179. }
  180. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  181. {
  182. if (!ring->mmio_base)
  183. return;
  184. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  185. if (!bgmac_wait_value(bgmac->core,
  186. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  187. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  188. 10000))
  189. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  190. ring->mmio_base);
  191. }
  192. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  193. struct bgmac_dma_ring *ring)
  194. {
  195. u32 ctl;
  196. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  197. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  198. ctl |= BGMAC_DMA_RX_ENABLE;
  199. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  200. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  201. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  202. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  203. }
  204. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  205. struct bgmac_slot_info *slot)
  206. {
  207. struct device *dma_dev = bgmac->core->dma_dev;
  208. struct bgmac_rx_header *rx;
  209. /* Alloc skb */
  210. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  211. if (!slot->skb) {
  212. bgmac_err(bgmac, "Allocation of skb failed!\n");
  213. return -ENOMEM;
  214. }
  215. /* Poison - if everything goes fine, hardware will overwrite it */
  216. rx = (struct bgmac_rx_header *)slot->skb->data;
  217. rx->len = cpu_to_le16(0xdead);
  218. rx->flags = cpu_to_le16(0xbeef);
  219. /* Map skb for the DMA */
  220. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  221. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  222. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  223. bgmac_err(bgmac, "DMA mapping error\n");
  224. return -ENOMEM;
  225. }
  226. if (slot->dma_addr & 0xC0000000)
  227. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  228. return 0;
  229. }
  230. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  231. int weight)
  232. {
  233. u32 end_slot;
  234. int handled = 0;
  235. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  236. end_slot &= BGMAC_DMA_RX_STATDPTR;
  237. end_slot /= sizeof(struct bgmac_dma_desc);
  238. ring->end = end_slot;
  239. while (ring->start != ring->end) {
  240. struct device *dma_dev = bgmac->core->dma_dev;
  241. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  242. struct sk_buff *skb = slot->skb;
  243. struct sk_buff *new_skb;
  244. struct bgmac_rx_header *rx;
  245. u16 len, flags;
  246. /* Unmap buffer to make it accessible to the CPU */
  247. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  248. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  249. /* Get info from the header */
  250. rx = (struct bgmac_rx_header *)skb->data;
  251. len = le16_to_cpu(rx->len);
  252. flags = le16_to_cpu(rx->flags);
  253. /* Check for poison and drop or pass the packet */
  254. if (len == 0xdead && flags == 0xbeef) {
  255. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  256. ring->start);
  257. } else {
  258. new_skb = netdev_alloc_skb_ip_align(bgmac->net_dev, len);
  259. if (new_skb) {
  260. skb_put(new_skb, len);
  261. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  262. new_skb->data,
  263. len);
  264. new_skb->protocol =
  265. eth_type_trans(new_skb, bgmac->net_dev);
  266. netif_receive_skb(new_skb);
  267. handled++;
  268. } else {
  269. bgmac->net_dev->stats.rx_dropped++;
  270. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  271. }
  272. /* Poison the old skb */
  273. rx->len = cpu_to_le16(0xdead);
  274. rx->flags = cpu_to_le16(0xbeef);
  275. }
  276. /* Make it back accessible to the hardware */
  277. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  278. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  279. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  280. ring->start = 0;
  281. if (handled >= weight) /* Should never be greater */
  282. break;
  283. }
  284. return handled;
  285. }
  286. /* Does ring support unaligned addressing? */
  287. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  288. struct bgmac_dma_ring *ring,
  289. enum bgmac_dma_ring_type ring_type)
  290. {
  291. switch (ring_type) {
  292. case BGMAC_DMA_RING_TX:
  293. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  294. 0xff0);
  295. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  296. return true;
  297. break;
  298. case BGMAC_DMA_RING_RX:
  299. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  300. 0xff0);
  301. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  302. return true;
  303. break;
  304. }
  305. return false;
  306. }
  307. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  308. struct bgmac_dma_ring *ring)
  309. {
  310. struct device *dma_dev = bgmac->core->dma_dev;
  311. struct bgmac_slot_info *slot;
  312. int size;
  313. int i;
  314. for (i = 0; i < ring->num_slots; i++) {
  315. slot = &ring->slots[i];
  316. if (slot->skb) {
  317. if (slot->dma_addr)
  318. dma_unmap_single(dma_dev, slot->dma_addr,
  319. slot->skb->len, DMA_TO_DEVICE);
  320. dev_kfree_skb(slot->skb);
  321. }
  322. }
  323. if (ring->cpu_base) {
  324. /* Free ring of descriptors */
  325. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  326. dma_free_coherent(dma_dev, size, ring->cpu_base,
  327. ring->dma_base);
  328. }
  329. }
  330. static void bgmac_dma_free(struct bgmac *bgmac)
  331. {
  332. int i;
  333. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  334. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  335. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  336. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  337. }
  338. static int bgmac_dma_alloc(struct bgmac *bgmac)
  339. {
  340. struct device *dma_dev = bgmac->core->dma_dev;
  341. struct bgmac_dma_ring *ring;
  342. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  343. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  344. int size; /* ring size: different for Tx and Rx */
  345. int err;
  346. int i;
  347. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  348. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  349. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  350. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  351. return -ENOTSUPP;
  352. }
  353. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  354. ring = &bgmac->tx_ring[i];
  355. ring->num_slots = BGMAC_TX_RING_SLOTS;
  356. ring->mmio_base = ring_base[i];
  357. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_TX))
  358. bgmac_warn(bgmac, "TX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  359. ring->mmio_base);
  360. /* Alloc ring of descriptors */
  361. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  362. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  363. &ring->dma_base,
  364. GFP_KERNEL);
  365. if (!ring->cpu_base) {
  366. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  367. ring->mmio_base);
  368. goto err_dma_free;
  369. }
  370. if (ring->dma_base & 0xC0000000)
  371. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  372. /* No need to alloc TX slots yet */
  373. }
  374. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  375. int j;
  376. ring = &bgmac->rx_ring[i];
  377. ring->num_slots = BGMAC_RX_RING_SLOTS;
  378. ring->mmio_base = ring_base[i];
  379. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_RX))
  380. bgmac_warn(bgmac, "RX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  381. ring->mmio_base);
  382. /* Alloc ring of descriptors */
  383. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  384. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  385. &ring->dma_base,
  386. GFP_KERNEL);
  387. if (!ring->cpu_base) {
  388. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  389. ring->mmio_base);
  390. err = -ENOMEM;
  391. goto err_dma_free;
  392. }
  393. if (ring->dma_base & 0xC0000000)
  394. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  395. /* Alloc RX slots */
  396. for (j = 0; j < ring->num_slots; j++) {
  397. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  398. if (err) {
  399. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  400. goto err_dma_free;
  401. }
  402. }
  403. }
  404. return 0;
  405. err_dma_free:
  406. bgmac_dma_free(bgmac);
  407. return -ENOMEM;
  408. }
  409. static void bgmac_dma_init(struct bgmac *bgmac)
  410. {
  411. struct bgmac_dma_ring *ring;
  412. struct bgmac_dma_desc *dma_desc;
  413. u32 ctl0, ctl1;
  414. int i;
  415. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  416. ring = &bgmac->tx_ring[i];
  417. /* We don't implement unaligned addressing, so enable first */
  418. bgmac_dma_tx_enable(bgmac, ring);
  419. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  420. lower_32_bits(ring->dma_base));
  421. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  422. upper_32_bits(ring->dma_base));
  423. ring->start = 0;
  424. ring->end = 0; /* Points the slot that should *not* be read */
  425. }
  426. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  427. int j;
  428. ring = &bgmac->rx_ring[i];
  429. /* We don't implement unaligned addressing, so enable first */
  430. bgmac_dma_rx_enable(bgmac, ring);
  431. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  432. lower_32_bits(ring->dma_base));
  433. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  434. upper_32_bits(ring->dma_base));
  435. for (j = 0, dma_desc = ring->cpu_base; j < ring->num_slots;
  436. j++, dma_desc++) {
  437. ctl0 = ctl1 = 0;
  438. if (j == ring->num_slots - 1)
  439. ctl0 |= BGMAC_DESC_CTL0_EOT;
  440. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  441. /* Is there any BGMAC device that requires extension? */
  442. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  443. * B43_DMA64_DCTL1_ADDREXT_MASK;
  444. */
  445. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[j].dma_addr));
  446. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[j].dma_addr));
  447. dma_desc->ctl0 = cpu_to_le32(ctl0);
  448. dma_desc->ctl1 = cpu_to_le32(ctl1);
  449. }
  450. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  451. ring->num_slots * sizeof(struct bgmac_dma_desc));
  452. ring->start = 0;
  453. ring->end = 0;
  454. }
  455. }
  456. /**************************************************
  457. * PHY ops
  458. **************************************************/
  459. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  460. {
  461. struct bcma_device *core;
  462. u16 phy_access_addr;
  463. u16 phy_ctl_addr;
  464. u32 tmp;
  465. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  466. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  467. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  468. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  469. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  470. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  471. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  472. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  473. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  474. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  475. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  476. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  477. core = bgmac->core->bus->drv_gmac_cmn.core;
  478. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  479. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  480. } else {
  481. core = bgmac->core;
  482. phy_access_addr = BGMAC_PHY_ACCESS;
  483. phy_ctl_addr = BGMAC_PHY_CNTL;
  484. }
  485. tmp = bcma_read32(core, phy_ctl_addr);
  486. tmp &= ~BGMAC_PC_EPA_MASK;
  487. tmp |= phyaddr;
  488. bcma_write32(core, phy_ctl_addr, tmp);
  489. tmp = BGMAC_PA_START;
  490. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  491. tmp |= reg << BGMAC_PA_REG_SHIFT;
  492. bcma_write32(core, phy_access_addr, tmp);
  493. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  494. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  495. phyaddr, reg);
  496. return 0xffff;
  497. }
  498. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  499. }
  500. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  501. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  502. {
  503. struct bcma_device *core;
  504. u16 phy_access_addr;
  505. u16 phy_ctl_addr;
  506. u32 tmp;
  507. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  508. core = bgmac->core->bus->drv_gmac_cmn.core;
  509. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  510. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  511. } else {
  512. core = bgmac->core;
  513. phy_access_addr = BGMAC_PHY_ACCESS;
  514. phy_ctl_addr = BGMAC_PHY_CNTL;
  515. }
  516. tmp = bcma_read32(core, phy_ctl_addr);
  517. tmp &= ~BGMAC_PC_EPA_MASK;
  518. tmp |= phyaddr;
  519. bcma_write32(core, phy_ctl_addr, tmp);
  520. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  521. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  522. bgmac_warn(bgmac, "Error setting MDIO int\n");
  523. tmp = BGMAC_PA_START;
  524. tmp |= BGMAC_PA_WRITE;
  525. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  526. tmp |= reg << BGMAC_PA_REG_SHIFT;
  527. tmp |= value;
  528. bcma_write32(core, phy_access_addr, tmp);
  529. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  530. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  531. phyaddr, reg);
  532. return -ETIMEDOUT;
  533. }
  534. return 0;
  535. }
  536. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  537. static void bgmac_phy_force(struct bgmac *bgmac)
  538. {
  539. u16 ctl;
  540. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  541. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  542. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  543. return;
  544. if (bgmac->autoneg)
  545. return;
  546. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  547. ctl &= mask;
  548. if (bgmac->full_duplex)
  549. ctl |= BGMAC_PHY_CTL_DUPLEX;
  550. if (bgmac->speed == BGMAC_SPEED_100)
  551. ctl |= BGMAC_PHY_CTL_SPEED_100;
  552. else if (bgmac->speed == BGMAC_SPEED_1000)
  553. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  554. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  555. }
  556. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  557. static void bgmac_phy_advertise(struct bgmac *bgmac)
  558. {
  559. u16 adv;
  560. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  561. return;
  562. if (!bgmac->autoneg)
  563. return;
  564. /* Adv selected 10/100 speeds */
  565. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  566. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  567. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  568. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  569. adv |= BGMAC_PHY_ADV_10HALF;
  570. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  571. adv |= BGMAC_PHY_ADV_100HALF;
  572. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  573. adv |= BGMAC_PHY_ADV_10FULL;
  574. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  575. adv |= BGMAC_PHY_ADV_100FULL;
  576. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  577. /* Adv selected 1000 speeds */
  578. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  579. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  580. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  581. adv |= BGMAC_PHY_ADV2_1000HALF;
  582. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  583. adv |= BGMAC_PHY_ADV2_1000FULL;
  584. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  585. /* Restart */
  586. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  587. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  588. BGMAC_PHY_CTL_RESTART);
  589. }
  590. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  591. static void bgmac_phy_init(struct bgmac *bgmac)
  592. {
  593. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  594. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  595. u8 i;
  596. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  597. for (i = 0; i < 5; i++) {
  598. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  599. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  600. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  601. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  602. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  603. }
  604. }
  605. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  606. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  607. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  608. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  609. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  610. for (i = 0; i < 5; i++) {
  611. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  612. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  613. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  614. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  615. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  616. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  617. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  618. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  619. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  620. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  621. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  622. }
  623. }
  624. }
  625. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  626. static void bgmac_phy_reset(struct bgmac *bgmac)
  627. {
  628. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  629. return;
  630. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  631. BGMAC_PHY_CTL_RESET);
  632. udelay(100);
  633. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  634. BGMAC_PHY_CTL_RESET)
  635. bgmac_err(bgmac, "PHY reset failed\n");
  636. bgmac_phy_init(bgmac);
  637. }
  638. /**************************************************
  639. * Chip ops
  640. **************************************************/
  641. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  642. * nothing to change? Try if after stabilizng driver.
  643. */
  644. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  645. bool force)
  646. {
  647. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  648. u32 new_val = (cmdcfg & mask) | set;
  649. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  650. udelay(2);
  651. if (new_val != cmdcfg || force)
  652. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  653. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  654. udelay(2);
  655. }
  656. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  657. {
  658. u32 tmp;
  659. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  660. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  661. tmp = (addr[4] << 8) | addr[5];
  662. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  663. }
  664. static void bgmac_set_rx_mode(struct net_device *net_dev)
  665. {
  666. struct bgmac *bgmac = netdev_priv(net_dev);
  667. if (net_dev->flags & IFF_PROMISC)
  668. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  669. else
  670. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  671. }
  672. #if 0 /* We don't use that regs yet */
  673. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  674. {
  675. int i;
  676. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  677. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  678. bgmac->mib_tx_regs[i] =
  679. bgmac_read(bgmac,
  680. BGMAC_TX_GOOD_OCTETS + (i * 4));
  681. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  682. bgmac->mib_rx_regs[i] =
  683. bgmac_read(bgmac,
  684. BGMAC_RX_GOOD_OCTETS + (i * 4));
  685. }
  686. /* TODO: what else? how to handle BCM4706? Specs are needed */
  687. }
  688. #endif
  689. static void bgmac_clear_mib(struct bgmac *bgmac)
  690. {
  691. int i;
  692. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  693. return;
  694. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  695. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  696. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  697. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  698. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  699. }
  700. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  701. static void bgmac_speed(struct bgmac *bgmac, int speed)
  702. {
  703. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  704. u32 set = 0;
  705. if (speed & BGMAC_SPEED_10)
  706. set |= BGMAC_CMDCFG_ES_10;
  707. if (speed & BGMAC_SPEED_100)
  708. set |= BGMAC_CMDCFG_ES_100;
  709. if (speed & BGMAC_SPEED_1000)
  710. set |= BGMAC_CMDCFG_ES_1000;
  711. if (!bgmac->full_duplex)
  712. set |= BGMAC_CMDCFG_HD;
  713. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  714. }
  715. static void bgmac_miiconfig(struct bgmac *bgmac)
  716. {
  717. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  718. BGMAC_DS_MM_SHIFT;
  719. if (imode == 0 || imode == 1) {
  720. if (bgmac->autoneg)
  721. bgmac_speed(bgmac, BGMAC_SPEED_100);
  722. else
  723. bgmac_speed(bgmac, bgmac->speed);
  724. }
  725. }
  726. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  727. static void bgmac_chip_reset(struct bgmac *bgmac)
  728. {
  729. struct bcma_device *core = bgmac->core;
  730. struct bcma_bus *bus = core->bus;
  731. struct bcma_chipinfo *ci = &bus->chipinfo;
  732. u32 flags = 0;
  733. u32 iost;
  734. int i;
  735. if (bcma_core_is_enabled(core)) {
  736. if (!bgmac->stats_grabbed) {
  737. /* bgmac_chip_stats_update(bgmac); */
  738. bgmac->stats_grabbed = true;
  739. }
  740. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  741. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  742. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  743. udelay(1);
  744. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  745. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  746. /* TODO: Clear software multicast filter list */
  747. }
  748. iost = bcma_aread32(core, BCMA_IOST);
  749. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  750. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  751. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  752. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  753. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  754. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  755. if (!bgmac->has_robosw)
  756. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  757. }
  758. bcma_core_enable(core, flags);
  759. if (core->id.rev > 2) {
  760. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  761. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  762. 1000);
  763. }
  764. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  765. ci->id == BCMA_CHIP_ID_BCM53572) {
  766. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  767. u8 et_swtype = 0;
  768. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  769. BGMAC_CHIPCTL_1_IF_TYPE_RMII;
  770. char buf[2];
  771. if (bcm47xx_nvram_getenv("et_swtype", buf, 1) > 0) {
  772. if (kstrtou8(buf, 0, &et_swtype))
  773. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  774. buf);
  775. et_swtype &= 0x0f;
  776. et_swtype <<= 4;
  777. sw_type = et_swtype;
  778. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  779. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  780. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  781. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  782. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  783. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  784. }
  785. bcma_chipco_chipctl_maskset(cc, 1,
  786. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  787. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  788. sw_type);
  789. }
  790. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  791. bcma_awrite32(core, BCMA_IOCTL,
  792. bcma_aread32(core, BCMA_IOCTL) &
  793. ~BGMAC_BCMA_IOCTL_SW_RESET);
  794. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  795. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  796. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  797. * be keps until taking MAC out of the reset.
  798. */
  799. bgmac_cmdcfg_maskset(bgmac,
  800. ~(BGMAC_CMDCFG_TE |
  801. BGMAC_CMDCFG_RE |
  802. BGMAC_CMDCFG_RPI |
  803. BGMAC_CMDCFG_TAI |
  804. BGMAC_CMDCFG_HD |
  805. BGMAC_CMDCFG_ML |
  806. BGMAC_CMDCFG_CFE |
  807. BGMAC_CMDCFG_RL |
  808. BGMAC_CMDCFG_RED |
  809. BGMAC_CMDCFG_PE |
  810. BGMAC_CMDCFG_TPI |
  811. BGMAC_CMDCFG_PAD_EN |
  812. BGMAC_CMDCFG_PF),
  813. BGMAC_CMDCFG_PROM |
  814. BGMAC_CMDCFG_NLC |
  815. BGMAC_CMDCFG_CFE |
  816. BGMAC_CMDCFG_SR,
  817. false);
  818. bgmac_clear_mib(bgmac);
  819. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  820. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  821. BCMA_GMAC_CMN_PC_MTE);
  822. else
  823. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  824. bgmac_miiconfig(bgmac);
  825. bgmac_phy_init(bgmac);
  826. bgmac->int_status = 0;
  827. }
  828. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  829. {
  830. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  831. }
  832. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  833. {
  834. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  835. bgmac_read(bgmac, BGMAC_INT_MASK);
  836. }
  837. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  838. static void bgmac_enable(struct bgmac *bgmac)
  839. {
  840. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  841. u32 cmdcfg;
  842. u32 mode;
  843. u32 rxq_ctl;
  844. u32 fl_ctl;
  845. u16 bp_clk;
  846. u8 mdp;
  847. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  848. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  849. BGMAC_CMDCFG_SR, true);
  850. udelay(2);
  851. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  852. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  853. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  854. BGMAC_DS_MM_SHIFT;
  855. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  856. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  857. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  858. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  859. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  860. switch (ci->id) {
  861. case BCMA_CHIP_ID_BCM5357:
  862. case BCMA_CHIP_ID_BCM4749:
  863. case BCMA_CHIP_ID_BCM53572:
  864. case BCMA_CHIP_ID_BCM4716:
  865. case BCMA_CHIP_ID_BCM47162:
  866. fl_ctl = 0x03cb04cb;
  867. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  868. ci->id == BCMA_CHIP_ID_BCM4749 ||
  869. ci->id == BCMA_CHIP_ID_BCM53572)
  870. fl_ctl = 0x2300e1;
  871. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  872. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  873. break;
  874. }
  875. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  876. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  877. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  878. mdp = (bp_clk * 128 / 1000) - 3;
  879. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  880. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  881. }
  882. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  883. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  884. {
  885. struct bgmac_dma_ring *ring;
  886. int i;
  887. /* 1 interrupt per received frame */
  888. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  889. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  890. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  891. bgmac_set_rx_mode(bgmac->net_dev);
  892. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  893. if (bgmac->loopback)
  894. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  895. else
  896. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  897. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  898. if (!bgmac->autoneg) {
  899. bgmac_speed(bgmac, bgmac->speed);
  900. bgmac_phy_force(bgmac);
  901. } else if (bgmac->speed) { /* if there is anything to adv */
  902. bgmac_phy_advertise(bgmac);
  903. }
  904. if (full_init) {
  905. bgmac_dma_init(bgmac);
  906. if (1) /* FIXME: is there any case we don't want IRQs? */
  907. bgmac_chip_intrs_on(bgmac);
  908. } else {
  909. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  910. ring = &bgmac->rx_ring[i];
  911. bgmac_dma_rx_enable(bgmac, ring);
  912. }
  913. }
  914. bgmac_enable(bgmac);
  915. }
  916. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  917. {
  918. struct bgmac *bgmac = netdev_priv(dev_id);
  919. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  920. int_status &= bgmac->int_mask;
  921. if (!int_status)
  922. return IRQ_NONE;
  923. /* Ack */
  924. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  925. /* Disable new interrupts until handling existing ones */
  926. bgmac_chip_intrs_off(bgmac);
  927. bgmac->int_status = int_status;
  928. napi_schedule(&bgmac->napi);
  929. return IRQ_HANDLED;
  930. }
  931. static int bgmac_poll(struct napi_struct *napi, int weight)
  932. {
  933. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  934. struct bgmac_dma_ring *ring;
  935. int handled = 0;
  936. if (bgmac->int_status & BGMAC_IS_TX0) {
  937. ring = &bgmac->tx_ring[0];
  938. bgmac_dma_tx_free(bgmac, ring);
  939. bgmac->int_status &= ~BGMAC_IS_TX0;
  940. }
  941. if (bgmac->int_status & BGMAC_IS_RX) {
  942. ring = &bgmac->rx_ring[0];
  943. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  944. bgmac->int_status &= ~BGMAC_IS_RX;
  945. }
  946. if (bgmac->int_status) {
  947. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  948. bgmac->int_status = 0;
  949. }
  950. if (handled < weight)
  951. napi_complete(napi);
  952. bgmac_chip_intrs_on(bgmac);
  953. return handled;
  954. }
  955. /**************************************************
  956. * net_device_ops
  957. **************************************************/
  958. static int bgmac_open(struct net_device *net_dev)
  959. {
  960. struct bgmac *bgmac = netdev_priv(net_dev);
  961. int err = 0;
  962. bgmac_chip_reset(bgmac);
  963. /* Specs say about reclaiming rings here, but we do that in DMA init */
  964. bgmac_chip_init(bgmac, true);
  965. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  966. KBUILD_MODNAME, net_dev);
  967. if (err < 0) {
  968. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  969. goto err_out;
  970. }
  971. napi_enable(&bgmac->napi);
  972. netif_carrier_on(net_dev);
  973. err_out:
  974. return err;
  975. }
  976. static int bgmac_stop(struct net_device *net_dev)
  977. {
  978. struct bgmac *bgmac = netdev_priv(net_dev);
  979. netif_carrier_off(net_dev);
  980. napi_disable(&bgmac->napi);
  981. bgmac_chip_intrs_off(bgmac);
  982. free_irq(bgmac->core->irq, net_dev);
  983. bgmac_chip_reset(bgmac);
  984. return 0;
  985. }
  986. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  987. struct net_device *net_dev)
  988. {
  989. struct bgmac *bgmac = netdev_priv(net_dev);
  990. struct bgmac_dma_ring *ring;
  991. /* No QOS support yet */
  992. ring = &bgmac->tx_ring[0];
  993. return bgmac_dma_tx_add(bgmac, ring, skb);
  994. }
  995. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  996. {
  997. struct bgmac *bgmac = netdev_priv(net_dev);
  998. int ret;
  999. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1000. if (ret < 0)
  1001. return ret;
  1002. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1003. eth_commit_mac_addr_change(net_dev, addr);
  1004. return 0;
  1005. }
  1006. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1007. {
  1008. struct bgmac *bgmac = netdev_priv(net_dev);
  1009. struct mii_ioctl_data *data = if_mii(ifr);
  1010. switch (cmd) {
  1011. case SIOCGMIIPHY:
  1012. data->phy_id = bgmac->phyaddr;
  1013. /* fallthru */
  1014. case SIOCGMIIREG:
  1015. if (!netif_running(net_dev))
  1016. return -EAGAIN;
  1017. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1018. data->reg_num & 0x1f);
  1019. return 0;
  1020. case SIOCSMIIREG:
  1021. if (!netif_running(net_dev))
  1022. return -EAGAIN;
  1023. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1024. data->val_in);
  1025. return 0;
  1026. default:
  1027. return -EOPNOTSUPP;
  1028. }
  1029. }
  1030. static const struct net_device_ops bgmac_netdev_ops = {
  1031. .ndo_open = bgmac_open,
  1032. .ndo_stop = bgmac_stop,
  1033. .ndo_start_xmit = bgmac_start_xmit,
  1034. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1035. .ndo_set_mac_address = bgmac_set_mac_address,
  1036. .ndo_validate_addr = eth_validate_addr,
  1037. .ndo_do_ioctl = bgmac_ioctl,
  1038. };
  1039. /**************************************************
  1040. * ethtool_ops
  1041. **************************************************/
  1042. static int bgmac_get_settings(struct net_device *net_dev,
  1043. struct ethtool_cmd *cmd)
  1044. {
  1045. struct bgmac *bgmac = netdev_priv(net_dev);
  1046. cmd->supported = SUPPORTED_10baseT_Half |
  1047. SUPPORTED_10baseT_Full |
  1048. SUPPORTED_100baseT_Half |
  1049. SUPPORTED_100baseT_Full |
  1050. SUPPORTED_1000baseT_Half |
  1051. SUPPORTED_1000baseT_Full |
  1052. SUPPORTED_Autoneg;
  1053. if (bgmac->autoneg) {
  1054. WARN_ON(cmd->advertising);
  1055. if (bgmac->full_duplex) {
  1056. if (bgmac->speed & BGMAC_SPEED_10)
  1057. cmd->advertising |= ADVERTISED_10baseT_Full;
  1058. if (bgmac->speed & BGMAC_SPEED_100)
  1059. cmd->advertising |= ADVERTISED_100baseT_Full;
  1060. if (bgmac->speed & BGMAC_SPEED_1000)
  1061. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1062. } else {
  1063. if (bgmac->speed & BGMAC_SPEED_10)
  1064. cmd->advertising |= ADVERTISED_10baseT_Half;
  1065. if (bgmac->speed & BGMAC_SPEED_100)
  1066. cmd->advertising |= ADVERTISED_100baseT_Half;
  1067. if (bgmac->speed & BGMAC_SPEED_1000)
  1068. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1069. }
  1070. } else {
  1071. switch (bgmac->speed) {
  1072. case BGMAC_SPEED_10:
  1073. ethtool_cmd_speed_set(cmd, SPEED_10);
  1074. break;
  1075. case BGMAC_SPEED_100:
  1076. ethtool_cmd_speed_set(cmd, SPEED_100);
  1077. break;
  1078. case BGMAC_SPEED_1000:
  1079. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1080. break;
  1081. }
  1082. }
  1083. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1084. cmd->autoneg = bgmac->autoneg;
  1085. return 0;
  1086. }
  1087. #if 0
  1088. static int bgmac_set_settings(struct net_device *net_dev,
  1089. struct ethtool_cmd *cmd)
  1090. {
  1091. struct bgmac *bgmac = netdev_priv(net_dev);
  1092. return -1;
  1093. }
  1094. #endif
  1095. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1096. struct ethtool_drvinfo *info)
  1097. {
  1098. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1099. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1100. }
  1101. static const struct ethtool_ops bgmac_ethtool_ops = {
  1102. .get_settings = bgmac_get_settings,
  1103. .get_drvinfo = bgmac_get_drvinfo,
  1104. };
  1105. /**************************************************
  1106. * BCMA bus ops
  1107. **************************************************/
  1108. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1109. static int bgmac_probe(struct bcma_device *core)
  1110. {
  1111. struct net_device *net_dev;
  1112. struct bgmac *bgmac;
  1113. struct ssb_sprom *sprom = &core->bus->sprom;
  1114. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1115. int err;
  1116. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1117. if (core->core_unit > 1) {
  1118. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1119. return -ENOTSUPP;
  1120. }
  1121. if (!is_valid_ether_addr(mac)) {
  1122. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1123. eth_random_addr(mac);
  1124. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1125. }
  1126. /* Allocation and references */
  1127. net_dev = alloc_etherdev(sizeof(*bgmac));
  1128. if (!net_dev)
  1129. return -ENOMEM;
  1130. net_dev->netdev_ops = &bgmac_netdev_ops;
  1131. net_dev->irq = core->irq;
  1132. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1133. bgmac = netdev_priv(net_dev);
  1134. bgmac->net_dev = net_dev;
  1135. bgmac->core = core;
  1136. bcma_set_drvdata(core, bgmac);
  1137. /* Defaults */
  1138. bgmac->autoneg = true;
  1139. bgmac->full_duplex = true;
  1140. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1141. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1142. /* On BCM4706 we need common core to access PHY */
  1143. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1144. !core->bus->drv_gmac_cmn.core) {
  1145. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1146. err = -ENODEV;
  1147. goto err_netdev_free;
  1148. }
  1149. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1150. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1151. sprom->et0phyaddr;
  1152. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1153. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1154. bgmac_err(bgmac, "No PHY found\n");
  1155. err = -ENODEV;
  1156. goto err_netdev_free;
  1157. }
  1158. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1159. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1160. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1161. bgmac_err(bgmac, "PCI setup not implemented\n");
  1162. err = -ENOTSUPP;
  1163. goto err_netdev_free;
  1164. }
  1165. bgmac_chip_reset(bgmac);
  1166. err = bgmac_dma_alloc(bgmac);
  1167. if (err) {
  1168. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1169. goto err_netdev_free;
  1170. }
  1171. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1172. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1173. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1174. /* TODO: reset the external phy. Specs are needed */
  1175. bgmac_phy_reset(bgmac);
  1176. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1177. BGMAC_BFL_ENETROBO);
  1178. if (bgmac->has_robosw)
  1179. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1180. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1181. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1182. err = register_netdev(bgmac->net_dev);
  1183. if (err) {
  1184. bgmac_err(bgmac, "Cannot register net device\n");
  1185. err = -ENOTSUPP;
  1186. goto err_dma_free;
  1187. }
  1188. netif_carrier_off(net_dev);
  1189. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1190. return 0;
  1191. err_dma_free:
  1192. bgmac_dma_free(bgmac);
  1193. err_netdev_free:
  1194. bcma_set_drvdata(core, NULL);
  1195. free_netdev(net_dev);
  1196. return err;
  1197. }
  1198. static void bgmac_remove(struct bcma_device *core)
  1199. {
  1200. struct bgmac *bgmac = bcma_get_drvdata(core);
  1201. netif_napi_del(&bgmac->napi);
  1202. unregister_netdev(bgmac->net_dev);
  1203. bgmac_dma_free(bgmac);
  1204. bcma_set_drvdata(core, NULL);
  1205. free_netdev(bgmac->net_dev);
  1206. }
  1207. static struct bcma_driver bgmac_bcma_driver = {
  1208. .name = KBUILD_MODNAME,
  1209. .id_table = bgmac_bcma_tbl,
  1210. .probe = bgmac_probe,
  1211. .remove = bgmac_remove,
  1212. };
  1213. static int __init bgmac_init(void)
  1214. {
  1215. int err;
  1216. err = bcma_driver_register(&bgmac_bcma_driver);
  1217. if (err)
  1218. return err;
  1219. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1220. return 0;
  1221. }
  1222. static void __exit bgmac_exit(void)
  1223. {
  1224. bcma_driver_unregister(&bgmac_bcma_driver);
  1225. }
  1226. module_init(bgmac_init)
  1227. module_exit(bgmac_exit)
  1228. MODULE_AUTHOR("Rafał Miłecki");
  1229. MODULE_LICENSE("GPL");