emulate.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  76. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  77. #define No64 (1<<28)
  78. /* Source 2 operand type */
  79. #define Src2None (0<<29)
  80. #define Src2CL (1<<29)
  81. #define Src2ImmByte (2<<29)
  82. #define Src2One (3<<29)
  83. #define Src2Imm16 (4<<29)
  84. #define Src2Mask (7<<29)
  85. enum {
  86. Group1_80, Group1_81, Group1_82, Group1_83,
  87. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  88. Group8, Group9,
  89. };
  90. static u32 opcode_table[256] = {
  91. /* 0x00 - 0x07 */
  92. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  95. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  96. /* 0x08 - 0x0F */
  97. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  98. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  99. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  100. ImplicitOps | Stack | No64, 0,
  101. /* 0x10 - 0x17 */
  102. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  105. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  106. /* 0x18 - 0x1F */
  107. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  110. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  111. /* 0x20 - 0x27 */
  112. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  115. /* 0x28 - 0x2F */
  116. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  117. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  118. 0, 0, 0, 0,
  119. /* 0x30 - 0x37 */
  120. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  121. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  122. 0, 0, 0, 0,
  123. /* 0x38 - 0x3F */
  124. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  125. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  126. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  127. 0, 0,
  128. /* 0x40 - 0x47 */
  129. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  130. /* 0x48 - 0x4F */
  131. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  132. /* 0x50 - 0x57 */
  133. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  134. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  135. /* 0x58 - 0x5F */
  136. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  137. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  138. /* 0x60 - 0x67 */
  139. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  140. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  141. 0, 0, 0, 0,
  142. /* 0x68 - 0x6F */
  143. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  144. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  145. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  146. /* 0x70 - 0x77 */
  147. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. /* 0x78 - 0x7F */
  150. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  151. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  152. /* 0x80 - 0x87 */
  153. Group | Group1_80, Group | Group1_81,
  154. Group | Group1_82, Group | Group1_83,
  155. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  156. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  157. /* 0x88 - 0x8F */
  158. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  159. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  160. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  161. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  162. /* 0x90 - 0x97 */
  163. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  164. /* 0x98 - 0x9F */
  165. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  166. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  167. /* 0xA0 - 0xA7 */
  168. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  169. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  170. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  171. ByteOp | ImplicitOps | String, ImplicitOps | String,
  172. /* 0xA8 - 0xAF */
  173. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  174. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  175. ByteOp | ImplicitOps | String, ImplicitOps | String,
  176. /* 0xB0 - 0xB7 */
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  179. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  180. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  181. /* 0xB8 - 0xBF */
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  184. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  185. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  186. /* 0xC0 - 0xC7 */
  187. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  188. 0, ImplicitOps | Stack, 0, 0,
  189. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  190. /* 0xC8 - 0xCF */
  191. 0, 0, 0, ImplicitOps | Stack,
  192. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  193. /* 0xD0 - 0xD7 */
  194. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  195. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  196. 0, 0, 0, 0,
  197. /* 0xD8 - 0xDF */
  198. 0, 0, 0, 0, 0, 0, 0, 0,
  199. /* 0xE0 - 0xE7 */
  200. 0, 0, 0, 0,
  201. ByteOp | SrcImmUByte, SrcImmUByte,
  202. ByteOp | SrcImmUByte, SrcImmUByte,
  203. /* 0xE8 - 0xEF */
  204. SrcImm | Stack, SrcImm | ImplicitOps,
  205. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  206. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  207. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  208. /* 0xF0 - 0xF7 */
  209. 0, 0, 0, 0,
  210. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  211. /* 0xF8 - 0xFF */
  212. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  213. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  214. };
  215. static u32 twobyte_table[256] = {
  216. /* 0x00 - 0x0F */
  217. 0, Group | GroupDual | Group7, 0, 0,
  218. 0, ImplicitOps, ImplicitOps | Priv, 0,
  219. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  220. 0, ImplicitOps | ModRM, 0, 0,
  221. /* 0x10 - 0x1F */
  222. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  223. /* 0x20 - 0x2F */
  224. ModRM | ImplicitOps | Priv, ModRM | Priv,
  225. ModRM | ImplicitOps | Priv, ModRM | Priv,
  226. 0, 0, 0, 0,
  227. 0, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x30 - 0x3F */
  229. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  230. ImplicitOps, ImplicitOps | Priv, 0, 0,
  231. 0, 0, 0, 0, 0, 0, 0, 0,
  232. /* 0x40 - 0x47 */
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  236. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  237. /* 0x48 - 0x4F */
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. /* 0x50 - 0x5F */
  243. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  244. /* 0x60 - 0x6F */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0x70 - 0x7F */
  247. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  248. /* 0x80 - 0x8F */
  249. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  250. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  251. /* 0x90 - 0x9F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0xA0 - 0xA7 */
  254. ImplicitOps | Stack, ImplicitOps | Stack,
  255. 0, DstMem | SrcReg | ModRM | BitOp,
  256. DstMem | SrcReg | Src2ImmByte | ModRM,
  257. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  258. /* 0xA8 - 0xAF */
  259. ImplicitOps | Stack, ImplicitOps | Stack,
  260. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  261. DstMem | SrcReg | Src2ImmByte | ModRM,
  262. DstMem | SrcReg | Src2CL | ModRM,
  263. ModRM, 0,
  264. /* 0xB0 - 0xB7 */
  265. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  266. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  267. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  268. DstReg | SrcMem16 | ModRM | Mov,
  269. /* 0xB8 - 0xBF */
  270. 0, 0,
  271. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  272. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  273. DstReg | SrcMem16 | ModRM | Mov,
  274. /* 0xC0 - 0xCF */
  275. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  276. 0, 0, 0, Group | GroupDual | Group9,
  277. 0, 0, 0, 0, 0, 0, 0, 0,
  278. /* 0xD0 - 0xDF */
  279. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  280. /* 0xE0 - 0xEF */
  281. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  282. /* 0xF0 - 0xFF */
  283. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  284. };
  285. static u32 group_table[] = {
  286. [Group1_80*8] =
  287. ByteOp | DstMem | SrcImm | ModRM | Lock,
  288. ByteOp | DstMem | SrcImm | ModRM | Lock,
  289. ByteOp | DstMem | SrcImm | ModRM | Lock,
  290. ByteOp | DstMem | SrcImm | ModRM | Lock,
  291. ByteOp | DstMem | SrcImm | ModRM | Lock,
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM,
  295. [Group1_81*8] =
  296. DstMem | SrcImm | ModRM | Lock,
  297. DstMem | SrcImm | ModRM | Lock,
  298. DstMem | SrcImm | ModRM | Lock,
  299. DstMem | SrcImm | ModRM | Lock,
  300. DstMem | SrcImm | ModRM | Lock,
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM,
  304. [Group1_82*8] =
  305. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  306. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  307. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  308. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  309. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64,
  313. [Group1_83*8] =
  314. DstMem | SrcImmByte | ModRM | Lock,
  315. DstMem | SrcImmByte | ModRM | Lock,
  316. DstMem | SrcImmByte | ModRM | Lock,
  317. DstMem | SrcImmByte | ModRM | Lock,
  318. DstMem | SrcImmByte | ModRM | Lock,
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM,
  322. [Group1A*8] =
  323. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  324. [Group3_Byte*8] =
  325. ByteOp | SrcImm | DstMem | ModRM, 0,
  326. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  327. 0, 0, 0, 0,
  328. [Group3*8] =
  329. DstMem | SrcImm | ModRM, 0,
  330. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  331. 0, 0, 0, 0,
  332. [Group4*8] =
  333. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  334. 0, 0, 0, 0, 0, 0,
  335. [Group5*8] =
  336. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  337. SrcMem | ModRM | Stack, 0,
  338. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  339. [Group7*8] =
  340. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  341. SrcNone | ModRM | DstMem | Mov, 0,
  342. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  343. [Group8*8] =
  344. 0, 0, 0, 0,
  345. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  346. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  347. [Group9*8] =
  348. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  349. };
  350. static u32 group2_table[] = {
  351. [Group7*8] =
  352. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM,
  353. SrcNone | ModRM | DstMem | Mov, 0,
  354. SrcMem16 | ModRM | Mov, 0,
  355. [Group9*8] =
  356. 0, 0, 0, 0, 0, 0, 0, 0,
  357. };
  358. /* EFLAGS bit definitions. */
  359. #define EFLG_ID (1<<21)
  360. #define EFLG_VIP (1<<20)
  361. #define EFLG_VIF (1<<19)
  362. #define EFLG_AC (1<<18)
  363. #define EFLG_VM (1<<17)
  364. #define EFLG_RF (1<<16)
  365. #define EFLG_IOPL (3<<12)
  366. #define EFLG_NT (1<<14)
  367. #define EFLG_OF (1<<11)
  368. #define EFLG_DF (1<<10)
  369. #define EFLG_IF (1<<9)
  370. #define EFLG_TF (1<<8)
  371. #define EFLG_SF (1<<7)
  372. #define EFLG_ZF (1<<6)
  373. #define EFLG_AF (1<<4)
  374. #define EFLG_PF (1<<2)
  375. #define EFLG_CF (1<<0)
  376. /*
  377. * Instruction emulation:
  378. * Most instructions are emulated directly via a fragment of inline assembly
  379. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  380. * any modified flags.
  381. */
  382. #if defined(CONFIG_X86_64)
  383. #define _LO32 "k" /* force 32-bit operand */
  384. #define _STK "%%rsp" /* stack pointer */
  385. #elif defined(__i386__)
  386. #define _LO32 "" /* force 32-bit operand */
  387. #define _STK "%%esp" /* stack pointer */
  388. #endif
  389. /*
  390. * These EFLAGS bits are restored from saved value during emulation, and
  391. * any changes are written back to the saved value after emulation.
  392. */
  393. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  394. /* Before executing instruction: restore necessary bits in EFLAGS. */
  395. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  396. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  397. "movl %"_sav",%"_LO32 _tmp"; " \
  398. "push %"_tmp"; " \
  399. "push %"_tmp"; " \
  400. "movl %"_msk",%"_LO32 _tmp"; " \
  401. "andl %"_LO32 _tmp",("_STK"); " \
  402. "pushf; " \
  403. "notl %"_LO32 _tmp"; " \
  404. "andl %"_LO32 _tmp",("_STK"); " \
  405. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  406. "pop %"_tmp"; " \
  407. "orl %"_LO32 _tmp",("_STK"); " \
  408. "popf; " \
  409. "pop %"_sav"; "
  410. /* After executing instruction: write-back necessary bits in EFLAGS. */
  411. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  412. /* _sav |= EFLAGS & _msk; */ \
  413. "pushf; " \
  414. "pop %"_tmp"; " \
  415. "andl %"_msk",%"_LO32 _tmp"; " \
  416. "orl %"_LO32 _tmp",%"_sav"; "
  417. #ifdef CONFIG_X86_64
  418. #define ON64(x) x
  419. #else
  420. #define ON64(x)
  421. #endif
  422. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  423. do { \
  424. __asm__ __volatile__ ( \
  425. _PRE_EFLAGS("0", "4", "2") \
  426. _op _suffix " %"_x"3,%1; " \
  427. _POST_EFLAGS("0", "4", "2") \
  428. : "=m" (_eflags), "=m" ((_dst).val), \
  429. "=&r" (_tmp) \
  430. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  431. } while (0)
  432. /* Raw emulation: instruction has two explicit operands. */
  433. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  434. do { \
  435. unsigned long _tmp; \
  436. \
  437. switch ((_dst).bytes) { \
  438. case 2: \
  439. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  440. break; \
  441. case 4: \
  442. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  443. break; \
  444. case 8: \
  445. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  446. break; \
  447. } \
  448. } while (0)
  449. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  450. do { \
  451. unsigned long _tmp; \
  452. switch ((_dst).bytes) { \
  453. case 1: \
  454. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  455. break; \
  456. default: \
  457. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  458. _wx, _wy, _lx, _ly, _qx, _qy); \
  459. break; \
  460. } \
  461. } while (0)
  462. /* Source operand is byte-sized and may be restricted to just %cl. */
  463. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  464. __emulate_2op(_op, _src, _dst, _eflags, \
  465. "b", "c", "b", "c", "b", "c", "b", "c")
  466. /* Source operand is byte, word, long or quad sized. */
  467. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  468. __emulate_2op(_op, _src, _dst, _eflags, \
  469. "b", "q", "w", "r", _LO32, "r", "", "r")
  470. /* Source operand is word, long or quad sized. */
  471. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  472. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  473. "w", "r", _LO32, "r", "", "r")
  474. /* Instruction has three operands and one operand is stored in ECX register */
  475. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  476. do { \
  477. unsigned long _tmp; \
  478. _type _clv = (_cl).val; \
  479. _type _srcv = (_src).val; \
  480. _type _dstv = (_dst).val; \
  481. \
  482. __asm__ __volatile__ ( \
  483. _PRE_EFLAGS("0", "5", "2") \
  484. _op _suffix " %4,%1 \n" \
  485. _POST_EFLAGS("0", "5", "2") \
  486. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  487. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  488. ); \
  489. \
  490. (_cl).val = (unsigned long) _clv; \
  491. (_src).val = (unsigned long) _srcv; \
  492. (_dst).val = (unsigned long) _dstv; \
  493. } while (0)
  494. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  495. do { \
  496. switch ((_dst).bytes) { \
  497. case 2: \
  498. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  499. "w", unsigned short); \
  500. break; \
  501. case 4: \
  502. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  503. "l", unsigned int); \
  504. break; \
  505. case 8: \
  506. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  507. "q", unsigned long)); \
  508. break; \
  509. } \
  510. } while (0)
  511. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  512. do { \
  513. unsigned long _tmp; \
  514. \
  515. __asm__ __volatile__ ( \
  516. _PRE_EFLAGS("0", "3", "2") \
  517. _op _suffix " %1; " \
  518. _POST_EFLAGS("0", "3", "2") \
  519. : "=m" (_eflags), "+m" ((_dst).val), \
  520. "=&r" (_tmp) \
  521. : "i" (EFLAGS_MASK)); \
  522. } while (0)
  523. /* Instruction has only one explicit operand (no source operand). */
  524. #define emulate_1op(_op, _dst, _eflags) \
  525. do { \
  526. switch ((_dst).bytes) { \
  527. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  528. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  529. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  530. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  531. } \
  532. } while (0)
  533. /* Fetch next part of the instruction being emulated. */
  534. #define insn_fetch(_type, _size, _eip) \
  535. ({ unsigned long _x; \
  536. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  537. if (rc != 0) \
  538. goto done; \
  539. (_eip) += (_size); \
  540. (_type)_x; \
  541. })
  542. static inline unsigned long ad_mask(struct decode_cache *c)
  543. {
  544. return (1UL << (c->ad_bytes << 3)) - 1;
  545. }
  546. /* Access/update address held in a register, based on addressing mode. */
  547. static inline unsigned long
  548. address_mask(struct decode_cache *c, unsigned long reg)
  549. {
  550. if (c->ad_bytes == sizeof(unsigned long))
  551. return reg;
  552. else
  553. return reg & ad_mask(c);
  554. }
  555. static inline unsigned long
  556. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  557. {
  558. return base + address_mask(c, reg);
  559. }
  560. static inline void
  561. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  562. {
  563. if (c->ad_bytes == sizeof(unsigned long))
  564. *reg += inc;
  565. else
  566. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  567. }
  568. static inline void jmp_rel(struct decode_cache *c, int rel)
  569. {
  570. register_address_increment(c, &c->eip, rel);
  571. }
  572. static void set_seg_override(struct decode_cache *c, int seg)
  573. {
  574. c->has_seg_override = true;
  575. c->seg_override = seg;
  576. }
  577. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  578. {
  579. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  580. return 0;
  581. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  582. }
  583. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  584. struct decode_cache *c)
  585. {
  586. if (!c->has_seg_override)
  587. return 0;
  588. return seg_base(ctxt, c->seg_override);
  589. }
  590. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  591. {
  592. return seg_base(ctxt, VCPU_SREG_ES);
  593. }
  594. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  595. {
  596. return seg_base(ctxt, VCPU_SREG_SS);
  597. }
  598. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  599. struct x86_emulate_ops *ops,
  600. unsigned long linear, u8 *dest)
  601. {
  602. struct fetch_cache *fc = &ctxt->decode.fetch;
  603. int rc;
  604. int size;
  605. if (linear < fc->start || linear >= fc->end) {
  606. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  607. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  608. if (rc != X86EMUL_CONTINUE)
  609. return rc;
  610. fc->start = linear;
  611. fc->end = linear + size;
  612. }
  613. *dest = fc->data[linear - fc->start];
  614. return X86EMUL_CONTINUE;
  615. }
  616. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  617. struct x86_emulate_ops *ops,
  618. unsigned long eip, void *dest, unsigned size)
  619. {
  620. int rc;
  621. /* x86 instructions are limited to 15 bytes. */
  622. if (eip + size - ctxt->decode.eip_orig > 15)
  623. return X86EMUL_UNHANDLEABLE;
  624. eip += ctxt->cs_base;
  625. while (size--) {
  626. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  627. if (rc != X86EMUL_CONTINUE)
  628. return rc;
  629. }
  630. return X86EMUL_CONTINUE;
  631. }
  632. /*
  633. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  634. * pointer into the block that addresses the relevant register.
  635. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  636. */
  637. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  638. int highbyte_regs)
  639. {
  640. void *p;
  641. p = &regs[modrm_reg];
  642. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  643. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  644. return p;
  645. }
  646. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  647. struct x86_emulate_ops *ops,
  648. void *ptr,
  649. u16 *size, unsigned long *address, int op_bytes)
  650. {
  651. int rc;
  652. if (op_bytes == 2)
  653. op_bytes = 3;
  654. *address = 0;
  655. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  656. ctxt->vcpu, NULL);
  657. if (rc != X86EMUL_CONTINUE)
  658. return rc;
  659. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  660. ctxt->vcpu, NULL);
  661. return rc;
  662. }
  663. static int test_cc(unsigned int condition, unsigned int flags)
  664. {
  665. int rc = 0;
  666. switch ((condition & 15) >> 1) {
  667. case 0: /* o */
  668. rc |= (flags & EFLG_OF);
  669. break;
  670. case 1: /* b/c/nae */
  671. rc |= (flags & EFLG_CF);
  672. break;
  673. case 2: /* z/e */
  674. rc |= (flags & EFLG_ZF);
  675. break;
  676. case 3: /* be/na */
  677. rc |= (flags & (EFLG_CF|EFLG_ZF));
  678. break;
  679. case 4: /* s */
  680. rc |= (flags & EFLG_SF);
  681. break;
  682. case 5: /* p/pe */
  683. rc |= (flags & EFLG_PF);
  684. break;
  685. case 7: /* le/ng */
  686. rc |= (flags & EFLG_ZF);
  687. /* fall through */
  688. case 6: /* l/nge */
  689. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  690. break;
  691. }
  692. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  693. return (!!rc ^ (condition & 1));
  694. }
  695. static void decode_register_operand(struct operand *op,
  696. struct decode_cache *c,
  697. int inhibit_bytereg)
  698. {
  699. unsigned reg = c->modrm_reg;
  700. int highbyte_regs = c->rex_prefix == 0;
  701. if (!(c->d & ModRM))
  702. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  703. op->type = OP_REG;
  704. if ((c->d & ByteOp) && !inhibit_bytereg) {
  705. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  706. op->val = *(u8 *)op->ptr;
  707. op->bytes = 1;
  708. } else {
  709. op->ptr = decode_register(reg, c->regs, 0);
  710. op->bytes = c->op_bytes;
  711. switch (op->bytes) {
  712. case 2:
  713. op->val = *(u16 *)op->ptr;
  714. break;
  715. case 4:
  716. op->val = *(u32 *)op->ptr;
  717. break;
  718. case 8:
  719. op->val = *(u64 *) op->ptr;
  720. break;
  721. }
  722. }
  723. op->orig_val = op->val;
  724. }
  725. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  726. struct x86_emulate_ops *ops)
  727. {
  728. struct decode_cache *c = &ctxt->decode;
  729. u8 sib;
  730. int index_reg = 0, base_reg = 0, scale;
  731. int rc = X86EMUL_CONTINUE;
  732. if (c->rex_prefix) {
  733. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  734. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  735. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  736. }
  737. c->modrm = insn_fetch(u8, 1, c->eip);
  738. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  739. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  740. c->modrm_rm |= (c->modrm & 0x07);
  741. c->modrm_ea = 0;
  742. c->use_modrm_ea = 1;
  743. if (c->modrm_mod == 3) {
  744. c->modrm_ptr = decode_register(c->modrm_rm,
  745. c->regs, c->d & ByteOp);
  746. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  747. return rc;
  748. }
  749. if (c->ad_bytes == 2) {
  750. unsigned bx = c->regs[VCPU_REGS_RBX];
  751. unsigned bp = c->regs[VCPU_REGS_RBP];
  752. unsigned si = c->regs[VCPU_REGS_RSI];
  753. unsigned di = c->regs[VCPU_REGS_RDI];
  754. /* 16-bit ModR/M decode. */
  755. switch (c->modrm_mod) {
  756. case 0:
  757. if (c->modrm_rm == 6)
  758. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  759. break;
  760. case 1:
  761. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  762. break;
  763. case 2:
  764. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  765. break;
  766. }
  767. switch (c->modrm_rm) {
  768. case 0:
  769. c->modrm_ea += bx + si;
  770. break;
  771. case 1:
  772. c->modrm_ea += bx + di;
  773. break;
  774. case 2:
  775. c->modrm_ea += bp + si;
  776. break;
  777. case 3:
  778. c->modrm_ea += bp + di;
  779. break;
  780. case 4:
  781. c->modrm_ea += si;
  782. break;
  783. case 5:
  784. c->modrm_ea += di;
  785. break;
  786. case 6:
  787. if (c->modrm_mod != 0)
  788. c->modrm_ea += bp;
  789. break;
  790. case 7:
  791. c->modrm_ea += bx;
  792. break;
  793. }
  794. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  795. (c->modrm_rm == 6 && c->modrm_mod != 0))
  796. if (!c->has_seg_override)
  797. set_seg_override(c, VCPU_SREG_SS);
  798. c->modrm_ea = (u16)c->modrm_ea;
  799. } else {
  800. /* 32/64-bit ModR/M decode. */
  801. if ((c->modrm_rm & 7) == 4) {
  802. sib = insn_fetch(u8, 1, c->eip);
  803. index_reg |= (sib >> 3) & 7;
  804. base_reg |= sib & 7;
  805. scale = sib >> 6;
  806. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  807. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  808. else
  809. c->modrm_ea += c->regs[base_reg];
  810. if (index_reg != 4)
  811. c->modrm_ea += c->regs[index_reg] << scale;
  812. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  813. if (ctxt->mode == X86EMUL_MODE_PROT64)
  814. c->rip_relative = 1;
  815. } else
  816. c->modrm_ea += c->regs[c->modrm_rm];
  817. switch (c->modrm_mod) {
  818. case 0:
  819. if (c->modrm_rm == 5)
  820. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  821. break;
  822. case 1:
  823. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  824. break;
  825. case 2:
  826. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  827. break;
  828. }
  829. }
  830. done:
  831. return rc;
  832. }
  833. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  834. struct x86_emulate_ops *ops)
  835. {
  836. struct decode_cache *c = &ctxt->decode;
  837. int rc = X86EMUL_CONTINUE;
  838. switch (c->ad_bytes) {
  839. case 2:
  840. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  841. break;
  842. case 4:
  843. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  844. break;
  845. case 8:
  846. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  847. break;
  848. }
  849. done:
  850. return rc;
  851. }
  852. int
  853. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  854. {
  855. struct decode_cache *c = &ctxt->decode;
  856. int rc = X86EMUL_CONTINUE;
  857. int mode = ctxt->mode;
  858. int def_op_bytes, def_ad_bytes, group;
  859. /* Shadow copy of register state. Committed on successful emulation. */
  860. memset(c, 0, sizeof(struct decode_cache));
  861. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  862. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  863. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  864. switch (mode) {
  865. case X86EMUL_MODE_REAL:
  866. case X86EMUL_MODE_VM86:
  867. case X86EMUL_MODE_PROT16:
  868. def_op_bytes = def_ad_bytes = 2;
  869. break;
  870. case X86EMUL_MODE_PROT32:
  871. def_op_bytes = def_ad_bytes = 4;
  872. break;
  873. #ifdef CONFIG_X86_64
  874. case X86EMUL_MODE_PROT64:
  875. def_op_bytes = 4;
  876. def_ad_bytes = 8;
  877. break;
  878. #endif
  879. default:
  880. return -1;
  881. }
  882. c->op_bytes = def_op_bytes;
  883. c->ad_bytes = def_ad_bytes;
  884. /* Legacy prefixes. */
  885. for (;;) {
  886. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  887. case 0x66: /* operand-size override */
  888. /* switch between 2/4 bytes */
  889. c->op_bytes = def_op_bytes ^ 6;
  890. break;
  891. case 0x67: /* address-size override */
  892. if (mode == X86EMUL_MODE_PROT64)
  893. /* switch between 4/8 bytes */
  894. c->ad_bytes = def_ad_bytes ^ 12;
  895. else
  896. /* switch between 2/4 bytes */
  897. c->ad_bytes = def_ad_bytes ^ 6;
  898. break;
  899. case 0x26: /* ES override */
  900. case 0x2e: /* CS override */
  901. case 0x36: /* SS override */
  902. case 0x3e: /* DS override */
  903. set_seg_override(c, (c->b >> 3) & 3);
  904. break;
  905. case 0x64: /* FS override */
  906. case 0x65: /* GS override */
  907. set_seg_override(c, c->b & 7);
  908. break;
  909. case 0x40 ... 0x4f: /* REX */
  910. if (mode != X86EMUL_MODE_PROT64)
  911. goto done_prefixes;
  912. c->rex_prefix = c->b;
  913. continue;
  914. case 0xf0: /* LOCK */
  915. c->lock_prefix = 1;
  916. break;
  917. case 0xf2: /* REPNE/REPNZ */
  918. c->rep_prefix = REPNE_PREFIX;
  919. break;
  920. case 0xf3: /* REP/REPE/REPZ */
  921. c->rep_prefix = REPE_PREFIX;
  922. break;
  923. default:
  924. goto done_prefixes;
  925. }
  926. /* Any legacy prefix after a REX prefix nullifies its effect. */
  927. c->rex_prefix = 0;
  928. }
  929. done_prefixes:
  930. /* REX prefix. */
  931. if (c->rex_prefix)
  932. if (c->rex_prefix & 8)
  933. c->op_bytes = 8; /* REX.W */
  934. /* Opcode byte(s). */
  935. c->d = opcode_table[c->b];
  936. if (c->d == 0) {
  937. /* Two-byte opcode? */
  938. if (c->b == 0x0f) {
  939. c->twobyte = 1;
  940. c->b = insn_fetch(u8, 1, c->eip);
  941. c->d = twobyte_table[c->b];
  942. }
  943. }
  944. if (c->d & Group) {
  945. group = c->d & GroupMask;
  946. c->modrm = insn_fetch(u8, 1, c->eip);
  947. --c->eip;
  948. group = (group << 3) + ((c->modrm >> 3) & 7);
  949. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  950. c->d = group2_table[group];
  951. else
  952. c->d = group_table[group];
  953. }
  954. /* Unrecognised? */
  955. if (c->d == 0) {
  956. DPRINTF("Cannot emulate %02x\n", c->b);
  957. return -1;
  958. }
  959. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  960. c->op_bytes = 8;
  961. /* ModRM and SIB bytes. */
  962. if (c->d & ModRM)
  963. rc = decode_modrm(ctxt, ops);
  964. else if (c->d & MemAbs)
  965. rc = decode_abs(ctxt, ops);
  966. if (rc != X86EMUL_CONTINUE)
  967. goto done;
  968. if (!c->has_seg_override)
  969. set_seg_override(c, VCPU_SREG_DS);
  970. if (!(!c->twobyte && c->b == 0x8d))
  971. c->modrm_ea += seg_override_base(ctxt, c);
  972. if (c->ad_bytes != 8)
  973. c->modrm_ea = (u32)c->modrm_ea;
  974. /*
  975. * Decode and fetch the source operand: register, memory
  976. * or immediate.
  977. */
  978. switch (c->d & SrcMask) {
  979. case SrcNone:
  980. break;
  981. case SrcReg:
  982. decode_register_operand(&c->src, c, 0);
  983. break;
  984. case SrcMem16:
  985. c->src.bytes = 2;
  986. goto srcmem_common;
  987. case SrcMem32:
  988. c->src.bytes = 4;
  989. goto srcmem_common;
  990. case SrcMem:
  991. c->src.bytes = (c->d & ByteOp) ? 1 :
  992. c->op_bytes;
  993. /* Don't fetch the address for invlpg: it could be unmapped. */
  994. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  995. break;
  996. srcmem_common:
  997. /*
  998. * For instructions with a ModR/M byte, switch to register
  999. * access if Mod = 3.
  1000. */
  1001. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1002. c->src.type = OP_REG;
  1003. c->src.val = c->modrm_val;
  1004. c->src.ptr = c->modrm_ptr;
  1005. break;
  1006. }
  1007. c->src.type = OP_MEM;
  1008. break;
  1009. case SrcImm:
  1010. case SrcImmU:
  1011. c->src.type = OP_IMM;
  1012. c->src.ptr = (unsigned long *)c->eip;
  1013. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1014. if (c->src.bytes == 8)
  1015. c->src.bytes = 4;
  1016. /* NB. Immediates are sign-extended as necessary. */
  1017. switch (c->src.bytes) {
  1018. case 1:
  1019. c->src.val = insn_fetch(s8, 1, c->eip);
  1020. break;
  1021. case 2:
  1022. c->src.val = insn_fetch(s16, 2, c->eip);
  1023. break;
  1024. case 4:
  1025. c->src.val = insn_fetch(s32, 4, c->eip);
  1026. break;
  1027. }
  1028. if ((c->d & SrcMask) == SrcImmU) {
  1029. switch (c->src.bytes) {
  1030. case 1:
  1031. c->src.val &= 0xff;
  1032. break;
  1033. case 2:
  1034. c->src.val &= 0xffff;
  1035. break;
  1036. case 4:
  1037. c->src.val &= 0xffffffff;
  1038. break;
  1039. }
  1040. }
  1041. break;
  1042. case SrcImmByte:
  1043. case SrcImmUByte:
  1044. c->src.type = OP_IMM;
  1045. c->src.ptr = (unsigned long *)c->eip;
  1046. c->src.bytes = 1;
  1047. if ((c->d & SrcMask) == SrcImmByte)
  1048. c->src.val = insn_fetch(s8, 1, c->eip);
  1049. else
  1050. c->src.val = insn_fetch(u8, 1, c->eip);
  1051. break;
  1052. case SrcOne:
  1053. c->src.bytes = 1;
  1054. c->src.val = 1;
  1055. break;
  1056. }
  1057. /*
  1058. * Decode and fetch the second source operand: register, memory
  1059. * or immediate.
  1060. */
  1061. switch (c->d & Src2Mask) {
  1062. case Src2None:
  1063. break;
  1064. case Src2CL:
  1065. c->src2.bytes = 1;
  1066. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1067. break;
  1068. case Src2ImmByte:
  1069. c->src2.type = OP_IMM;
  1070. c->src2.ptr = (unsigned long *)c->eip;
  1071. c->src2.bytes = 1;
  1072. c->src2.val = insn_fetch(u8, 1, c->eip);
  1073. break;
  1074. case Src2Imm16:
  1075. c->src2.type = OP_IMM;
  1076. c->src2.ptr = (unsigned long *)c->eip;
  1077. c->src2.bytes = 2;
  1078. c->src2.val = insn_fetch(u16, 2, c->eip);
  1079. break;
  1080. case Src2One:
  1081. c->src2.bytes = 1;
  1082. c->src2.val = 1;
  1083. break;
  1084. }
  1085. /* Decode and fetch the destination operand: register or memory. */
  1086. switch (c->d & DstMask) {
  1087. case ImplicitOps:
  1088. /* Special instructions do their own operand decoding. */
  1089. return 0;
  1090. case DstReg:
  1091. decode_register_operand(&c->dst, c,
  1092. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1093. break;
  1094. case DstMem:
  1095. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1096. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1097. c->dst.type = OP_REG;
  1098. c->dst.val = c->dst.orig_val = c->modrm_val;
  1099. c->dst.ptr = c->modrm_ptr;
  1100. break;
  1101. }
  1102. c->dst.type = OP_MEM;
  1103. break;
  1104. case DstAcc:
  1105. c->dst.type = OP_REG;
  1106. c->dst.bytes = c->op_bytes;
  1107. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1108. switch (c->op_bytes) {
  1109. case 1:
  1110. c->dst.val = *(u8 *)c->dst.ptr;
  1111. break;
  1112. case 2:
  1113. c->dst.val = *(u16 *)c->dst.ptr;
  1114. break;
  1115. case 4:
  1116. c->dst.val = *(u32 *)c->dst.ptr;
  1117. break;
  1118. }
  1119. c->dst.orig_val = c->dst.val;
  1120. break;
  1121. }
  1122. if (c->rip_relative)
  1123. c->modrm_ea += c->eip;
  1124. done:
  1125. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1126. }
  1127. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1128. {
  1129. struct decode_cache *c = &ctxt->decode;
  1130. c->dst.type = OP_MEM;
  1131. c->dst.bytes = c->op_bytes;
  1132. c->dst.val = c->src.val;
  1133. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1134. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1135. c->regs[VCPU_REGS_RSP]);
  1136. }
  1137. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1138. struct x86_emulate_ops *ops,
  1139. void *dest, int len)
  1140. {
  1141. struct decode_cache *c = &ctxt->decode;
  1142. int rc;
  1143. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1144. c->regs[VCPU_REGS_RSP]),
  1145. dest, len, ctxt->vcpu);
  1146. if (rc != X86EMUL_CONTINUE)
  1147. return rc;
  1148. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1149. return rc;
  1150. }
  1151. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1152. struct x86_emulate_ops *ops,
  1153. void *dest, int len)
  1154. {
  1155. int rc;
  1156. unsigned long val, change_mask;
  1157. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1158. int cpl = kvm_x86_ops->get_cpl(ctxt->vcpu);
  1159. rc = emulate_pop(ctxt, ops, &val, len);
  1160. if (rc != X86EMUL_CONTINUE)
  1161. return rc;
  1162. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1163. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1164. switch(ctxt->mode) {
  1165. case X86EMUL_MODE_PROT64:
  1166. case X86EMUL_MODE_PROT32:
  1167. case X86EMUL_MODE_PROT16:
  1168. if (cpl == 0)
  1169. change_mask |= EFLG_IOPL;
  1170. if (cpl <= iopl)
  1171. change_mask |= EFLG_IF;
  1172. break;
  1173. case X86EMUL_MODE_VM86:
  1174. if (iopl < 3) {
  1175. kvm_inject_gp(ctxt->vcpu, 0);
  1176. return X86EMUL_PROPAGATE_FAULT;
  1177. }
  1178. change_mask |= EFLG_IF;
  1179. break;
  1180. default: /* real mode */
  1181. change_mask |= (EFLG_IOPL | EFLG_IF);
  1182. break;
  1183. }
  1184. *(unsigned long *)dest =
  1185. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1186. return rc;
  1187. }
  1188. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1189. {
  1190. struct decode_cache *c = &ctxt->decode;
  1191. struct kvm_segment segment;
  1192. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1193. c->src.val = segment.selector;
  1194. emulate_push(ctxt);
  1195. }
  1196. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1197. struct x86_emulate_ops *ops, int seg)
  1198. {
  1199. struct decode_cache *c = &ctxt->decode;
  1200. unsigned long selector;
  1201. int rc;
  1202. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, seg);
  1206. return rc;
  1207. }
  1208. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1209. {
  1210. struct decode_cache *c = &ctxt->decode;
  1211. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1212. int reg = VCPU_REGS_RAX;
  1213. while (reg <= VCPU_REGS_RDI) {
  1214. (reg == VCPU_REGS_RSP) ?
  1215. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1216. emulate_push(ctxt);
  1217. ++reg;
  1218. }
  1219. }
  1220. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1221. struct x86_emulate_ops *ops)
  1222. {
  1223. struct decode_cache *c = &ctxt->decode;
  1224. int rc = X86EMUL_CONTINUE;
  1225. int reg = VCPU_REGS_RDI;
  1226. while (reg >= VCPU_REGS_RAX) {
  1227. if (reg == VCPU_REGS_RSP) {
  1228. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1229. c->op_bytes);
  1230. --reg;
  1231. }
  1232. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1233. if (rc != X86EMUL_CONTINUE)
  1234. break;
  1235. --reg;
  1236. }
  1237. return rc;
  1238. }
  1239. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1240. struct x86_emulate_ops *ops)
  1241. {
  1242. struct decode_cache *c = &ctxt->decode;
  1243. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1244. }
  1245. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1246. {
  1247. struct decode_cache *c = &ctxt->decode;
  1248. switch (c->modrm_reg) {
  1249. case 0: /* rol */
  1250. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1251. break;
  1252. case 1: /* ror */
  1253. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1254. break;
  1255. case 2: /* rcl */
  1256. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1257. break;
  1258. case 3: /* rcr */
  1259. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1260. break;
  1261. case 4: /* sal/shl */
  1262. case 6: /* sal/shl */
  1263. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1264. break;
  1265. case 5: /* shr */
  1266. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1267. break;
  1268. case 7: /* sar */
  1269. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1270. break;
  1271. }
  1272. }
  1273. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1274. struct x86_emulate_ops *ops)
  1275. {
  1276. struct decode_cache *c = &ctxt->decode;
  1277. int rc = X86EMUL_CONTINUE;
  1278. switch (c->modrm_reg) {
  1279. case 0 ... 1: /* test */
  1280. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1281. break;
  1282. case 2: /* not */
  1283. c->dst.val = ~c->dst.val;
  1284. break;
  1285. case 3: /* neg */
  1286. emulate_1op("neg", c->dst, ctxt->eflags);
  1287. break;
  1288. default:
  1289. DPRINTF("Cannot emulate %02x\n", c->b);
  1290. rc = X86EMUL_UNHANDLEABLE;
  1291. break;
  1292. }
  1293. return rc;
  1294. }
  1295. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1296. struct x86_emulate_ops *ops)
  1297. {
  1298. struct decode_cache *c = &ctxt->decode;
  1299. switch (c->modrm_reg) {
  1300. case 0: /* inc */
  1301. emulate_1op("inc", c->dst, ctxt->eflags);
  1302. break;
  1303. case 1: /* dec */
  1304. emulate_1op("dec", c->dst, ctxt->eflags);
  1305. break;
  1306. case 2: /* call near abs */ {
  1307. long int old_eip;
  1308. old_eip = c->eip;
  1309. c->eip = c->src.val;
  1310. c->src.val = old_eip;
  1311. emulate_push(ctxt);
  1312. break;
  1313. }
  1314. case 4: /* jmp abs */
  1315. c->eip = c->src.val;
  1316. break;
  1317. case 6: /* push */
  1318. emulate_push(ctxt);
  1319. break;
  1320. }
  1321. return X86EMUL_CONTINUE;
  1322. }
  1323. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops,
  1325. unsigned long memop)
  1326. {
  1327. struct decode_cache *c = &ctxt->decode;
  1328. u64 old, new;
  1329. int rc;
  1330. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1331. if (rc != X86EMUL_CONTINUE)
  1332. return rc;
  1333. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1334. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1335. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1336. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1337. ctxt->eflags &= ~EFLG_ZF;
  1338. } else {
  1339. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1340. (u32) c->regs[VCPU_REGS_RBX];
  1341. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1342. if (rc != X86EMUL_CONTINUE)
  1343. return rc;
  1344. ctxt->eflags |= EFLG_ZF;
  1345. }
  1346. return X86EMUL_CONTINUE;
  1347. }
  1348. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1349. struct x86_emulate_ops *ops)
  1350. {
  1351. struct decode_cache *c = &ctxt->decode;
  1352. int rc;
  1353. unsigned long cs;
  1354. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1355. if (rc != X86EMUL_CONTINUE)
  1356. return rc;
  1357. if (c->op_bytes == 4)
  1358. c->eip = (u32)c->eip;
  1359. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1360. if (rc != X86EMUL_CONTINUE)
  1361. return rc;
  1362. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, VCPU_SREG_CS);
  1363. return rc;
  1364. }
  1365. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1366. struct x86_emulate_ops *ops)
  1367. {
  1368. int rc;
  1369. struct decode_cache *c = &ctxt->decode;
  1370. switch (c->dst.type) {
  1371. case OP_REG:
  1372. /* The 4-byte case *is* correct:
  1373. * in 64-bit mode we zero-extend.
  1374. */
  1375. switch (c->dst.bytes) {
  1376. case 1:
  1377. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1378. break;
  1379. case 2:
  1380. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1381. break;
  1382. case 4:
  1383. *c->dst.ptr = (u32)c->dst.val;
  1384. break; /* 64b: zero-ext */
  1385. case 8:
  1386. *c->dst.ptr = c->dst.val;
  1387. break;
  1388. }
  1389. break;
  1390. case OP_MEM:
  1391. if (c->lock_prefix)
  1392. rc = ops->cmpxchg_emulated(
  1393. (unsigned long)c->dst.ptr,
  1394. &c->dst.orig_val,
  1395. &c->dst.val,
  1396. c->dst.bytes,
  1397. ctxt->vcpu);
  1398. else
  1399. rc = ops->write_emulated(
  1400. (unsigned long)c->dst.ptr,
  1401. &c->dst.val,
  1402. c->dst.bytes,
  1403. ctxt->vcpu);
  1404. if (rc != X86EMUL_CONTINUE)
  1405. return rc;
  1406. break;
  1407. case OP_NONE:
  1408. /* no writeback */
  1409. break;
  1410. default:
  1411. break;
  1412. }
  1413. return X86EMUL_CONTINUE;
  1414. }
  1415. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1416. {
  1417. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1418. /*
  1419. * an sti; sti; sequence only disable interrupts for the first
  1420. * instruction. So, if the last instruction, be it emulated or
  1421. * not, left the system with the INT_STI flag enabled, it
  1422. * means that the last instruction is an sti. We should not
  1423. * leave the flag on in this case. The same goes for mov ss
  1424. */
  1425. if (!(int_shadow & mask))
  1426. ctxt->interruptibility = mask;
  1427. }
  1428. static inline void
  1429. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1430. struct kvm_segment *cs, struct kvm_segment *ss)
  1431. {
  1432. memset(cs, 0, sizeof(struct kvm_segment));
  1433. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1434. memset(ss, 0, sizeof(struct kvm_segment));
  1435. cs->l = 0; /* will be adjusted later */
  1436. cs->base = 0; /* flat segment */
  1437. cs->g = 1; /* 4kb granularity */
  1438. cs->limit = 0xffffffff; /* 4GB limit */
  1439. cs->type = 0x0b; /* Read, Execute, Accessed */
  1440. cs->s = 1;
  1441. cs->dpl = 0; /* will be adjusted later */
  1442. cs->present = 1;
  1443. cs->db = 1;
  1444. ss->unusable = 0;
  1445. ss->base = 0; /* flat segment */
  1446. ss->limit = 0xffffffff; /* 4GB limit */
  1447. ss->g = 1; /* 4kb granularity */
  1448. ss->s = 1;
  1449. ss->type = 0x03; /* Read/Write, Accessed */
  1450. ss->db = 1; /* 32bit stack segment */
  1451. ss->dpl = 0;
  1452. ss->present = 1;
  1453. }
  1454. static int
  1455. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1456. {
  1457. struct decode_cache *c = &ctxt->decode;
  1458. struct kvm_segment cs, ss;
  1459. u64 msr_data;
  1460. /* syscall is not available in real mode */
  1461. if (ctxt->mode == X86EMUL_MODE_REAL || ctxt->mode == X86EMUL_MODE_VM86)
  1462. return X86EMUL_UNHANDLEABLE;
  1463. setup_syscalls_segments(ctxt, &cs, &ss);
  1464. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1465. msr_data >>= 32;
  1466. cs.selector = (u16)(msr_data & 0xfffc);
  1467. ss.selector = (u16)(msr_data + 8);
  1468. if (is_long_mode(ctxt->vcpu)) {
  1469. cs.db = 0;
  1470. cs.l = 1;
  1471. }
  1472. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1473. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1474. c->regs[VCPU_REGS_RCX] = c->eip;
  1475. if (is_long_mode(ctxt->vcpu)) {
  1476. #ifdef CONFIG_X86_64
  1477. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1478. kvm_x86_ops->get_msr(ctxt->vcpu,
  1479. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1480. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1481. c->eip = msr_data;
  1482. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1483. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1484. #endif
  1485. } else {
  1486. /* legacy mode */
  1487. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1488. c->eip = (u32)msr_data;
  1489. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1490. }
  1491. return X86EMUL_CONTINUE;
  1492. }
  1493. static int
  1494. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1495. {
  1496. struct decode_cache *c = &ctxt->decode;
  1497. struct kvm_segment cs, ss;
  1498. u64 msr_data;
  1499. /* inject #GP if in real mode */
  1500. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1501. kvm_inject_gp(ctxt->vcpu, 0);
  1502. return X86EMUL_UNHANDLEABLE;
  1503. }
  1504. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1505. * Therefore, we inject an #UD.
  1506. */
  1507. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1508. return X86EMUL_UNHANDLEABLE;
  1509. setup_syscalls_segments(ctxt, &cs, &ss);
  1510. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1511. switch (ctxt->mode) {
  1512. case X86EMUL_MODE_PROT32:
  1513. if ((msr_data & 0xfffc) == 0x0) {
  1514. kvm_inject_gp(ctxt->vcpu, 0);
  1515. return X86EMUL_PROPAGATE_FAULT;
  1516. }
  1517. break;
  1518. case X86EMUL_MODE_PROT64:
  1519. if (msr_data == 0x0) {
  1520. kvm_inject_gp(ctxt->vcpu, 0);
  1521. return X86EMUL_PROPAGATE_FAULT;
  1522. }
  1523. break;
  1524. }
  1525. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1526. cs.selector = (u16)msr_data;
  1527. cs.selector &= ~SELECTOR_RPL_MASK;
  1528. ss.selector = cs.selector + 8;
  1529. ss.selector &= ~SELECTOR_RPL_MASK;
  1530. if (ctxt->mode == X86EMUL_MODE_PROT64
  1531. || is_long_mode(ctxt->vcpu)) {
  1532. cs.db = 0;
  1533. cs.l = 1;
  1534. }
  1535. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1536. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1537. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1538. c->eip = msr_data;
  1539. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1540. c->regs[VCPU_REGS_RSP] = msr_data;
  1541. return X86EMUL_CONTINUE;
  1542. }
  1543. static int
  1544. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1545. {
  1546. struct decode_cache *c = &ctxt->decode;
  1547. struct kvm_segment cs, ss;
  1548. u64 msr_data;
  1549. int usermode;
  1550. /* inject #GP if in real mode or Virtual 8086 mode */
  1551. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1552. ctxt->mode == X86EMUL_MODE_VM86) {
  1553. kvm_inject_gp(ctxt->vcpu, 0);
  1554. return X86EMUL_UNHANDLEABLE;
  1555. }
  1556. setup_syscalls_segments(ctxt, &cs, &ss);
  1557. if ((c->rex_prefix & 0x8) != 0x0)
  1558. usermode = X86EMUL_MODE_PROT64;
  1559. else
  1560. usermode = X86EMUL_MODE_PROT32;
  1561. cs.dpl = 3;
  1562. ss.dpl = 3;
  1563. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1564. switch (usermode) {
  1565. case X86EMUL_MODE_PROT32:
  1566. cs.selector = (u16)(msr_data + 16);
  1567. if ((msr_data & 0xfffc) == 0x0) {
  1568. kvm_inject_gp(ctxt->vcpu, 0);
  1569. return X86EMUL_PROPAGATE_FAULT;
  1570. }
  1571. ss.selector = (u16)(msr_data + 24);
  1572. break;
  1573. case X86EMUL_MODE_PROT64:
  1574. cs.selector = (u16)(msr_data + 32);
  1575. if (msr_data == 0x0) {
  1576. kvm_inject_gp(ctxt->vcpu, 0);
  1577. return X86EMUL_PROPAGATE_FAULT;
  1578. }
  1579. ss.selector = cs.selector + 8;
  1580. cs.db = 0;
  1581. cs.l = 1;
  1582. break;
  1583. }
  1584. cs.selector |= SELECTOR_RPL_MASK;
  1585. ss.selector |= SELECTOR_RPL_MASK;
  1586. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1587. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1588. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1589. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1590. return X86EMUL_CONTINUE;
  1591. }
  1592. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1593. {
  1594. int iopl;
  1595. if (ctxt->mode == X86EMUL_MODE_REAL)
  1596. return false;
  1597. if (ctxt->mode == X86EMUL_MODE_VM86)
  1598. return true;
  1599. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1600. return kvm_x86_ops->get_cpl(ctxt->vcpu) > iopl;
  1601. }
  1602. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1603. struct x86_emulate_ops *ops,
  1604. u16 port, u16 len)
  1605. {
  1606. struct kvm_segment tr_seg;
  1607. int r;
  1608. u16 io_bitmap_ptr;
  1609. u8 perm, bit_idx = port & 0x7;
  1610. unsigned mask = (1 << len) - 1;
  1611. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1612. if (tr_seg.unusable)
  1613. return false;
  1614. if (tr_seg.limit < 103)
  1615. return false;
  1616. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1617. NULL);
  1618. if (r != X86EMUL_CONTINUE)
  1619. return false;
  1620. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1621. return false;
  1622. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1623. ctxt->vcpu, NULL);
  1624. if (r != X86EMUL_CONTINUE)
  1625. return false;
  1626. if ((perm >> bit_idx) & mask)
  1627. return false;
  1628. return true;
  1629. }
  1630. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1631. struct x86_emulate_ops *ops,
  1632. u16 port, u16 len)
  1633. {
  1634. if (emulator_bad_iopl(ctxt))
  1635. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1636. return false;
  1637. return true;
  1638. }
  1639. int
  1640. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1641. {
  1642. unsigned long memop = 0;
  1643. u64 msr_data;
  1644. unsigned long saved_eip = 0;
  1645. struct decode_cache *c = &ctxt->decode;
  1646. unsigned int port;
  1647. int io_dir_in;
  1648. int rc = X86EMUL_CONTINUE;
  1649. ctxt->interruptibility = 0;
  1650. /* Shadow copy of register state. Committed on successful emulation.
  1651. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1652. * modify them.
  1653. */
  1654. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1655. saved_eip = c->eip;
  1656. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  1657. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1658. goto done;
  1659. }
  1660. /* LOCK prefix is allowed only with some instructions */
  1661. if (c->lock_prefix && !(c->d & Lock)) {
  1662. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1663. goto done;
  1664. }
  1665. /* Privileged instruction can be executed only in CPL=0 */
  1666. if ((c->d & Priv) && kvm_x86_ops->get_cpl(ctxt->vcpu)) {
  1667. kvm_inject_gp(ctxt->vcpu, 0);
  1668. goto done;
  1669. }
  1670. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1671. memop = c->modrm_ea;
  1672. if (c->rep_prefix && (c->d & String)) {
  1673. /* All REP prefixes have the same first termination condition */
  1674. if (c->regs[VCPU_REGS_RCX] == 0) {
  1675. kvm_rip_write(ctxt->vcpu, c->eip);
  1676. goto done;
  1677. }
  1678. /* The second termination condition only applies for REPE
  1679. * and REPNE. Test if the repeat string operation prefix is
  1680. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1681. * corresponding termination condition according to:
  1682. * - if REPE/REPZ and ZF = 0 then done
  1683. * - if REPNE/REPNZ and ZF = 1 then done
  1684. */
  1685. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1686. (c->b == 0xae) || (c->b == 0xaf)) {
  1687. if ((c->rep_prefix == REPE_PREFIX) &&
  1688. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1689. kvm_rip_write(ctxt->vcpu, c->eip);
  1690. goto done;
  1691. }
  1692. if ((c->rep_prefix == REPNE_PREFIX) &&
  1693. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1694. kvm_rip_write(ctxt->vcpu, c->eip);
  1695. goto done;
  1696. }
  1697. }
  1698. c->regs[VCPU_REGS_RCX]--;
  1699. c->eip = kvm_rip_read(ctxt->vcpu);
  1700. }
  1701. if (c->src.type == OP_MEM) {
  1702. c->src.ptr = (unsigned long *)memop;
  1703. c->src.val = 0;
  1704. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1705. &c->src.val,
  1706. c->src.bytes,
  1707. ctxt->vcpu);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. goto done;
  1710. c->src.orig_val = c->src.val;
  1711. }
  1712. if ((c->d & DstMask) == ImplicitOps)
  1713. goto special_insn;
  1714. if (c->dst.type == OP_MEM) {
  1715. c->dst.ptr = (unsigned long *)memop;
  1716. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1717. c->dst.val = 0;
  1718. if (c->d & BitOp) {
  1719. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1720. c->dst.ptr = (void *)c->dst.ptr +
  1721. (c->src.val & mask) / 8;
  1722. }
  1723. if (!(c->d & Mov)) {
  1724. /* optimisation - avoid slow emulated read */
  1725. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1726. &c->dst.val,
  1727. c->dst.bytes,
  1728. ctxt->vcpu);
  1729. if (rc != X86EMUL_CONTINUE)
  1730. goto done;
  1731. }
  1732. }
  1733. c->dst.orig_val = c->dst.val;
  1734. special_insn:
  1735. if (c->twobyte)
  1736. goto twobyte_insn;
  1737. switch (c->b) {
  1738. case 0x00 ... 0x05:
  1739. add: /* add */
  1740. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1741. break;
  1742. case 0x06: /* push es */
  1743. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1744. break;
  1745. case 0x07: /* pop es */
  1746. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1747. if (rc != X86EMUL_CONTINUE)
  1748. goto done;
  1749. break;
  1750. case 0x08 ... 0x0d:
  1751. or: /* or */
  1752. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1753. break;
  1754. case 0x0e: /* push cs */
  1755. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1756. break;
  1757. case 0x10 ... 0x15:
  1758. adc: /* adc */
  1759. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1760. break;
  1761. case 0x16: /* push ss */
  1762. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1763. break;
  1764. case 0x17: /* pop ss */
  1765. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1766. if (rc != X86EMUL_CONTINUE)
  1767. goto done;
  1768. break;
  1769. case 0x18 ... 0x1d:
  1770. sbb: /* sbb */
  1771. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1772. break;
  1773. case 0x1e: /* push ds */
  1774. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1775. break;
  1776. case 0x1f: /* pop ds */
  1777. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. goto done;
  1780. break;
  1781. case 0x20 ... 0x25:
  1782. and: /* and */
  1783. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1784. break;
  1785. case 0x28 ... 0x2d:
  1786. sub: /* sub */
  1787. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1788. break;
  1789. case 0x30 ... 0x35:
  1790. xor: /* xor */
  1791. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1792. break;
  1793. case 0x38 ... 0x3d:
  1794. cmp: /* cmp */
  1795. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1796. break;
  1797. case 0x40 ... 0x47: /* inc r16/r32 */
  1798. emulate_1op("inc", c->dst, ctxt->eflags);
  1799. break;
  1800. case 0x48 ... 0x4f: /* dec r16/r32 */
  1801. emulate_1op("dec", c->dst, ctxt->eflags);
  1802. break;
  1803. case 0x50 ... 0x57: /* push reg */
  1804. emulate_push(ctxt);
  1805. break;
  1806. case 0x58 ... 0x5f: /* pop reg */
  1807. pop_instruction:
  1808. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1809. if (rc != X86EMUL_CONTINUE)
  1810. goto done;
  1811. break;
  1812. case 0x60: /* pusha */
  1813. emulate_pusha(ctxt);
  1814. break;
  1815. case 0x61: /* popa */
  1816. rc = emulate_popa(ctxt, ops);
  1817. if (rc != X86EMUL_CONTINUE)
  1818. goto done;
  1819. break;
  1820. case 0x63: /* movsxd */
  1821. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1822. goto cannot_emulate;
  1823. c->dst.val = (s32) c->src.val;
  1824. break;
  1825. case 0x68: /* push imm */
  1826. case 0x6a: /* push imm8 */
  1827. emulate_push(ctxt);
  1828. break;
  1829. case 0x6c: /* insb */
  1830. case 0x6d: /* insw/insd */
  1831. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1832. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1833. kvm_inject_gp(ctxt->vcpu, 0);
  1834. goto done;
  1835. }
  1836. if (kvm_emulate_pio_string(ctxt->vcpu,
  1837. 1,
  1838. (c->d & ByteOp) ? 1 : c->op_bytes,
  1839. c->rep_prefix ?
  1840. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1841. (ctxt->eflags & EFLG_DF),
  1842. register_address(c, es_base(ctxt),
  1843. c->regs[VCPU_REGS_RDI]),
  1844. c->rep_prefix,
  1845. c->regs[VCPU_REGS_RDX]) == 0) {
  1846. c->eip = saved_eip;
  1847. return -1;
  1848. }
  1849. return 0;
  1850. case 0x6e: /* outsb */
  1851. case 0x6f: /* outsw/outsd */
  1852. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1853. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1854. kvm_inject_gp(ctxt->vcpu, 0);
  1855. goto done;
  1856. }
  1857. if (kvm_emulate_pio_string(ctxt->vcpu,
  1858. 0,
  1859. (c->d & ByteOp) ? 1 : c->op_bytes,
  1860. c->rep_prefix ?
  1861. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1862. (ctxt->eflags & EFLG_DF),
  1863. register_address(c,
  1864. seg_override_base(ctxt, c),
  1865. c->regs[VCPU_REGS_RSI]),
  1866. c->rep_prefix,
  1867. c->regs[VCPU_REGS_RDX]) == 0) {
  1868. c->eip = saved_eip;
  1869. return -1;
  1870. }
  1871. return 0;
  1872. case 0x70 ... 0x7f: /* jcc (short) */
  1873. if (test_cc(c->b, ctxt->eflags))
  1874. jmp_rel(c, c->src.val);
  1875. break;
  1876. case 0x80 ... 0x83: /* Grp1 */
  1877. switch (c->modrm_reg) {
  1878. case 0:
  1879. goto add;
  1880. case 1:
  1881. goto or;
  1882. case 2:
  1883. goto adc;
  1884. case 3:
  1885. goto sbb;
  1886. case 4:
  1887. goto and;
  1888. case 5:
  1889. goto sub;
  1890. case 6:
  1891. goto xor;
  1892. case 7:
  1893. goto cmp;
  1894. }
  1895. break;
  1896. case 0x84 ... 0x85:
  1897. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1898. break;
  1899. case 0x86 ... 0x87: /* xchg */
  1900. xchg:
  1901. /* Write back the register source. */
  1902. switch (c->dst.bytes) {
  1903. case 1:
  1904. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1905. break;
  1906. case 2:
  1907. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1908. break;
  1909. case 4:
  1910. *c->src.ptr = (u32) c->dst.val;
  1911. break; /* 64b reg: zero-extend */
  1912. case 8:
  1913. *c->src.ptr = c->dst.val;
  1914. break;
  1915. }
  1916. /*
  1917. * Write back the memory destination with implicit LOCK
  1918. * prefix.
  1919. */
  1920. c->dst.val = c->src.val;
  1921. c->lock_prefix = 1;
  1922. break;
  1923. case 0x88 ... 0x8b: /* mov */
  1924. goto mov;
  1925. case 0x8c: { /* mov r/m, sreg */
  1926. struct kvm_segment segreg;
  1927. if (c->modrm_reg <= 5)
  1928. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1929. else {
  1930. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1931. c->modrm);
  1932. goto cannot_emulate;
  1933. }
  1934. c->dst.val = segreg.selector;
  1935. break;
  1936. }
  1937. case 0x8d: /* lea r16/r32, m */
  1938. c->dst.val = c->modrm_ea;
  1939. break;
  1940. case 0x8e: { /* mov seg, r/m16 */
  1941. uint16_t sel;
  1942. sel = c->src.val;
  1943. if (c->modrm_reg == VCPU_SREG_CS ||
  1944. c->modrm_reg > VCPU_SREG_GS) {
  1945. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1946. goto done;
  1947. }
  1948. if (c->modrm_reg == VCPU_SREG_SS)
  1949. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  1950. rc = kvm_load_segment_descriptor(ctxt->vcpu, sel, c->modrm_reg);
  1951. c->dst.type = OP_NONE; /* Disable writeback. */
  1952. break;
  1953. }
  1954. case 0x8f: /* pop (sole member of Grp1a) */
  1955. rc = emulate_grp1a(ctxt, ops);
  1956. if (rc != X86EMUL_CONTINUE)
  1957. goto done;
  1958. break;
  1959. case 0x90: /* nop / xchg r8,rax */
  1960. if (!(c->rex_prefix & 1)) { /* nop */
  1961. c->dst.type = OP_NONE;
  1962. break;
  1963. }
  1964. case 0x91 ... 0x97: /* xchg reg,rax */
  1965. c->src.type = c->dst.type = OP_REG;
  1966. c->src.bytes = c->dst.bytes = c->op_bytes;
  1967. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1968. c->src.val = *(c->src.ptr);
  1969. goto xchg;
  1970. case 0x9c: /* pushf */
  1971. c->src.val = (unsigned long) ctxt->eflags;
  1972. emulate_push(ctxt);
  1973. break;
  1974. case 0x9d: /* popf */
  1975. c->dst.type = OP_REG;
  1976. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1977. c->dst.bytes = c->op_bytes;
  1978. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  1979. if (rc != X86EMUL_CONTINUE)
  1980. goto done;
  1981. break;
  1982. case 0xa0 ... 0xa1: /* mov */
  1983. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1984. c->dst.val = c->src.val;
  1985. break;
  1986. case 0xa2 ... 0xa3: /* mov */
  1987. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1988. break;
  1989. case 0xa4 ... 0xa5: /* movs */
  1990. c->dst.type = OP_MEM;
  1991. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1992. c->dst.ptr = (unsigned long *)register_address(c,
  1993. es_base(ctxt),
  1994. c->regs[VCPU_REGS_RDI]);
  1995. rc = ops->read_emulated(register_address(c,
  1996. seg_override_base(ctxt, c),
  1997. c->regs[VCPU_REGS_RSI]),
  1998. &c->dst.val,
  1999. c->dst.bytes, ctxt->vcpu);
  2000. if (rc != X86EMUL_CONTINUE)
  2001. goto done;
  2002. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2003. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2004. : c->dst.bytes);
  2005. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2006. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2007. : c->dst.bytes);
  2008. break;
  2009. case 0xa6 ... 0xa7: /* cmps */
  2010. c->src.type = OP_NONE; /* Disable writeback. */
  2011. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2012. c->src.ptr = (unsigned long *)register_address(c,
  2013. seg_override_base(ctxt, c),
  2014. c->regs[VCPU_REGS_RSI]);
  2015. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2016. &c->src.val,
  2017. c->src.bytes,
  2018. ctxt->vcpu);
  2019. if (rc != X86EMUL_CONTINUE)
  2020. goto done;
  2021. c->dst.type = OP_NONE; /* Disable writeback. */
  2022. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2023. c->dst.ptr = (unsigned long *)register_address(c,
  2024. es_base(ctxt),
  2025. c->regs[VCPU_REGS_RDI]);
  2026. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  2027. &c->dst.val,
  2028. c->dst.bytes,
  2029. ctxt->vcpu);
  2030. if (rc != X86EMUL_CONTINUE)
  2031. goto done;
  2032. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2033. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2034. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2035. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  2036. : c->src.bytes);
  2037. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2038. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2039. : c->dst.bytes);
  2040. break;
  2041. case 0xaa ... 0xab: /* stos */
  2042. c->dst.type = OP_MEM;
  2043. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2044. c->dst.ptr = (unsigned long *)register_address(c,
  2045. es_base(ctxt),
  2046. c->regs[VCPU_REGS_RDI]);
  2047. c->dst.val = c->regs[VCPU_REGS_RAX];
  2048. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2049. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2050. : c->dst.bytes);
  2051. break;
  2052. case 0xac ... 0xad: /* lods */
  2053. c->dst.type = OP_REG;
  2054. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2055. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2056. rc = ops->read_emulated(register_address(c,
  2057. seg_override_base(ctxt, c),
  2058. c->regs[VCPU_REGS_RSI]),
  2059. &c->dst.val,
  2060. c->dst.bytes,
  2061. ctxt->vcpu);
  2062. if (rc != X86EMUL_CONTINUE)
  2063. goto done;
  2064. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2065. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2066. : c->dst.bytes);
  2067. break;
  2068. case 0xae ... 0xaf: /* scas */
  2069. DPRINTF("Urk! I don't handle SCAS.\n");
  2070. goto cannot_emulate;
  2071. case 0xb0 ... 0xbf: /* mov r, imm */
  2072. goto mov;
  2073. case 0xc0 ... 0xc1:
  2074. emulate_grp2(ctxt);
  2075. break;
  2076. case 0xc3: /* ret */
  2077. c->dst.type = OP_REG;
  2078. c->dst.ptr = &c->eip;
  2079. c->dst.bytes = c->op_bytes;
  2080. goto pop_instruction;
  2081. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2082. mov:
  2083. c->dst.val = c->src.val;
  2084. break;
  2085. case 0xcb: /* ret far */
  2086. rc = emulate_ret_far(ctxt, ops);
  2087. if (rc != X86EMUL_CONTINUE)
  2088. goto done;
  2089. break;
  2090. case 0xd0 ... 0xd1: /* Grp2 */
  2091. c->src.val = 1;
  2092. emulate_grp2(ctxt);
  2093. break;
  2094. case 0xd2 ... 0xd3: /* Grp2 */
  2095. c->src.val = c->regs[VCPU_REGS_RCX];
  2096. emulate_grp2(ctxt);
  2097. break;
  2098. case 0xe4: /* inb */
  2099. case 0xe5: /* in */
  2100. port = c->src.val;
  2101. io_dir_in = 1;
  2102. goto do_io;
  2103. case 0xe6: /* outb */
  2104. case 0xe7: /* out */
  2105. port = c->src.val;
  2106. io_dir_in = 0;
  2107. goto do_io;
  2108. case 0xe8: /* call (near) */ {
  2109. long int rel = c->src.val;
  2110. c->src.val = (unsigned long) c->eip;
  2111. jmp_rel(c, rel);
  2112. emulate_push(ctxt);
  2113. break;
  2114. }
  2115. case 0xe9: /* jmp rel */
  2116. goto jmp;
  2117. case 0xea: /* jmp far */
  2118. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val,
  2119. VCPU_SREG_CS))
  2120. goto done;
  2121. c->eip = c->src.val;
  2122. break;
  2123. case 0xeb:
  2124. jmp: /* jmp rel short */
  2125. jmp_rel(c, c->src.val);
  2126. c->dst.type = OP_NONE; /* Disable writeback. */
  2127. break;
  2128. case 0xec: /* in al,dx */
  2129. case 0xed: /* in (e/r)ax,dx */
  2130. port = c->regs[VCPU_REGS_RDX];
  2131. io_dir_in = 1;
  2132. goto do_io;
  2133. case 0xee: /* out al,dx */
  2134. case 0xef: /* out (e/r)ax,dx */
  2135. port = c->regs[VCPU_REGS_RDX];
  2136. io_dir_in = 0;
  2137. do_io:
  2138. if (!emulator_io_permited(ctxt, ops, port,
  2139. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2140. kvm_inject_gp(ctxt->vcpu, 0);
  2141. goto done;
  2142. }
  2143. if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2144. (c->d & ByteOp) ? 1 : c->op_bytes,
  2145. port) != 0) {
  2146. c->eip = saved_eip;
  2147. goto cannot_emulate;
  2148. }
  2149. break;
  2150. case 0xf4: /* hlt */
  2151. ctxt->vcpu->arch.halt_request = 1;
  2152. break;
  2153. case 0xf5: /* cmc */
  2154. /* complement carry flag from eflags reg */
  2155. ctxt->eflags ^= EFLG_CF;
  2156. c->dst.type = OP_NONE; /* Disable writeback. */
  2157. break;
  2158. case 0xf6 ... 0xf7: /* Grp3 */
  2159. rc = emulate_grp3(ctxt, ops);
  2160. if (rc != X86EMUL_CONTINUE)
  2161. goto done;
  2162. break;
  2163. case 0xf8: /* clc */
  2164. ctxt->eflags &= ~EFLG_CF;
  2165. c->dst.type = OP_NONE; /* Disable writeback. */
  2166. break;
  2167. case 0xfa: /* cli */
  2168. if (emulator_bad_iopl(ctxt))
  2169. kvm_inject_gp(ctxt->vcpu, 0);
  2170. else {
  2171. ctxt->eflags &= ~X86_EFLAGS_IF;
  2172. c->dst.type = OP_NONE; /* Disable writeback. */
  2173. }
  2174. break;
  2175. case 0xfb: /* sti */
  2176. if (emulator_bad_iopl(ctxt))
  2177. kvm_inject_gp(ctxt->vcpu, 0);
  2178. else {
  2179. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2180. ctxt->eflags |= X86_EFLAGS_IF;
  2181. c->dst.type = OP_NONE; /* Disable writeback. */
  2182. }
  2183. break;
  2184. case 0xfc: /* cld */
  2185. ctxt->eflags &= ~EFLG_DF;
  2186. c->dst.type = OP_NONE; /* Disable writeback. */
  2187. break;
  2188. case 0xfd: /* std */
  2189. ctxt->eflags |= EFLG_DF;
  2190. c->dst.type = OP_NONE; /* Disable writeback. */
  2191. break;
  2192. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2193. rc = emulate_grp45(ctxt, ops);
  2194. if (rc != X86EMUL_CONTINUE)
  2195. goto done;
  2196. break;
  2197. }
  2198. writeback:
  2199. rc = writeback(ctxt, ops);
  2200. if (rc != X86EMUL_CONTINUE)
  2201. goto done;
  2202. /* Commit shadow register state. */
  2203. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2204. kvm_rip_write(ctxt->vcpu, c->eip);
  2205. done:
  2206. if (rc == X86EMUL_UNHANDLEABLE) {
  2207. c->eip = saved_eip;
  2208. return -1;
  2209. }
  2210. return 0;
  2211. twobyte_insn:
  2212. switch (c->b) {
  2213. case 0x01: /* lgdt, lidt, lmsw */
  2214. switch (c->modrm_reg) {
  2215. u16 size;
  2216. unsigned long address;
  2217. case 0: /* vmcall */
  2218. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2219. goto cannot_emulate;
  2220. rc = kvm_fix_hypercall(ctxt->vcpu);
  2221. if (rc != X86EMUL_CONTINUE)
  2222. goto done;
  2223. /* Let the processor re-execute the fixed hypercall */
  2224. c->eip = kvm_rip_read(ctxt->vcpu);
  2225. /* Disable writeback. */
  2226. c->dst.type = OP_NONE;
  2227. break;
  2228. case 2: /* lgdt */
  2229. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2230. &size, &address, c->op_bytes);
  2231. if (rc != X86EMUL_CONTINUE)
  2232. goto done;
  2233. realmode_lgdt(ctxt->vcpu, size, address);
  2234. /* Disable writeback. */
  2235. c->dst.type = OP_NONE;
  2236. break;
  2237. case 3: /* lidt/vmmcall */
  2238. if (c->modrm_mod == 3) {
  2239. switch (c->modrm_rm) {
  2240. case 1:
  2241. rc = kvm_fix_hypercall(ctxt->vcpu);
  2242. if (rc != X86EMUL_CONTINUE)
  2243. goto done;
  2244. break;
  2245. default:
  2246. goto cannot_emulate;
  2247. }
  2248. } else {
  2249. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2250. &size, &address,
  2251. c->op_bytes);
  2252. if (rc != X86EMUL_CONTINUE)
  2253. goto done;
  2254. realmode_lidt(ctxt->vcpu, size, address);
  2255. }
  2256. /* Disable writeback. */
  2257. c->dst.type = OP_NONE;
  2258. break;
  2259. case 4: /* smsw */
  2260. c->dst.bytes = 2;
  2261. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2262. break;
  2263. case 6: /* lmsw */
  2264. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2265. &ctxt->eflags);
  2266. c->dst.type = OP_NONE;
  2267. break;
  2268. case 7: /* invlpg*/
  2269. emulate_invlpg(ctxt->vcpu, memop);
  2270. /* Disable writeback. */
  2271. c->dst.type = OP_NONE;
  2272. break;
  2273. default:
  2274. goto cannot_emulate;
  2275. }
  2276. break;
  2277. case 0x05: /* syscall */
  2278. rc = emulate_syscall(ctxt);
  2279. if (rc != X86EMUL_CONTINUE)
  2280. goto done;
  2281. else
  2282. goto writeback;
  2283. break;
  2284. case 0x06:
  2285. emulate_clts(ctxt->vcpu);
  2286. c->dst.type = OP_NONE;
  2287. break;
  2288. case 0x08: /* invd */
  2289. case 0x09: /* wbinvd */
  2290. case 0x0d: /* GrpP (prefetch) */
  2291. case 0x18: /* Grp16 (prefetch/nop) */
  2292. c->dst.type = OP_NONE;
  2293. break;
  2294. case 0x20: /* mov cr, reg */
  2295. if (c->modrm_mod != 3)
  2296. goto cannot_emulate;
  2297. c->regs[c->modrm_rm] =
  2298. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2299. c->dst.type = OP_NONE; /* no writeback */
  2300. break;
  2301. case 0x21: /* mov from dr to reg */
  2302. if (c->modrm_mod != 3)
  2303. goto cannot_emulate;
  2304. if (emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]))
  2305. goto cannot_emulate;
  2306. rc = X86EMUL_CONTINUE;
  2307. c->dst.type = OP_NONE; /* no writeback */
  2308. break;
  2309. case 0x22: /* mov reg, cr */
  2310. if (c->modrm_mod != 3)
  2311. goto cannot_emulate;
  2312. realmode_set_cr(ctxt->vcpu,
  2313. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2314. c->dst.type = OP_NONE;
  2315. break;
  2316. case 0x23: /* mov from reg to dr */
  2317. if (c->modrm_mod != 3)
  2318. goto cannot_emulate;
  2319. if (emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]))
  2320. goto cannot_emulate;
  2321. rc = X86EMUL_CONTINUE;
  2322. c->dst.type = OP_NONE; /* no writeback */
  2323. break;
  2324. case 0x30:
  2325. /* wrmsr */
  2326. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2327. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2328. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2329. kvm_inject_gp(ctxt->vcpu, 0);
  2330. c->eip = kvm_rip_read(ctxt->vcpu);
  2331. }
  2332. rc = X86EMUL_CONTINUE;
  2333. c->dst.type = OP_NONE;
  2334. break;
  2335. case 0x32:
  2336. /* rdmsr */
  2337. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2338. kvm_inject_gp(ctxt->vcpu, 0);
  2339. c->eip = kvm_rip_read(ctxt->vcpu);
  2340. } else {
  2341. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2342. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2343. }
  2344. rc = X86EMUL_CONTINUE;
  2345. c->dst.type = OP_NONE;
  2346. break;
  2347. case 0x34: /* sysenter */
  2348. rc = emulate_sysenter(ctxt);
  2349. if (rc != X86EMUL_CONTINUE)
  2350. goto done;
  2351. else
  2352. goto writeback;
  2353. break;
  2354. case 0x35: /* sysexit */
  2355. rc = emulate_sysexit(ctxt);
  2356. if (rc != X86EMUL_CONTINUE)
  2357. goto done;
  2358. else
  2359. goto writeback;
  2360. break;
  2361. case 0x40 ... 0x4f: /* cmov */
  2362. c->dst.val = c->dst.orig_val = c->src.val;
  2363. if (!test_cc(c->b, ctxt->eflags))
  2364. c->dst.type = OP_NONE; /* no writeback */
  2365. break;
  2366. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2367. if (test_cc(c->b, ctxt->eflags))
  2368. jmp_rel(c, c->src.val);
  2369. c->dst.type = OP_NONE;
  2370. break;
  2371. case 0xa0: /* push fs */
  2372. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2373. break;
  2374. case 0xa1: /* pop fs */
  2375. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2376. if (rc != X86EMUL_CONTINUE)
  2377. goto done;
  2378. break;
  2379. case 0xa3:
  2380. bt: /* bt */
  2381. c->dst.type = OP_NONE;
  2382. /* only subword offset */
  2383. c->src.val &= (c->dst.bytes << 3) - 1;
  2384. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2385. break;
  2386. case 0xa4: /* shld imm8, r, r/m */
  2387. case 0xa5: /* shld cl, r, r/m */
  2388. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2389. break;
  2390. case 0xa8: /* push gs */
  2391. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2392. break;
  2393. case 0xa9: /* pop gs */
  2394. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2395. if (rc != X86EMUL_CONTINUE)
  2396. goto done;
  2397. break;
  2398. case 0xab:
  2399. bts: /* bts */
  2400. /* only subword offset */
  2401. c->src.val &= (c->dst.bytes << 3) - 1;
  2402. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2403. break;
  2404. case 0xac: /* shrd imm8, r, r/m */
  2405. case 0xad: /* shrd cl, r, r/m */
  2406. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2407. break;
  2408. case 0xae: /* clflush */
  2409. break;
  2410. case 0xb0 ... 0xb1: /* cmpxchg */
  2411. /*
  2412. * Save real source value, then compare EAX against
  2413. * destination.
  2414. */
  2415. c->src.orig_val = c->src.val;
  2416. c->src.val = c->regs[VCPU_REGS_RAX];
  2417. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2418. if (ctxt->eflags & EFLG_ZF) {
  2419. /* Success: write back to memory. */
  2420. c->dst.val = c->src.orig_val;
  2421. } else {
  2422. /* Failure: write the value we saw to EAX. */
  2423. c->dst.type = OP_REG;
  2424. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2425. }
  2426. break;
  2427. case 0xb3:
  2428. btr: /* btr */
  2429. /* only subword offset */
  2430. c->src.val &= (c->dst.bytes << 3) - 1;
  2431. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2432. break;
  2433. case 0xb6 ... 0xb7: /* movzx */
  2434. c->dst.bytes = c->op_bytes;
  2435. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2436. : (u16) c->src.val;
  2437. break;
  2438. case 0xba: /* Grp8 */
  2439. switch (c->modrm_reg & 3) {
  2440. case 0:
  2441. goto bt;
  2442. case 1:
  2443. goto bts;
  2444. case 2:
  2445. goto btr;
  2446. case 3:
  2447. goto btc;
  2448. }
  2449. break;
  2450. case 0xbb:
  2451. btc: /* btc */
  2452. /* only subword offset */
  2453. c->src.val &= (c->dst.bytes << 3) - 1;
  2454. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2455. break;
  2456. case 0xbe ... 0xbf: /* movsx */
  2457. c->dst.bytes = c->op_bytes;
  2458. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2459. (s16) c->src.val;
  2460. break;
  2461. case 0xc3: /* movnti */
  2462. c->dst.bytes = c->op_bytes;
  2463. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2464. (u64) c->src.val;
  2465. break;
  2466. case 0xc7: /* Grp9 (cmpxchg8b) */
  2467. rc = emulate_grp9(ctxt, ops, memop);
  2468. if (rc != X86EMUL_CONTINUE)
  2469. goto done;
  2470. c->dst.type = OP_NONE;
  2471. break;
  2472. }
  2473. goto writeback;
  2474. cannot_emulate:
  2475. DPRINTF("Cannot emulate %02x\n", c->b);
  2476. c->eip = saved_eip;
  2477. return -1;
  2478. }