hsmmc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * linux/arch/arm/mach-omap2/hsmmc.c
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Author: Texas Instruments
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/string.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <mach/hardware.h>
  18. #include <plat/mmc.h>
  19. #include <plat/omap-pm.h>
  20. #include <plat/mux.h>
  21. #include <plat/omap_device.h>
  22. #include "mux.h"
  23. #include "hsmmc.h"
  24. #include "control.h"
  25. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  26. static u16 control_pbias_offset;
  27. static u16 control_devconf1_offset;
  28. static u16 control_mmc1;
  29. #define HSMMC_NAME_LEN 9
  30. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  31. static int hsmmc_get_context_loss(struct device *dev)
  32. {
  33. return omap_pm_get_dev_context_loss_count(dev);
  34. }
  35. #else
  36. #define hsmmc_get_context_loss NULL
  37. #endif
  38. static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
  39. int power_on, int vdd)
  40. {
  41. u32 reg, prog_io;
  42. struct omap_mmc_platform_data *mmc = dev->platform_data;
  43. if (mmc->slots[0].remux)
  44. mmc->slots[0].remux(dev, slot, power_on);
  45. /*
  46. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  47. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  48. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  49. *
  50. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  51. * is most naturally TWL VSIM; those pins also use PBIAS.
  52. *
  53. * FIXME handle VMMC1A as needed ...
  54. */
  55. if (power_on) {
  56. if (cpu_is_omap2430()) {
  57. reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
  58. if ((1 << vdd) >= MMC_VDD_30_31)
  59. reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
  60. else
  61. reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
  62. omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
  63. }
  64. if (mmc->slots[0].internal_clock) {
  65. reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  66. reg |= OMAP2_MMCSDIO1ADPCLKISEL;
  67. omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
  68. }
  69. reg = omap_ctrl_readl(control_pbias_offset);
  70. if (cpu_is_omap3630()) {
  71. /* Set MMC I/O to 52Mhz */
  72. prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  73. prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
  74. omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
  75. } else {
  76. reg |= OMAP2_PBIASSPEEDCTRL0;
  77. }
  78. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  79. omap_ctrl_writel(reg, control_pbias_offset);
  80. } else {
  81. reg = omap_ctrl_readl(control_pbias_offset);
  82. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  83. omap_ctrl_writel(reg, control_pbias_offset);
  84. }
  85. }
  86. static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
  87. int power_on, int vdd)
  88. {
  89. u32 reg;
  90. /* 100ms delay required for PBIAS configuration */
  91. msleep(100);
  92. if (power_on) {
  93. reg = omap_ctrl_readl(control_pbias_offset);
  94. reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
  95. if ((1 << vdd) <= MMC_VDD_165_195)
  96. reg &= ~OMAP2_PBIASLITEVMODE0;
  97. else
  98. reg |= OMAP2_PBIASLITEVMODE0;
  99. omap_ctrl_writel(reg, control_pbias_offset);
  100. } else {
  101. reg = omap_ctrl_readl(control_pbias_offset);
  102. reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
  103. OMAP2_PBIASLITEVMODE0);
  104. omap_ctrl_writel(reg, control_pbias_offset);
  105. }
  106. }
  107. static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
  108. int power_on, int vdd)
  109. {
  110. u32 reg;
  111. /*
  112. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  113. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  114. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  115. *
  116. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  117. * is most naturally TWL VSIM; those pins also use PBIAS.
  118. *
  119. * FIXME handle VMMC1A as needed ...
  120. */
  121. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  122. reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  123. OMAP4_MMC1_PWRDNZ_MASK);
  124. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  125. }
  126. static void omap4_hsmmc1_after_set_reg(struct device *dev, int slot,
  127. int power_on, int vdd)
  128. {
  129. u32 reg;
  130. unsigned long timeout;
  131. if (power_on) {
  132. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  133. reg |= OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK;
  134. if ((1 << vdd) <= MMC_VDD_165_195)
  135. reg &= ~OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  136. else
  137. reg |= OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  138. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  139. OMAP4_MMC1_PWRDNZ_MASK);
  140. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  141. timeout = jiffies + msecs_to_jiffies(5);
  142. do {
  143. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  144. if (!(reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK))
  145. break;
  146. usleep_range(100, 200);
  147. } while (!time_after(jiffies, timeout));
  148. if (reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK) {
  149. pr_err("Pbias Voltage is not same as LDO\n");
  150. /* Caution : On VMODE_ERROR Power Down MMC IO */
  151. reg &= ~(OMAP4_MMC1_PWRDNZ_MASK);
  152. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  153. }
  154. } else {
  155. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  156. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  157. OMAP4_MMC1_PWRDNZ_MASK |
  158. OMAP4_MMC1_PBIASLITE_VMODE_MASK);
  159. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  160. }
  161. }
  162. static void hsmmc23_before_set_reg(struct device *dev, int slot,
  163. int power_on, int vdd)
  164. {
  165. struct omap_mmc_platform_data *mmc = dev->platform_data;
  166. if (mmc->slots[0].remux)
  167. mmc->slots[0].remux(dev, slot, power_on);
  168. if (power_on) {
  169. /* Only MMC2 supports a CLKIN */
  170. if (mmc->slots[0].internal_clock) {
  171. u32 reg;
  172. reg = omap_ctrl_readl(control_devconf1_offset);
  173. reg |= OMAP2_MMCSDIO2ADPCLKISEL;
  174. omap_ctrl_writel(reg, control_devconf1_offset);
  175. }
  176. }
  177. }
  178. static int nop_mmc_set_power(struct device *dev, int slot, int power_on,
  179. int vdd)
  180. {
  181. return 0;
  182. }
  183. static inline void omap_hsmmc_mux(struct omap_mmc_platform_data *mmc_controller,
  184. int controller_nr)
  185. {
  186. if (gpio_is_valid(mmc_controller->slots[0].switch_pin))
  187. omap_mux_init_gpio(mmc_controller->slots[0].switch_pin,
  188. OMAP_PIN_INPUT_PULLUP);
  189. if (gpio_is_valid(mmc_controller->slots[0].gpio_wp))
  190. omap_mux_init_gpio(mmc_controller->slots[0].gpio_wp,
  191. OMAP_PIN_INPUT_PULLUP);
  192. if (cpu_is_omap34xx()) {
  193. if (controller_nr == 0) {
  194. omap_mux_init_signal("sdmmc1_clk",
  195. OMAP_PIN_INPUT_PULLUP);
  196. omap_mux_init_signal("sdmmc1_cmd",
  197. OMAP_PIN_INPUT_PULLUP);
  198. omap_mux_init_signal("sdmmc1_dat0",
  199. OMAP_PIN_INPUT_PULLUP);
  200. if (mmc_controller->slots[0].caps &
  201. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  202. omap_mux_init_signal("sdmmc1_dat1",
  203. OMAP_PIN_INPUT_PULLUP);
  204. omap_mux_init_signal("sdmmc1_dat2",
  205. OMAP_PIN_INPUT_PULLUP);
  206. omap_mux_init_signal("sdmmc1_dat3",
  207. OMAP_PIN_INPUT_PULLUP);
  208. }
  209. if (mmc_controller->slots[0].caps &
  210. MMC_CAP_8_BIT_DATA) {
  211. omap_mux_init_signal("sdmmc1_dat4",
  212. OMAP_PIN_INPUT_PULLUP);
  213. omap_mux_init_signal("sdmmc1_dat5",
  214. OMAP_PIN_INPUT_PULLUP);
  215. omap_mux_init_signal("sdmmc1_dat6",
  216. OMAP_PIN_INPUT_PULLUP);
  217. omap_mux_init_signal("sdmmc1_dat7",
  218. OMAP_PIN_INPUT_PULLUP);
  219. }
  220. }
  221. if (controller_nr == 1) {
  222. /* MMC2 */
  223. omap_mux_init_signal("sdmmc2_clk",
  224. OMAP_PIN_INPUT_PULLUP);
  225. omap_mux_init_signal("sdmmc2_cmd",
  226. OMAP_PIN_INPUT_PULLUP);
  227. omap_mux_init_signal("sdmmc2_dat0",
  228. OMAP_PIN_INPUT_PULLUP);
  229. /*
  230. * For 8 wire configurations, Lines DAT4, 5, 6 and 7
  231. * need to be muxed in the board-*.c files
  232. */
  233. if (mmc_controller->slots[0].caps &
  234. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  235. omap_mux_init_signal("sdmmc2_dat1",
  236. OMAP_PIN_INPUT_PULLUP);
  237. omap_mux_init_signal("sdmmc2_dat2",
  238. OMAP_PIN_INPUT_PULLUP);
  239. omap_mux_init_signal("sdmmc2_dat3",
  240. OMAP_PIN_INPUT_PULLUP);
  241. }
  242. if (mmc_controller->slots[0].caps &
  243. MMC_CAP_8_BIT_DATA) {
  244. omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
  245. OMAP_PIN_INPUT_PULLUP);
  246. omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
  247. OMAP_PIN_INPUT_PULLUP);
  248. omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
  249. OMAP_PIN_INPUT_PULLUP);
  250. omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
  251. OMAP_PIN_INPUT_PULLUP);
  252. }
  253. }
  254. /*
  255. * For MMC3 the pins need to be muxed in the board-*.c files
  256. */
  257. }
  258. }
  259. static int __init omap_hsmmc_pdata_init(struct omap2_hsmmc_info *c,
  260. struct omap_mmc_platform_data *mmc)
  261. {
  262. char *hc_name;
  263. hc_name = kzalloc(sizeof(char) * (HSMMC_NAME_LEN + 1), GFP_KERNEL);
  264. if (!hc_name) {
  265. pr_err("Cannot allocate memory for controller slot name\n");
  266. kfree(hc_name);
  267. return -ENOMEM;
  268. }
  269. if (c->name)
  270. strncpy(hc_name, c->name, HSMMC_NAME_LEN);
  271. else
  272. snprintf(hc_name, (HSMMC_NAME_LEN + 1), "mmc%islot%i",
  273. c->mmc, 1);
  274. mmc->slots[0].name = hc_name;
  275. mmc->nr_slots = 1;
  276. mmc->slots[0].caps = c->caps;
  277. mmc->slots[0].internal_clock = !c->ext_clock;
  278. mmc->dma_mask = 0xffffffff;
  279. if (cpu_is_omap44xx())
  280. mmc->reg_offset = OMAP4_MMC_REG_OFFSET;
  281. else
  282. mmc->reg_offset = 0;
  283. mmc->get_context_loss_count = hsmmc_get_context_loss;
  284. mmc->slots[0].switch_pin = c->gpio_cd;
  285. mmc->slots[0].gpio_wp = c->gpio_wp;
  286. mmc->slots[0].remux = c->remux;
  287. mmc->slots[0].init_card = c->init_card;
  288. if (c->cover_only)
  289. mmc->slots[0].cover = 1;
  290. if (c->nonremovable)
  291. mmc->slots[0].nonremovable = 1;
  292. if (c->power_saving)
  293. mmc->slots[0].power_saving = 1;
  294. if (c->no_off)
  295. mmc->slots[0].no_off = 1;
  296. if (c->no_off_init)
  297. mmc->slots[0].no_regulator_off_init = c->no_off_init;
  298. if (c->vcc_aux_disable_is_sleep)
  299. mmc->slots[0].vcc_aux_disable_is_sleep = 1;
  300. /*
  301. * NOTE: MMC slots should have a Vcc regulator set up.
  302. * This may be from a TWL4030-family chip, another
  303. * controllable regulator, or a fixed supply.
  304. *
  305. * temporary HACK: ocr_mask instead of fixed supply
  306. */
  307. mmc->slots[0].ocr_mask = c->ocr_mask;
  308. if (cpu_is_omap3517() || cpu_is_omap3505())
  309. mmc->slots[0].set_power = nop_mmc_set_power;
  310. else
  311. mmc->slots[0].features |= HSMMC_HAS_PBIAS;
  312. if (cpu_is_omap44xx() && (omap_rev() > OMAP4430_REV_ES1_0))
  313. mmc->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
  314. switch (c->mmc) {
  315. case 1:
  316. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  317. /* on-chip level shifting via PBIAS0/PBIAS1 */
  318. if (cpu_is_omap44xx()) {
  319. mmc->slots[0].before_set_reg =
  320. omap4_hsmmc1_before_set_reg;
  321. mmc->slots[0].after_set_reg =
  322. omap4_hsmmc1_after_set_reg;
  323. } else {
  324. mmc->slots[0].before_set_reg =
  325. omap_hsmmc1_before_set_reg;
  326. mmc->slots[0].after_set_reg =
  327. omap_hsmmc1_after_set_reg;
  328. }
  329. }
  330. /* OMAP3630 HSMMC1 supports only 4-bit */
  331. if (cpu_is_omap3630() &&
  332. (c->caps & MMC_CAP_8_BIT_DATA)) {
  333. c->caps &= ~MMC_CAP_8_BIT_DATA;
  334. c->caps |= MMC_CAP_4_BIT_DATA;
  335. mmc->slots[0].caps = c->caps;
  336. }
  337. break;
  338. case 2:
  339. if (c->ext_clock)
  340. c->transceiver = 1;
  341. if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
  342. c->caps &= ~MMC_CAP_8_BIT_DATA;
  343. c->caps |= MMC_CAP_4_BIT_DATA;
  344. }
  345. /* FALLTHROUGH */
  346. case 3:
  347. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  348. /* off-chip level shifting, or none */
  349. mmc->slots[0].before_set_reg = hsmmc23_before_set_reg;
  350. mmc->slots[0].after_set_reg = NULL;
  351. }
  352. break;
  353. case 4:
  354. case 5:
  355. mmc->slots[0].before_set_reg = NULL;
  356. mmc->slots[0].after_set_reg = NULL;
  357. break;
  358. default:
  359. pr_err("MMC%d configuration not supported!\n", c->mmc);
  360. kfree(hc_name);
  361. return -ENODEV;
  362. }
  363. return 0;
  364. }
  365. static struct omap_device_pm_latency omap_hsmmc_latency[] = {
  366. [0] = {
  367. .deactivate_func = omap_device_idle_hwmods,
  368. .activate_func = omap_device_enable_hwmods,
  369. .flags = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
  370. },
  371. /*
  372. * XXX There should also be an entry here to power off/on the
  373. * MMC regulators/PBIAS cells, etc.
  374. */
  375. };
  376. #define MAX_OMAP_MMC_HWMOD_NAME_LEN 16
  377. void __init omap_init_hsmmc(struct omap2_hsmmc_info *hsmmcinfo, int ctrl_nr)
  378. {
  379. struct omap_hwmod *oh;
  380. struct omap_device *od;
  381. struct omap_device_pm_latency *ohl;
  382. char oh_name[MAX_OMAP_MMC_HWMOD_NAME_LEN];
  383. struct omap_mmc_platform_data *mmc_data;
  384. struct omap_mmc_dev_attr *mmc_dev_attr;
  385. char *name;
  386. int l;
  387. int ohl_cnt = 0;
  388. mmc_data = kzalloc(sizeof(struct omap_mmc_platform_data), GFP_KERNEL);
  389. if (!mmc_data) {
  390. pr_err("Cannot allocate memory for mmc device!\n");
  391. goto done;
  392. }
  393. if (omap_hsmmc_pdata_init(hsmmcinfo, mmc_data) < 0) {
  394. pr_err("%s fails!\n", __func__);
  395. goto done;
  396. }
  397. omap_hsmmc_mux(mmc_data, (ctrl_nr - 1));
  398. name = "omap_hsmmc";
  399. ohl = omap_hsmmc_latency;
  400. ohl_cnt = ARRAY_SIZE(omap_hsmmc_latency);
  401. l = snprintf(oh_name, MAX_OMAP_MMC_HWMOD_NAME_LEN,
  402. "mmc%d", ctrl_nr);
  403. WARN(l >= MAX_OMAP_MMC_HWMOD_NAME_LEN,
  404. "String buffer overflow in MMC%d device setup\n", ctrl_nr);
  405. oh = omap_hwmod_lookup(oh_name);
  406. if (!oh) {
  407. pr_err("Could not look up %s\n", oh_name);
  408. kfree(mmc_data->slots[0].name);
  409. goto done;
  410. }
  411. if (oh->dev_attr != NULL) {
  412. mmc_dev_attr = oh->dev_attr;
  413. mmc_data->controller_flags = mmc_dev_attr->flags;
  414. }
  415. od = omap_device_build(name, ctrl_nr - 1, oh, mmc_data,
  416. sizeof(struct omap_mmc_platform_data), ohl, ohl_cnt, false);
  417. if (IS_ERR(od)) {
  418. WARN(1, "Can't build omap_device for %s:%s.\n", name, oh->name);
  419. kfree(mmc_data->slots[0].name);
  420. goto done;
  421. }
  422. /*
  423. * return device handle to board setup code
  424. * required to populate for regulator framework structure
  425. */
  426. hsmmcinfo->dev = &od->pdev.dev;
  427. done:
  428. kfree(mmc_data);
  429. }
  430. void __init omap2_hsmmc_init(struct omap2_hsmmc_info *controllers)
  431. {
  432. u32 reg;
  433. if (!cpu_is_omap44xx()) {
  434. if (cpu_is_omap2430()) {
  435. control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
  436. control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
  437. } else {
  438. control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
  439. control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
  440. }
  441. } else {
  442. control_pbias_offset =
  443. OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE;
  444. control_mmc1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1;
  445. reg = omap4_ctrl_pad_readl(control_mmc1);
  446. reg |= (OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK |
  447. OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK);
  448. reg &= ~(OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK |
  449. OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK);
  450. reg |= (OMAP4_USBC1_DR0_SPEEDCTRL_MASK|
  451. OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK |
  452. OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK);
  453. omap4_ctrl_pad_writel(reg, control_mmc1);
  454. }
  455. for (; controllers->mmc; controllers++)
  456. omap_init_hsmmc(controllers, controllers->mmc);
  457. }
  458. #endif