vxge-config.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. static enum vxge_hw_status
  22. __vxge_hw_fifo_create(
  23. struct __vxge_hw_vpath_handle *vpath_handle,
  24. struct vxge_hw_fifo_attr *attr);
  25. static enum vxge_hw_status
  26. __vxge_hw_fifo_abort(
  27. struct __vxge_hw_fifo *fifoh);
  28. static enum vxge_hw_status
  29. __vxge_hw_fifo_reset(
  30. struct __vxge_hw_fifo *ringh);
  31. static enum vxge_hw_status
  32. __vxge_hw_fifo_delete(
  33. struct __vxge_hw_vpath_handle *vpath_handle);
  34. static struct __vxge_hw_blockpool_entry *
  35. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *hldev,
  36. u32 size);
  37. static void
  38. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *hldev,
  39. struct __vxge_hw_blockpool_entry *entry);
  40. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  41. void *block_addr,
  42. u32 length,
  43. struct pci_dev *dma_h,
  44. struct pci_dev *acc_handle);
  45. static enum vxge_hw_status
  46. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  47. struct __vxge_hw_blockpool *blockpool,
  48. u32 pool_size,
  49. u32 pool_max);
  50. static void
  51. __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool);
  52. static void *
  53. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *hldev,
  54. u32 size,
  55. struct vxge_hw_mempool_dma *dma_object);
  56. static void
  57. __vxge_hw_blockpool_free(struct __vxge_hw_device *hldev,
  58. void *memblock,
  59. u32 size,
  60. struct vxge_hw_mempool_dma *dma_object);
  61. static struct __vxge_hw_channel*
  62. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  63. enum __vxge_hw_channel_type type, u32 length,
  64. u32 per_dtr_space, void *userdata);
  65. static void
  66. __vxge_hw_channel_free(
  67. struct __vxge_hw_channel *channel);
  68. static enum vxge_hw_status
  69. __vxge_hw_channel_initialize(
  70. struct __vxge_hw_channel *channel);
  71. static enum vxge_hw_status
  72. __vxge_hw_channel_reset(
  73. struct __vxge_hw_channel *channel);
  74. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp);
  75. static enum vxge_hw_status
  76. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config);
  77. static enum vxge_hw_status
  78. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config);
  79. static void
  80. __vxge_hw_device_id_get(struct __vxge_hw_device *hldev);
  81. static void
  82. __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev);
  83. static enum vxge_hw_status
  84. __vxge_hw_vpath_card_info_get(
  85. u32 vp_id,
  86. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  87. struct vxge_hw_device_hw_info *hw_info);
  88. static enum vxge_hw_status
  89. __vxge_hw_device_initialize(struct __vxge_hw_device *hldev);
  90. static void
  91. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev);
  92. static enum vxge_hw_status
  93. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev);
  94. static enum vxge_hw_status
  95. __vxge_hw_device_register_poll(
  96. void __iomem *reg,
  97. u64 mask, u32 max_millis);
  98. static inline enum vxge_hw_status
  99. __vxge_hw_pio_mem_write64(u64 val64, void __iomem *addr,
  100. u64 mask, u32 max_millis)
  101. {
  102. __vxge_hw_pio_mem_write32_lower((u32)vxge_bVALn(val64, 32, 32), addr);
  103. wmb();
  104. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32), addr);
  105. wmb();
  106. return __vxge_hw_device_register_poll(addr, mask, max_millis);
  107. }
  108. static struct vxge_hw_mempool*
  109. __vxge_hw_mempool_create(struct __vxge_hw_device *devh, u32 memblock_size,
  110. u32 item_size, u32 private_size, u32 items_initial,
  111. u32 items_max, struct vxge_hw_mempool_cbs *mp_callback,
  112. void *userdata);
  113. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool);
  114. static enum vxge_hw_status
  115. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  116. struct vxge_hw_vpath_stats_hw_info *hw_stats);
  117. static enum vxge_hw_status
  118. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vpath_handle);
  119. static enum vxge_hw_status
  120. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg);
  121. static u64
  122. __vxge_hw_vpath_pci_func_mode_get(u32 vp_id,
  123. struct vxge_hw_vpath_reg __iomem *vpath_reg);
  124. static u32
  125. __vxge_hw_vpath_func_id_get(u32 vp_id, struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg);
  126. static enum vxge_hw_status
  127. __vxge_hw_vpath_addr_get(u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  128. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN]);
  129. static enum vxge_hw_status
  130. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath);
  131. static enum vxge_hw_status
  132. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *devh, u32 vp_id);
  133. static enum vxge_hw_status
  134. __vxge_hw_vpath_fw_ver_get(u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  135. struct vxge_hw_device_hw_info *hw_info);
  136. static enum vxge_hw_status
  137. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *devh, u32 vp_id);
  138. static void
  139. __vxge_hw_vp_terminate(struct __vxge_hw_device *devh, u32 vp_id);
  140. static enum vxge_hw_status
  141. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  142. u32 operation, u32 offset, u64 *stat);
  143. static enum vxge_hw_status
  144. __vxge_hw_vpath_xmac_tx_stats_get(struct __vxge_hw_virtualpath *vpath,
  145. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats);
  146. static enum vxge_hw_status
  147. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  148. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats);
  149. /*
  150. * __vxge_hw_channel_allocate - Allocate memory for channel
  151. * This function allocates required memory for the channel and various arrays
  152. * in the channel
  153. */
  154. struct __vxge_hw_channel*
  155. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  156. enum __vxge_hw_channel_type type,
  157. u32 length, u32 per_dtr_space, void *userdata)
  158. {
  159. struct __vxge_hw_channel *channel;
  160. struct __vxge_hw_device *hldev;
  161. int size = 0;
  162. u32 vp_id;
  163. hldev = vph->vpath->hldev;
  164. vp_id = vph->vpath->vp_id;
  165. switch (type) {
  166. case VXGE_HW_CHANNEL_TYPE_FIFO:
  167. size = sizeof(struct __vxge_hw_fifo);
  168. break;
  169. case VXGE_HW_CHANNEL_TYPE_RING:
  170. size = sizeof(struct __vxge_hw_ring);
  171. break;
  172. default:
  173. break;
  174. }
  175. channel = kzalloc(size, GFP_KERNEL);
  176. if (channel == NULL)
  177. goto exit0;
  178. INIT_LIST_HEAD(&channel->item);
  179. channel->common_reg = hldev->common_reg;
  180. channel->first_vp_id = hldev->first_vp_id;
  181. channel->type = type;
  182. channel->devh = hldev;
  183. channel->vph = vph;
  184. channel->userdata = userdata;
  185. channel->per_dtr_space = per_dtr_space;
  186. channel->length = length;
  187. channel->vp_id = vp_id;
  188. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  189. if (channel->work_arr == NULL)
  190. goto exit1;
  191. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  192. if (channel->free_arr == NULL)
  193. goto exit1;
  194. channel->free_ptr = length;
  195. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  196. if (channel->reserve_arr == NULL)
  197. goto exit1;
  198. channel->reserve_ptr = length;
  199. channel->reserve_top = 0;
  200. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  201. if (channel->orig_arr == NULL)
  202. goto exit1;
  203. return channel;
  204. exit1:
  205. __vxge_hw_channel_free(channel);
  206. exit0:
  207. return NULL;
  208. }
  209. /*
  210. * __vxge_hw_channel_free - Free memory allocated for channel
  211. * This function deallocates memory from the channel and various arrays
  212. * in the channel
  213. */
  214. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  215. {
  216. kfree(channel->work_arr);
  217. kfree(channel->free_arr);
  218. kfree(channel->reserve_arr);
  219. kfree(channel->orig_arr);
  220. kfree(channel);
  221. }
  222. /*
  223. * __vxge_hw_channel_initialize - Initialize a channel
  224. * This function initializes a channel by properly setting the
  225. * various references
  226. */
  227. enum vxge_hw_status
  228. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  229. {
  230. u32 i;
  231. struct __vxge_hw_virtualpath *vpath;
  232. vpath = channel->vph->vpath;
  233. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  234. for (i = 0; i < channel->length; i++)
  235. channel->orig_arr[i] = channel->reserve_arr[i];
  236. }
  237. switch (channel->type) {
  238. case VXGE_HW_CHANNEL_TYPE_FIFO:
  239. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  240. channel->stats = &((struct __vxge_hw_fifo *)
  241. channel)->stats->common_stats;
  242. break;
  243. case VXGE_HW_CHANNEL_TYPE_RING:
  244. vpath->ringh = (struct __vxge_hw_ring *)channel;
  245. channel->stats = &((struct __vxge_hw_ring *)
  246. channel)->stats->common_stats;
  247. break;
  248. default:
  249. break;
  250. }
  251. return VXGE_HW_OK;
  252. }
  253. /*
  254. * __vxge_hw_channel_reset - Resets a channel
  255. * This function resets a channel by properly setting the various references
  256. */
  257. enum vxge_hw_status
  258. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  259. {
  260. u32 i;
  261. for (i = 0; i < channel->length; i++) {
  262. if (channel->reserve_arr != NULL)
  263. channel->reserve_arr[i] = channel->orig_arr[i];
  264. if (channel->free_arr != NULL)
  265. channel->free_arr[i] = NULL;
  266. if (channel->work_arr != NULL)
  267. channel->work_arr[i] = NULL;
  268. }
  269. channel->free_ptr = channel->length;
  270. channel->reserve_ptr = channel->length;
  271. channel->reserve_top = 0;
  272. channel->post_index = 0;
  273. channel->compl_index = 0;
  274. return VXGE_HW_OK;
  275. }
  276. /*
  277. * __vxge_hw_device_pci_e_init
  278. * Initialize certain PCI/PCI-X configuration registers
  279. * with recommended values. Save config space for future hw resets.
  280. */
  281. void
  282. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  283. {
  284. u16 cmd = 0;
  285. /* Set the PErr Repconse bit and SERR in PCI command register. */
  286. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  287. cmd |= 0x140;
  288. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  289. pci_save_state(hldev->pdev);
  290. }
  291. /*
  292. * __vxge_hw_device_register_poll
  293. * Will poll certain register for specified amount of time.
  294. * Will poll until masked bit is not cleared.
  295. */
  296. static enum vxge_hw_status
  297. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  298. {
  299. u64 val64;
  300. u32 i = 0;
  301. enum vxge_hw_status ret = VXGE_HW_FAIL;
  302. udelay(10);
  303. do {
  304. val64 = readq(reg);
  305. if (!(val64 & mask))
  306. return VXGE_HW_OK;
  307. udelay(100);
  308. } while (++i <= 9);
  309. i = 0;
  310. do {
  311. val64 = readq(reg);
  312. if (!(val64 & mask))
  313. return VXGE_HW_OK;
  314. mdelay(1);
  315. } while (++i <= max_millis);
  316. return ret;
  317. }
  318. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  319. * in progress
  320. * This routine checks the vpath reset in progress register is turned zero
  321. */
  322. static enum vxge_hw_status
  323. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  324. {
  325. enum vxge_hw_status status;
  326. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  327. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  328. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  329. return status;
  330. }
  331. /*
  332. * __vxge_hw_device_toc_get
  333. * This routine sets the swapper and reads the toc pointer and returns the
  334. * memory mapped address of the toc
  335. */
  336. static struct vxge_hw_toc_reg __iomem *
  337. __vxge_hw_device_toc_get(void __iomem *bar0)
  338. {
  339. u64 val64;
  340. struct vxge_hw_toc_reg __iomem *toc = NULL;
  341. enum vxge_hw_status status;
  342. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  343. (struct vxge_hw_legacy_reg __iomem *)bar0;
  344. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  345. if (status != VXGE_HW_OK)
  346. goto exit;
  347. val64 = readq(&legacy_reg->toc_first_pointer);
  348. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  349. exit:
  350. return toc;
  351. }
  352. /*
  353. * __vxge_hw_device_reg_addr_get
  354. * This routine sets the swapper and reads the toc pointer and initializes the
  355. * register location pointers in the device object. It waits until the ric is
  356. * completed initializing registers.
  357. */
  358. enum vxge_hw_status
  359. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  360. {
  361. u64 val64;
  362. u32 i;
  363. enum vxge_hw_status status = VXGE_HW_OK;
  364. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  365. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  366. if (hldev->toc_reg == NULL) {
  367. status = VXGE_HW_FAIL;
  368. goto exit;
  369. }
  370. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  371. hldev->common_reg =
  372. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  373. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  374. hldev->mrpcim_reg =
  375. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  376. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  377. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  378. hldev->srpcim_reg[i] =
  379. (struct vxge_hw_srpcim_reg __iomem *)
  380. (hldev->bar0 + val64);
  381. }
  382. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  383. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  384. hldev->vpmgmt_reg[i] =
  385. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  386. }
  387. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  388. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  389. hldev->vpath_reg[i] =
  390. (struct vxge_hw_vpath_reg __iomem *)
  391. (hldev->bar0 + val64);
  392. }
  393. val64 = readq(&hldev->toc_reg->toc_kdfc);
  394. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  395. case 0:
  396. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  397. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  398. break;
  399. default:
  400. break;
  401. }
  402. status = __vxge_hw_device_vpath_reset_in_prog_check(
  403. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  404. exit:
  405. return status;
  406. }
  407. /*
  408. * __vxge_hw_device_id_get
  409. * This routine returns sets the device id and revision numbers into the device
  410. * structure
  411. */
  412. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  413. {
  414. u64 val64;
  415. val64 = readq(&hldev->common_reg->titan_asic_id);
  416. hldev->device_id =
  417. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  418. hldev->major_revision =
  419. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  420. hldev->minor_revision =
  421. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  422. }
  423. /*
  424. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  425. * This routine returns the Access Rights of the driver
  426. */
  427. static u32
  428. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  429. {
  430. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  431. switch (host_type) {
  432. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  433. if (func_id == 0) {
  434. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  435. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  436. }
  437. break;
  438. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  439. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  440. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  441. break;
  442. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  443. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  444. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  445. break;
  446. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  447. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  448. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  449. break;
  450. case VXGE_HW_SR_VH_FUNCTION0:
  451. case VXGE_HW_VH_NORMAL_FUNCTION:
  452. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  453. break;
  454. }
  455. return access_rights;
  456. }
  457. /*
  458. * __vxge_hw_device_is_privilaged
  459. * This routine checks if the device function is privilaged or not
  460. */
  461. enum vxge_hw_status
  462. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  463. {
  464. if (__vxge_hw_device_access_rights_get(host_type,
  465. func_id) &
  466. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  467. return VXGE_HW_OK;
  468. else
  469. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  470. }
  471. /*
  472. * __vxge_hw_device_host_info_get
  473. * This routine returns the host type assignments
  474. */
  475. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  476. {
  477. u64 val64;
  478. u32 i;
  479. val64 = readq(&hldev->common_reg->host_type_assignments);
  480. hldev->host_type =
  481. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  482. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  483. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  484. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  485. continue;
  486. hldev->func_id =
  487. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  488. hldev->access_rights = __vxge_hw_device_access_rights_get(
  489. hldev->host_type, hldev->func_id);
  490. hldev->first_vp_id = i;
  491. break;
  492. }
  493. }
  494. /*
  495. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  496. * link width and signalling rate.
  497. */
  498. static enum vxge_hw_status
  499. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  500. {
  501. int exp_cap;
  502. u16 lnk;
  503. /* Get the negotiated link width and speed from PCI config space */
  504. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  505. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  506. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  507. return VXGE_HW_ERR_INVALID_PCI_INFO;
  508. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  509. case PCIE_LNK_WIDTH_RESRV:
  510. case PCIE_LNK_X1:
  511. case PCIE_LNK_X2:
  512. case PCIE_LNK_X4:
  513. case PCIE_LNK_X8:
  514. break;
  515. default:
  516. return VXGE_HW_ERR_INVALID_PCI_INFO;
  517. }
  518. return VXGE_HW_OK;
  519. }
  520. /*
  521. * __vxge_hw_device_initialize
  522. * Initialize Titan-V hardware.
  523. */
  524. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  525. {
  526. enum vxge_hw_status status = VXGE_HW_OK;
  527. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  528. hldev->func_id)) {
  529. /* Validate the pci-e link width and speed */
  530. status = __vxge_hw_verify_pci_e_info(hldev);
  531. if (status != VXGE_HW_OK)
  532. goto exit;
  533. }
  534. exit:
  535. return status;
  536. }
  537. /**
  538. * vxge_hw_device_hw_info_get - Get the hw information
  539. * Returns the vpath mask that has the bits set for each vpath allocated
  540. * for the driver, FW version information and the first mac addresse for
  541. * each vpath
  542. */
  543. enum vxge_hw_status __devinit
  544. vxge_hw_device_hw_info_get(void __iomem *bar0,
  545. struct vxge_hw_device_hw_info *hw_info)
  546. {
  547. u32 i;
  548. u64 val64;
  549. struct vxge_hw_toc_reg __iomem *toc;
  550. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  551. struct vxge_hw_common_reg __iomem *common_reg;
  552. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  553. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  554. enum vxge_hw_status status;
  555. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  556. toc = __vxge_hw_device_toc_get(bar0);
  557. if (toc == NULL) {
  558. status = VXGE_HW_ERR_CRITICAL;
  559. goto exit;
  560. }
  561. val64 = readq(&toc->toc_common_pointer);
  562. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  563. status = __vxge_hw_device_vpath_reset_in_prog_check(
  564. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  565. if (status != VXGE_HW_OK)
  566. goto exit;
  567. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  568. val64 = readq(&common_reg->host_type_assignments);
  569. hw_info->host_type =
  570. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  571. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  572. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  573. continue;
  574. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  575. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  576. (bar0 + val64);
  577. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  578. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  579. hw_info->func_id) &
  580. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  581. val64 = readq(&toc->toc_mrpcim_pointer);
  582. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  583. (bar0 + val64);
  584. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  585. wmb();
  586. }
  587. val64 = readq(&toc->toc_vpath_pointer[i]);
  588. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  589. hw_info->function_mode =
  590. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  591. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  592. if (status != VXGE_HW_OK)
  593. goto exit;
  594. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  595. if (status != VXGE_HW_OK)
  596. goto exit;
  597. break;
  598. }
  599. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  600. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  601. continue;
  602. val64 = readq(&toc->toc_vpath_pointer[i]);
  603. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  604. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  605. hw_info->mac_addrs[i],
  606. hw_info->mac_addr_masks[i]);
  607. if (status != VXGE_HW_OK)
  608. goto exit;
  609. }
  610. exit:
  611. return status;
  612. }
  613. /*
  614. * vxge_hw_device_initialize - Initialize Titan device.
  615. * Initialize Titan device. Note that all the arguments of this public API
  616. * are 'IN', including @hldev. Driver cooperates with
  617. * OS to find new Titan device, locate its PCI and memory spaces.
  618. *
  619. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  620. * to enable the latter to perform Titan hardware initialization.
  621. */
  622. enum vxge_hw_status __devinit
  623. vxge_hw_device_initialize(
  624. struct __vxge_hw_device **devh,
  625. struct vxge_hw_device_attr *attr,
  626. struct vxge_hw_device_config *device_config)
  627. {
  628. u32 i;
  629. u32 nblocks = 0;
  630. struct __vxge_hw_device *hldev = NULL;
  631. enum vxge_hw_status status = VXGE_HW_OK;
  632. status = __vxge_hw_device_config_check(device_config);
  633. if (status != VXGE_HW_OK)
  634. goto exit;
  635. hldev = (struct __vxge_hw_device *)
  636. vmalloc(sizeof(struct __vxge_hw_device));
  637. if (hldev == NULL) {
  638. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  639. goto exit;
  640. }
  641. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  642. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  643. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  644. /* apply config */
  645. memcpy(&hldev->config, device_config,
  646. sizeof(struct vxge_hw_device_config));
  647. hldev->bar0 = attr->bar0;
  648. hldev->pdev = attr->pdev;
  649. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  650. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  651. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  652. __vxge_hw_device_pci_e_init(hldev);
  653. status = __vxge_hw_device_reg_addr_get(hldev);
  654. if (status != VXGE_HW_OK) {
  655. vfree(hldev);
  656. goto exit;
  657. }
  658. __vxge_hw_device_id_get(hldev);
  659. __vxge_hw_device_host_info_get(hldev);
  660. /* Incrementing for stats blocks */
  661. nblocks++;
  662. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  663. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  664. continue;
  665. if (device_config->vp_config[i].ring.enable ==
  666. VXGE_HW_RING_ENABLE)
  667. nblocks += device_config->vp_config[i].ring.ring_blocks;
  668. if (device_config->vp_config[i].fifo.enable ==
  669. VXGE_HW_FIFO_ENABLE)
  670. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  671. nblocks++;
  672. }
  673. if (__vxge_hw_blockpool_create(hldev,
  674. &hldev->block_pool,
  675. device_config->dma_blockpool_initial + nblocks,
  676. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  677. vxge_hw_device_terminate(hldev);
  678. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  679. goto exit;
  680. }
  681. status = __vxge_hw_device_initialize(hldev);
  682. if (status != VXGE_HW_OK) {
  683. vxge_hw_device_terminate(hldev);
  684. goto exit;
  685. }
  686. *devh = hldev;
  687. exit:
  688. return status;
  689. }
  690. /*
  691. * vxge_hw_device_terminate - Terminate Titan device.
  692. * Terminate HW device.
  693. */
  694. void
  695. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  696. {
  697. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  698. hldev->magic = VXGE_HW_DEVICE_DEAD;
  699. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  700. vfree(hldev);
  701. }
  702. /*
  703. * vxge_hw_device_stats_get - Get the device hw statistics.
  704. * Returns the vpath h/w stats for the device.
  705. */
  706. enum vxge_hw_status
  707. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  708. struct vxge_hw_device_stats_hw_info *hw_stats)
  709. {
  710. u32 i;
  711. enum vxge_hw_status status = VXGE_HW_OK;
  712. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  713. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  714. (hldev->virtual_paths[i].vp_open ==
  715. VXGE_HW_VP_NOT_OPEN))
  716. continue;
  717. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  718. hldev->virtual_paths[i].hw_stats,
  719. sizeof(struct vxge_hw_vpath_stats_hw_info));
  720. status = __vxge_hw_vpath_stats_get(
  721. &hldev->virtual_paths[i],
  722. hldev->virtual_paths[i].hw_stats);
  723. }
  724. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  725. sizeof(struct vxge_hw_device_stats_hw_info));
  726. return status;
  727. }
  728. /*
  729. * vxge_hw_driver_stats_get - Get the device sw statistics.
  730. * Returns the vpath s/w stats for the device.
  731. */
  732. enum vxge_hw_status vxge_hw_driver_stats_get(
  733. struct __vxge_hw_device *hldev,
  734. struct vxge_hw_device_stats_sw_info *sw_stats)
  735. {
  736. enum vxge_hw_status status = VXGE_HW_OK;
  737. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  738. sizeof(struct vxge_hw_device_stats_sw_info));
  739. return status;
  740. }
  741. /*
  742. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  743. * and offset and perform an operation
  744. * Get the statistics from the given location and offset.
  745. */
  746. enum vxge_hw_status
  747. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  748. u32 operation, u32 location, u32 offset, u64 *stat)
  749. {
  750. u64 val64;
  751. enum vxge_hw_status status = VXGE_HW_OK;
  752. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  753. hldev->func_id);
  754. if (status != VXGE_HW_OK)
  755. goto exit;
  756. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  757. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  758. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  759. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  760. status = __vxge_hw_pio_mem_write64(val64,
  761. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  762. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  763. hldev->config.device_poll_millis);
  764. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  765. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  766. else
  767. *stat = 0;
  768. exit:
  769. return status;
  770. }
  771. /*
  772. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  773. * Get the Statistics on aggregate port
  774. */
  775. static enum vxge_hw_status
  776. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  777. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  778. {
  779. u64 *val64;
  780. int i;
  781. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  782. enum vxge_hw_status status = VXGE_HW_OK;
  783. val64 = (u64 *)aggr_stats;
  784. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  785. hldev->func_id);
  786. if (status != VXGE_HW_OK)
  787. goto exit;
  788. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  789. status = vxge_hw_mrpcim_stats_access(hldev,
  790. VXGE_HW_STATS_OP_READ,
  791. VXGE_HW_STATS_LOC_AGGR,
  792. ((offset + (104 * port)) >> 3), val64);
  793. if (status != VXGE_HW_OK)
  794. goto exit;
  795. offset += 8;
  796. val64++;
  797. }
  798. exit:
  799. return status;
  800. }
  801. /*
  802. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  803. * Get the Statistics on port
  804. */
  805. static enum vxge_hw_status
  806. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  807. struct vxge_hw_xmac_port_stats *port_stats)
  808. {
  809. u64 *val64;
  810. enum vxge_hw_status status = VXGE_HW_OK;
  811. int i;
  812. u32 offset = 0x0;
  813. val64 = (u64 *) port_stats;
  814. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  815. hldev->func_id);
  816. if (status != VXGE_HW_OK)
  817. goto exit;
  818. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  819. status = vxge_hw_mrpcim_stats_access(hldev,
  820. VXGE_HW_STATS_OP_READ,
  821. VXGE_HW_STATS_LOC_AGGR,
  822. ((offset + (608 * port)) >> 3), val64);
  823. if (status != VXGE_HW_OK)
  824. goto exit;
  825. offset += 8;
  826. val64++;
  827. }
  828. exit:
  829. return status;
  830. }
  831. /*
  832. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  833. * Get the XMAC Statistics
  834. */
  835. enum vxge_hw_status
  836. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  837. struct vxge_hw_xmac_stats *xmac_stats)
  838. {
  839. enum vxge_hw_status status = VXGE_HW_OK;
  840. u32 i;
  841. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  842. 0, &xmac_stats->aggr_stats[0]);
  843. if (status != VXGE_HW_OK)
  844. goto exit;
  845. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  846. 1, &xmac_stats->aggr_stats[1]);
  847. if (status != VXGE_HW_OK)
  848. goto exit;
  849. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  850. status = vxge_hw_device_xmac_port_stats_get(hldev,
  851. i, &xmac_stats->port_stats[i]);
  852. if (status != VXGE_HW_OK)
  853. goto exit;
  854. }
  855. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  856. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  857. continue;
  858. status = __vxge_hw_vpath_xmac_tx_stats_get(
  859. &hldev->virtual_paths[i],
  860. &xmac_stats->vpath_tx_stats[i]);
  861. if (status != VXGE_HW_OK)
  862. goto exit;
  863. status = __vxge_hw_vpath_xmac_rx_stats_get(
  864. &hldev->virtual_paths[i],
  865. &xmac_stats->vpath_rx_stats[i]);
  866. if (status != VXGE_HW_OK)
  867. goto exit;
  868. }
  869. exit:
  870. return status;
  871. }
  872. /*
  873. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  874. * This routine is used to dynamically change the debug output
  875. */
  876. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  877. enum vxge_debug_level level, u32 mask)
  878. {
  879. if (hldev == NULL)
  880. return;
  881. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  882. defined(VXGE_DEBUG_ERR_MASK)
  883. hldev->debug_module_mask = mask;
  884. hldev->debug_level = level;
  885. #endif
  886. #if defined(VXGE_DEBUG_ERR_MASK)
  887. hldev->level_err = level & VXGE_ERR;
  888. #endif
  889. #if defined(VXGE_DEBUG_TRACE_MASK)
  890. hldev->level_trace = level & VXGE_TRACE;
  891. #endif
  892. }
  893. /*
  894. * vxge_hw_device_error_level_get - Get the error level
  895. * This routine returns the current error level set
  896. */
  897. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  898. {
  899. #if defined(VXGE_DEBUG_ERR_MASK)
  900. if (hldev == NULL)
  901. return VXGE_ERR;
  902. else
  903. return hldev->level_err;
  904. #else
  905. return 0;
  906. #endif
  907. }
  908. /*
  909. * vxge_hw_device_trace_level_get - Get the trace level
  910. * This routine returns the current trace level set
  911. */
  912. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  913. {
  914. #if defined(VXGE_DEBUG_TRACE_MASK)
  915. if (hldev == NULL)
  916. return VXGE_TRACE;
  917. else
  918. return hldev->level_trace;
  919. #else
  920. return 0;
  921. #endif
  922. }
  923. /*
  924. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  925. * Returns the Pause frame generation and reception capability of the NIC.
  926. */
  927. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  928. u32 port, u32 *tx, u32 *rx)
  929. {
  930. u64 val64;
  931. enum vxge_hw_status status = VXGE_HW_OK;
  932. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  933. status = VXGE_HW_ERR_INVALID_DEVICE;
  934. goto exit;
  935. }
  936. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  937. status = VXGE_HW_ERR_INVALID_PORT;
  938. goto exit;
  939. }
  940. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  941. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  942. goto exit;
  943. }
  944. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  945. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  946. *tx = 1;
  947. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  948. *rx = 1;
  949. exit:
  950. return status;
  951. }
  952. /*
  953. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  954. * It can be used to set or reset Pause frame generation or reception
  955. * support of the NIC.
  956. */
  957. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  958. u32 port, u32 tx, u32 rx)
  959. {
  960. u64 val64;
  961. enum vxge_hw_status status = VXGE_HW_OK;
  962. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  963. status = VXGE_HW_ERR_INVALID_DEVICE;
  964. goto exit;
  965. }
  966. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  967. status = VXGE_HW_ERR_INVALID_PORT;
  968. goto exit;
  969. }
  970. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  971. hldev->func_id);
  972. if (status != VXGE_HW_OK)
  973. goto exit;
  974. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  975. if (tx)
  976. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  977. else
  978. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  979. if (rx)
  980. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  981. else
  982. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  983. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  984. exit:
  985. return status;
  986. }
  987. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  988. {
  989. int link_width, exp_cap;
  990. u16 lnk;
  991. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  992. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  993. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  994. return link_width;
  995. }
  996. /*
  997. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  998. * This function returns the index of memory block
  999. */
  1000. static inline u32
  1001. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1002. {
  1003. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1004. }
  1005. /*
  1006. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1007. * This function sets index to a memory block
  1008. */
  1009. static inline void
  1010. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1011. {
  1012. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1013. }
  1014. /*
  1015. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1016. * in RxD block
  1017. * Sets the next block pointer in RxD block
  1018. */
  1019. static inline void
  1020. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1021. {
  1022. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1023. }
  1024. /*
  1025. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1026. * first block
  1027. * Returns the dma address of the first RxD block
  1028. */
  1029. static u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1030. {
  1031. struct vxge_hw_mempool_dma *dma_object;
  1032. dma_object = ring->mempool->memblocks_dma_arr;
  1033. vxge_assert(dma_object != NULL);
  1034. return dma_object->addr;
  1035. }
  1036. /*
  1037. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1038. * This function returns the dma address of a given item
  1039. */
  1040. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1041. void *item)
  1042. {
  1043. u32 memblock_idx;
  1044. void *memblock;
  1045. struct vxge_hw_mempool_dma *memblock_dma_object;
  1046. ptrdiff_t dma_item_offset;
  1047. /* get owner memblock index */
  1048. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1049. /* get owner memblock by memblock index */
  1050. memblock = mempoolh->memblocks_arr[memblock_idx];
  1051. /* get memblock DMA object by memblock index */
  1052. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1053. /* calculate offset in the memblock of this item */
  1054. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1055. return memblock_dma_object->addr + dma_item_offset;
  1056. }
  1057. /*
  1058. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1059. * This function returns the dma address of a given item
  1060. */
  1061. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1062. struct __vxge_hw_ring *ring, u32 from,
  1063. u32 to)
  1064. {
  1065. u8 *to_item , *from_item;
  1066. dma_addr_t to_dma;
  1067. /* get "from" RxD block */
  1068. from_item = mempoolh->items_arr[from];
  1069. vxge_assert(from_item);
  1070. /* get "to" RxD block */
  1071. to_item = mempoolh->items_arr[to];
  1072. vxge_assert(to_item);
  1073. /* return address of the beginning of previous RxD block */
  1074. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1075. /* set next pointer for this RxD block to point on
  1076. * previous item's DMA start address */
  1077. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1078. }
  1079. /*
  1080. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1081. * block callback
  1082. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1083. * pool for RxD block
  1084. */
  1085. static void
  1086. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1087. u32 memblock_index,
  1088. struct vxge_hw_mempool_dma *dma_object,
  1089. u32 index, u32 is_last)
  1090. {
  1091. u32 i;
  1092. void *item = mempoolh->items_arr[index];
  1093. struct __vxge_hw_ring *ring =
  1094. (struct __vxge_hw_ring *)mempoolh->userdata;
  1095. /* format rxds array */
  1096. for (i = 0; i < ring->rxds_per_block; i++) {
  1097. void *rxdblock_priv;
  1098. void *uld_priv;
  1099. struct vxge_hw_ring_rxd_1 *rxdp;
  1100. u32 reserve_index = ring->channel.reserve_ptr -
  1101. (index * ring->rxds_per_block + i + 1);
  1102. u32 memblock_item_idx;
  1103. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1104. i * ring->rxd_size;
  1105. /* Note: memblock_item_idx is index of the item within
  1106. * the memblock. For instance, in case of three RxD-blocks
  1107. * per memblock this value can be 0, 1 or 2. */
  1108. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1109. memblock_index, item,
  1110. &memblock_item_idx);
  1111. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1112. ring->channel.reserve_arr[reserve_index];
  1113. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1114. /* pre-format Host_Control */
  1115. rxdp->host_control = (u64)(size_t)uld_priv;
  1116. }
  1117. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1118. if (is_last) {
  1119. /* link last one with first one */
  1120. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1121. }
  1122. if (index > 0) {
  1123. /* link this RxD block with previous one */
  1124. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1125. }
  1126. }
  1127. /*
  1128. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1129. * This function replenishes the RxDs from reserve array to work array
  1130. */
  1131. enum vxge_hw_status
  1132. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1133. {
  1134. void *rxd;
  1135. struct __vxge_hw_channel *channel;
  1136. enum vxge_hw_status status = VXGE_HW_OK;
  1137. channel = &ring->channel;
  1138. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1139. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1140. vxge_assert(status == VXGE_HW_OK);
  1141. if (ring->rxd_init) {
  1142. status = ring->rxd_init(rxd, channel->userdata);
  1143. if (status != VXGE_HW_OK) {
  1144. vxge_hw_ring_rxd_free(ring, rxd);
  1145. goto exit;
  1146. }
  1147. }
  1148. vxge_hw_ring_rxd_post(ring, rxd);
  1149. }
  1150. status = VXGE_HW_OK;
  1151. exit:
  1152. return status;
  1153. }
  1154. /*
  1155. * __vxge_hw_ring_create - Create a Ring
  1156. * This function creates Ring and initializes it.
  1157. *
  1158. */
  1159. static enum vxge_hw_status
  1160. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1161. struct vxge_hw_ring_attr *attr)
  1162. {
  1163. enum vxge_hw_status status = VXGE_HW_OK;
  1164. struct __vxge_hw_ring *ring;
  1165. u32 ring_length;
  1166. struct vxge_hw_ring_config *config;
  1167. struct __vxge_hw_device *hldev;
  1168. u32 vp_id;
  1169. struct vxge_hw_mempool_cbs ring_mp_callback;
  1170. if ((vp == NULL) || (attr == NULL)) {
  1171. status = VXGE_HW_FAIL;
  1172. goto exit;
  1173. }
  1174. hldev = vp->vpath->hldev;
  1175. vp_id = vp->vpath->vp_id;
  1176. config = &hldev->config.vp_config[vp_id].ring;
  1177. ring_length = config->ring_blocks *
  1178. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1179. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1180. VXGE_HW_CHANNEL_TYPE_RING,
  1181. ring_length,
  1182. attr->per_rxd_space,
  1183. attr->userdata);
  1184. if (ring == NULL) {
  1185. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1186. goto exit;
  1187. }
  1188. vp->vpath->ringh = ring;
  1189. ring->vp_id = vp_id;
  1190. ring->vp_reg = vp->vpath->vp_reg;
  1191. ring->common_reg = hldev->common_reg;
  1192. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1193. ring->config = config;
  1194. ring->callback = attr->callback;
  1195. ring->rxd_init = attr->rxd_init;
  1196. ring->rxd_term = attr->rxd_term;
  1197. ring->buffer_mode = config->buffer_mode;
  1198. ring->rxds_limit = config->rxds_limit;
  1199. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1200. ring->rxd_priv_size =
  1201. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1202. ring->per_rxd_space = attr->per_rxd_space;
  1203. ring->rxd_priv_size =
  1204. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1205. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1206. /* how many RxDs can fit into one block. Depends on configured
  1207. * buffer_mode. */
  1208. ring->rxds_per_block =
  1209. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1210. /* calculate actual RxD block private size */
  1211. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1212. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1213. ring->mempool = __vxge_hw_mempool_create(hldev,
  1214. VXGE_HW_BLOCK_SIZE,
  1215. VXGE_HW_BLOCK_SIZE,
  1216. ring->rxdblock_priv_size,
  1217. ring->config->ring_blocks,
  1218. ring->config->ring_blocks,
  1219. &ring_mp_callback,
  1220. ring);
  1221. if (ring->mempool == NULL) {
  1222. __vxge_hw_ring_delete(vp);
  1223. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1224. }
  1225. status = __vxge_hw_channel_initialize(&ring->channel);
  1226. if (status != VXGE_HW_OK) {
  1227. __vxge_hw_ring_delete(vp);
  1228. goto exit;
  1229. }
  1230. /* Note:
  1231. * Specifying rxd_init callback means two things:
  1232. * 1) rxds need to be initialized by driver at channel-open time;
  1233. * 2) rxds need to be posted at channel-open time
  1234. * (that's what the initial_replenish() below does)
  1235. * Currently we don't have a case when the 1) is done without the 2).
  1236. */
  1237. if (ring->rxd_init) {
  1238. status = vxge_hw_ring_replenish(ring);
  1239. if (status != VXGE_HW_OK) {
  1240. __vxge_hw_ring_delete(vp);
  1241. goto exit;
  1242. }
  1243. }
  1244. /* initial replenish will increment the counter in its post() routine,
  1245. * we have to reset it */
  1246. ring->stats->common_stats.usage_cnt = 0;
  1247. exit:
  1248. return status;
  1249. }
  1250. /*
  1251. * __vxge_hw_ring_abort - Returns the RxD
  1252. * This function terminates the RxDs of ring
  1253. */
  1254. static enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1255. {
  1256. void *rxdh;
  1257. struct __vxge_hw_channel *channel;
  1258. channel = &ring->channel;
  1259. for (;;) {
  1260. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1261. if (rxdh == NULL)
  1262. break;
  1263. vxge_hw_channel_dtr_complete(channel);
  1264. if (ring->rxd_term)
  1265. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1266. channel->userdata);
  1267. vxge_hw_channel_dtr_free(channel, rxdh);
  1268. }
  1269. return VXGE_HW_OK;
  1270. }
  1271. /*
  1272. * __vxge_hw_ring_reset - Resets the ring
  1273. * This function resets the ring during vpath reset operation
  1274. */
  1275. static enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1276. {
  1277. enum vxge_hw_status status = VXGE_HW_OK;
  1278. struct __vxge_hw_channel *channel;
  1279. channel = &ring->channel;
  1280. __vxge_hw_ring_abort(ring);
  1281. status = __vxge_hw_channel_reset(channel);
  1282. if (status != VXGE_HW_OK)
  1283. goto exit;
  1284. if (ring->rxd_init) {
  1285. status = vxge_hw_ring_replenish(ring);
  1286. if (status != VXGE_HW_OK)
  1287. goto exit;
  1288. }
  1289. exit:
  1290. return status;
  1291. }
  1292. /*
  1293. * __vxge_hw_ring_delete - Removes the ring
  1294. * This function freeup the memory pool and removes the ring
  1295. */
  1296. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1297. {
  1298. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1299. __vxge_hw_ring_abort(ring);
  1300. if (ring->mempool)
  1301. __vxge_hw_mempool_destroy(ring->mempool);
  1302. vp->vpath->ringh = NULL;
  1303. __vxge_hw_channel_free(&ring->channel);
  1304. return VXGE_HW_OK;
  1305. }
  1306. /*
  1307. * __vxge_hw_mempool_grow
  1308. * Will resize mempool up to %num_allocate value.
  1309. */
  1310. static enum vxge_hw_status
  1311. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1312. u32 *num_allocated)
  1313. {
  1314. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1315. u32 n_items = mempool->items_per_memblock;
  1316. u32 start_block_idx = mempool->memblocks_allocated;
  1317. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1318. enum vxge_hw_status status = VXGE_HW_OK;
  1319. *num_allocated = 0;
  1320. if (end_block_idx > mempool->memblocks_max) {
  1321. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1322. goto exit;
  1323. }
  1324. for (i = start_block_idx; i < end_block_idx; i++) {
  1325. u32 j;
  1326. u32 is_last = ((end_block_idx - 1) == i);
  1327. struct vxge_hw_mempool_dma *dma_object =
  1328. mempool->memblocks_dma_arr + i;
  1329. void *the_memblock;
  1330. /* allocate memblock's private part. Each DMA memblock
  1331. * has a space allocated for item's private usage upon
  1332. * mempool's user request. Each time mempool grows, it will
  1333. * allocate new memblock and its private part at once.
  1334. * This helps to minimize memory usage a lot. */
  1335. mempool->memblocks_priv_arr[i] =
  1336. vmalloc(mempool->items_priv_size * n_items);
  1337. if (mempool->memblocks_priv_arr[i] == NULL) {
  1338. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1339. goto exit;
  1340. }
  1341. memset(mempool->memblocks_priv_arr[i], 0,
  1342. mempool->items_priv_size * n_items);
  1343. /* allocate DMA-capable memblock */
  1344. mempool->memblocks_arr[i] =
  1345. __vxge_hw_blockpool_malloc(mempool->devh,
  1346. mempool->memblock_size, dma_object);
  1347. if (mempool->memblocks_arr[i] == NULL) {
  1348. vfree(mempool->memblocks_priv_arr[i]);
  1349. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1350. goto exit;
  1351. }
  1352. (*num_allocated)++;
  1353. mempool->memblocks_allocated++;
  1354. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1355. the_memblock = mempool->memblocks_arr[i];
  1356. /* fill the items hash array */
  1357. for (j = 0; j < n_items; j++) {
  1358. u32 index = i * n_items + j;
  1359. if (first_time && index >= mempool->items_initial)
  1360. break;
  1361. mempool->items_arr[index] =
  1362. ((char *)the_memblock + j*mempool->item_size);
  1363. /* let caller to do more job on each item */
  1364. if (mempool->item_func_alloc != NULL)
  1365. mempool->item_func_alloc(mempool, i,
  1366. dma_object, index, is_last);
  1367. mempool->items_current = index + 1;
  1368. }
  1369. if (first_time && mempool->items_current ==
  1370. mempool->items_initial)
  1371. break;
  1372. }
  1373. exit:
  1374. return status;
  1375. }
  1376. /*
  1377. * vxge_hw_mempool_create
  1378. * This function will create memory pool object. Pool may grow but will
  1379. * never shrink. Pool consists of number of dynamically allocated blocks
  1380. * with size enough to hold %items_initial number of items. Memory is
  1381. * DMA-able but client must map/unmap before interoperating with the device.
  1382. */
  1383. static struct vxge_hw_mempool*
  1384. __vxge_hw_mempool_create(
  1385. struct __vxge_hw_device *devh,
  1386. u32 memblock_size,
  1387. u32 item_size,
  1388. u32 items_priv_size,
  1389. u32 items_initial,
  1390. u32 items_max,
  1391. struct vxge_hw_mempool_cbs *mp_callback,
  1392. void *userdata)
  1393. {
  1394. enum vxge_hw_status status = VXGE_HW_OK;
  1395. u32 memblocks_to_allocate;
  1396. struct vxge_hw_mempool *mempool = NULL;
  1397. u32 allocated;
  1398. if (memblock_size < item_size) {
  1399. status = VXGE_HW_FAIL;
  1400. goto exit;
  1401. }
  1402. mempool = (struct vxge_hw_mempool *)
  1403. vmalloc(sizeof(struct vxge_hw_mempool));
  1404. if (mempool == NULL) {
  1405. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1406. goto exit;
  1407. }
  1408. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1409. mempool->devh = devh;
  1410. mempool->memblock_size = memblock_size;
  1411. mempool->items_max = items_max;
  1412. mempool->items_initial = items_initial;
  1413. mempool->item_size = item_size;
  1414. mempool->items_priv_size = items_priv_size;
  1415. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1416. mempool->userdata = userdata;
  1417. mempool->memblocks_allocated = 0;
  1418. mempool->items_per_memblock = memblock_size / item_size;
  1419. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1420. mempool->items_per_memblock;
  1421. /* allocate array of memblocks */
  1422. mempool->memblocks_arr =
  1423. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1424. if (mempool->memblocks_arr == NULL) {
  1425. __vxge_hw_mempool_destroy(mempool);
  1426. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1427. mempool = NULL;
  1428. goto exit;
  1429. }
  1430. memset(mempool->memblocks_arr, 0,
  1431. sizeof(void *) * mempool->memblocks_max);
  1432. /* allocate array of private parts of items per memblocks */
  1433. mempool->memblocks_priv_arr =
  1434. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1435. if (mempool->memblocks_priv_arr == NULL) {
  1436. __vxge_hw_mempool_destroy(mempool);
  1437. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1438. mempool = NULL;
  1439. goto exit;
  1440. }
  1441. memset(mempool->memblocks_priv_arr, 0,
  1442. sizeof(void *) * mempool->memblocks_max);
  1443. /* allocate array of memblocks DMA objects */
  1444. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1445. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1446. mempool->memblocks_max);
  1447. if (mempool->memblocks_dma_arr == NULL) {
  1448. __vxge_hw_mempool_destroy(mempool);
  1449. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1450. mempool = NULL;
  1451. goto exit;
  1452. }
  1453. memset(mempool->memblocks_dma_arr, 0,
  1454. sizeof(struct vxge_hw_mempool_dma) *
  1455. mempool->memblocks_max);
  1456. /* allocate hash array of items */
  1457. mempool->items_arr =
  1458. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1459. if (mempool->items_arr == NULL) {
  1460. __vxge_hw_mempool_destroy(mempool);
  1461. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1462. mempool = NULL;
  1463. goto exit;
  1464. }
  1465. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1466. /* calculate initial number of memblocks */
  1467. memblocks_to_allocate = (mempool->items_initial +
  1468. mempool->items_per_memblock - 1) /
  1469. mempool->items_per_memblock;
  1470. /* pre-allocate the mempool */
  1471. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1472. &allocated);
  1473. if (status != VXGE_HW_OK) {
  1474. __vxge_hw_mempool_destroy(mempool);
  1475. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1476. mempool = NULL;
  1477. goto exit;
  1478. }
  1479. exit:
  1480. return mempool;
  1481. }
  1482. /*
  1483. * vxge_hw_mempool_destroy
  1484. */
  1485. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1486. {
  1487. u32 i, j;
  1488. struct __vxge_hw_device *devh = mempool->devh;
  1489. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1490. struct vxge_hw_mempool_dma *dma_object;
  1491. vxge_assert(mempool->memblocks_arr[i]);
  1492. vxge_assert(mempool->memblocks_dma_arr + i);
  1493. dma_object = mempool->memblocks_dma_arr + i;
  1494. for (j = 0; j < mempool->items_per_memblock; j++) {
  1495. u32 index = i * mempool->items_per_memblock + j;
  1496. /* to skip last partially filled(if any) memblock */
  1497. if (index >= mempool->items_current)
  1498. break;
  1499. }
  1500. vfree(mempool->memblocks_priv_arr[i]);
  1501. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1502. mempool->memblock_size, dma_object);
  1503. }
  1504. vfree(mempool->items_arr);
  1505. vfree(mempool->memblocks_dma_arr);
  1506. vfree(mempool->memblocks_priv_arr);
  1507. vfree(mempool->memblocks_arr);
  1508. vfree(mempool);
  1509. }
  1510. /*
  1511. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1512. * Check the fifo configuration
  1513. */
  1514. enum vxge_hw_status
  1515. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1516. {
  1517. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1518. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1519. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1520. return VXGE_HW_OK;
  1521. }
  1522. /*
  1523. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1524. * Check the vpath configuration
  1525. */
  1526. static enum vxge_hw_status
  1527. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1528. {
  1529. enum vxge_hw_status status;
  1530. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1531. (vp_config->min_bandwidth >
  1532. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1533. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1534. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1535. if (status != VXGE_HW_OK)
  1536. return status;
  1537. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1538. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1539. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1540. return VXGE_HW_BADCFG_VPATH_MTU;
  1541. if ((vp_config->rpa_strip_vlan_tag !=
  1542. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1543. (vp_config->rpa_strip_vlan_tag !=
  1544. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1545. (vp_config->rpa_strip_vlan_tag !=
  1546. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1547. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1548. return VXGE_HW_OK;
  1549. }
  1550. /*
  1551. * __vxge_hw_device_config_check - Check device configuration.
  1552. * Check the device configuration
  1553. */
  1554. enum vxge_hw_status
  1555. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1556. {
  1557. u32 i;
  1558. enum vxge_hw_status status;
  1559. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1560. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1561. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1562. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1563. return VXGE_HW_BADCFG_INTR_MODE;
  1564. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1565. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1566. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1567. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1568. status = __vxge_hw_device_vpath_config_check(
  1569. &new_config->vp_config[i]);
  1570. if (status != VXGE_HW_OK)
  1571. return status;
  1572. }
  1573. return VXGE_HW_OK;
  1574. }
  1575. /*
  1576. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1577. * Initialize Titan device config with default values.
  1578. */
  1579. enum vxge_hw_status __devinit
  1580. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1581. {
  1582. u32 i;
  1583. device_config->dma_blockpool_initial =
  1584. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1585. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1586. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1587. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1588. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1589. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1590. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1591. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1592. device_config->vp_config[i].vp_id = i;
  1593. device_config->vp_config[i].min_bandwidth =
  1594. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1595. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1596. device_config->vp_config[i].ring.ring_blocks =
  1597. VXGE_HW_DEF_RING_BLOCKS;
  1598. device_config->vp_config[i].ring.buffer_mode =
  1599. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1600. device_config->vp_config[i].ring.scatter_mode =
  1601. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1602. device_config->vp_config[i].ring.rxds_limit =
  1603. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1604. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1605. device_config->vp_config[i].fifo.fifo_blocks =
  1606. VXGE_HW_MIN_FIFO_BLOCKS;
  1607. device_config->vp_config[i].fifo.max_frags =
  1608. VXGE_HW_MAX_FIFO_FRAGS;
  1609. device_config->vp_config[i].fifo.memblock_size =
  1610. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1611. device_config->vp_config[i].fifo.alignment_size =
  1612. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1613. device_config->vp_config[i].fifo.intr =
  1614. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1615. device_config->vp_config[i].fifo.no_snoop_bits =
  1616. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1617. device_config->vp_config[i].tti.intr_enable =
  1618. VXGE_HW_TIM_INTR_DEFAULT;
  1619. device_config->vp_config[i].tti.btimer_val =
  1620. VXGE_HW_USE_FLASH_DEFAULT;
  1621. device_config->vp_config[i].tti.timer_ac_en =
  1622. VXGE_HW_USE_FLASH_DEFAULT;
  1623. device_config->vp_config[i].tti.timer_ci_en =
  1624. VXGE_HW_USE_FLASH_DEFAULT;
  1625. device_config->vp_config[i].tti.timer_ri_en =
  1626. VXGE_HW_USE_FLASH_DEFAULT;
  1627. device_config->vp_config[i].tti.rtimer_val =
  1628. VXGE_HW_USE_FLASH_DEFAULT;
  1629. device_config->vp_config[i].tti.util_sel =
  1630. VXGE_HW_USE_FLASH_DEFAULT;
  1631. device_config->vp_config[i].tti.ltimer_val =
  1632. VXGE_HW_USE_FLASH_DEFAULT;
  1633. device_config->vp_config[i].tti.urange_a =
  1634. VXGE_HW_USE_FLASH_DEFAULT;
  1635. device_config->vp_config[i].tti.uec_a =
  1636. VXGE_HW_USE_FLASH_DEFAULT;
  1637. device_config->vp_config[i].tti.urange_b =
  1638. VXGE_HW_USE_FLASH_DEFAULT;
  1639. device_config->vp_config[i].tti.uec_b =
  1640. VXGE_HW_USE_FLASH_DEFAULT;
  1641. device_config->vp_config[i].tti.urange_c =
  1642. VXGE_HW_USE_FLASH_DEFAULT;
  1643. device_config->vp_config[i].tti.uec_c =
  1644. VXGE_HW_USE_FLASH_DEFAULT;
  1645. device_config->vp_config[i].tti.uec_d =
  1646. VXGE_HW_USE_FLASH_DEFAULT;
  1647. device_config->vp_config[i].rti.intr_enable =
  1648. VXGE_HW_TIM_INTR_DEFAULT;
  1649. device_config->vp_config[i].rti.btimer_val =
  1650. VXGE_HW_USE_FLASH_DEFAULT;
  1651. device_config->vp_config[i].rti.timer_ac_en =
  1652. VXGE_HW_USE_FLASH_DEFAULT;
  1653. device_config->vp_config[i].rti.timer_ci_en =
  1654. VXGE_HW_USE_FLASH_DEFAULT;
  1655. device_config->vp_config[i].rti.timer_ri_en =
  1656. VXGE_HW_USE_FLASH_DEFAULT;
  1657. device_config->vp_config[i].rti.rtimer_val =
  1658. VXGE_HW_USE_FLASH_DEFAULT;
  1659. device_config->vp_config[i].rti.util_sel =
  1660. VXGE_HW_USE_FLASH_DEFAULT;
  1661. device_config->vp_config[i].rti.ltimer_val =
  1662. VXGE_HW_USE_FLASH_DEFAULT;
  1663. device_config->vp_config[i].rti.urange_a =
  1664. VXGE_HW_USE_FLASH_DEFAULT;
  1665. device_config->vp_config[i].rti.uec_a =
  1666. VXGE_HW_USE_FLASH_DEFAULT;
  1667. device_config->vp_config[i].rti.urange_b =
  1668. VXGE_HW_USE_FLASH_DEFAULT;
  1669. device_config->vp_config[i].rti.uec_b =
  1670. VXGE_HW_USE_FLASH_DEFAULT;
  1671. device_config->vp_config[i].rti.urange_c =
  1672. VXGE_HW_USE_FLASH_DEFAULT;
  1673. device_config->vp_config[i].rti.uec_c =
  1674. VXGE_HW_USE_FLASH_DEFAULT;
  1675. device_config->vp_config[i].rti.uec_d =
  1676. VXGE_HW_USE_FLASH_DEFAULT;
  1677. device_config->vp_config[i].mtu =
  1678. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1679. device_config->vp_config[i].rpa_strip_vlan_tag =
  1680. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1681. }
  1682. return VXGE_HW_OK;
  1683. }
  1684. /*
  1685. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1686. * Set the swapper bits appropriately for the lagacy section.
  1687. */
  1688. static enum vxge_hw_status
  1689. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1690. {
  1691. u64 val64;
  1692. enum vxge_hw_status status = VXGE_HW_OK;
  1693. val64 = readq(&legacy_reg->toc_swapper_fb);
  1694. wmb();
  1695. switch (val64) {
  1696. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1697. return status;
  1698. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1699. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1700. &legacy_reg->pifm_rd_swap_en);
  1701. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1702. &legacy_reg->pifm_rd_flip_en);
  1703. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1704. &legacy_reg->pifm_wr_swap_en);
  1705. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1706. &legacy_reg->pifm_wr_flip_en);
  1707. break;
  1708. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1709. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1710. &legacy_reg->pifm_rd_swap_en);
  1711. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1712. &legacy_reg->pifm_wr_swap_en);
  1713. break;
  1714. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1715. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1716. &legacy_reg->pifm_rd_flip_en);
  1717. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1718. &legacy_reg->pifm_wr_flip_en);
  1719. break;
  1720. }
  1721. wmb();
  1722. val64 = readq(&legacy_reg->toc_swapper_fb);
  1723. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1724. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1725. return status;
  1726. }
  1727. /*
  1728. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1729. * Set the swapper bits appropriately for the vpath.
  1730. */
  1731. static enum vxge_hw_status
  1732. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1733. {
  1734. #ifndef __BIG_ENDIAN
  1735. u64 val64;
  1736. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1737. wmb();
  1738. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1739. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1740. wmb();
  1741. #endif
  1742. return VXGE_HW_OK;
  1743. }
  1744. /*
  1745. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1746. * Set the swapper bits appropriately for the vpath.
  1747. */
  1748. static enum vxge_hw_status
  1749. __vxge_hw_kdfc_swapper_set(
  1750. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1751. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1752. {
  1753. u64 val64;
  1754. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1755. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1756. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1757. wmb();
  1758. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1759. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1760. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1761. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1762. wmb();
  1763. }
  1764. return VXGE_HW_OK;
  1765. }
  1766. /*
  1767. * vxge_hw_mgmt_reg_read - Read Titan register.
  1768. */
  1769. enum vxge_hw_status
  1770. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1771. enum vxge_hw_mgmt_reg_type type,
  1772. u32 index, u32 offset, u64 *value)
  1773. {
  1774. enum vxge_hw_status status = VXGE_HW_OK;
  1775. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1776. status = VXGE_HW_ERR_INVALID_DEVICE;
  1777. goto exit;
  1778. }
  1779. switch (type) {
  1780. case vxge_hw_mgmt_reg_type_legacy:
  1781. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1782. status = VXGE_HW_ERR_INVALID_OFFSET;
  1783. break;
  1784. }
  1785. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1786. break;
  1787. case vxge_hw_mgmt_reg_type_toc:
  1788. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1789. status = VXGE_HW_ERR_INVALID_OFFSET;
  1790. break;
  1791. }
  1792. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1793. break;
  1794. case vxge_hw_mgmt_reg_type_common:
  1795. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1796. status = VXGE_HW_ERR_INVALID_OFFSET;
  1797. break;
  1798. }
  1799. *value = readq((void __iomem *)hldev->common_reg + offset);
  1800. break;
  1801. case vxge_hw_mgmt_reg_type_mrpcim:
  1802. if (!(hldev->access_rights &
  1803. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1804. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1805. break;
  1806. }
  1807. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1808. status = VXGE_HW_ERR_INVALID_OFFSET;
  1809. break;
  1810. }
  1811. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1812. break;
  1813. case vxge_hw_mgmt_reg_type_srpcim:
  1814. if (!(hldev->access_rights &
  1815. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1816. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1817. break;
  1818. }
  1819. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1820. status = VXGE_HW_ERR_INVALID_INDEX;
  1821. break;
  1822. }
  1823. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1824. status = VXGE_HW_ERR_INVALID_OFFSET;
  1825. break;
  1826. }
  1827. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1828. offset);
  1829. break;
  1830. case vxge_hw_mgmt_reg_type_vpmgmt:
  1831. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1832. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1833. status = VXGE_HW_ERR_INVALID_INDEX;
  1834. break;
  1835. }
  1836. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1837. status = VXGE_HW_ERR_INVALID_OFFSET;
  1838. break;
  1839. }
  1840. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1841. offset);
  1842. break;
  1843. case vxge_hw_mgmt_reg_type_vpath:
  1844. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1845. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1846. status = VXGE_HW_ERR_INVALID_INDEX;
  1847. break;
  1848. }
  1849. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1850. status = VXGE_HW_ERR_INVALID_INDEX;
  1851. break;
  1852. }
  1853. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1854. status = VXGE_HW_ERR_INVALID_OFFSET;
  1855. break;
  1856. }
  1857. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1858. offset);
  1859. break;
  1860. default:
  1861. status = VXGE_HW_ERR_INVALID_TYPE;
  1862. break;
  1863. }
  1864. exit:
  1865. return status;
  1866. }
  1867. /*
  1868. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1869. */
  1870. enum vxge_hw_status
  1871. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1872. {
  1873. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1874. enum vxge_hw_status status = VXGE_HW_OK;
  1875. int i = 0, j = 0;
  1876. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1877. if (!((vpath_mask) & vxge_mBIT(i)))
  1878. continue;
  1879. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1880. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1881. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1882. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1883. return VXGE_HW_FAIL;
  1884. }
  1885. }
  1886. return status;
  1887. }
  1888. /*
  1889. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1890. */
  1891. enum vxge_hw_status
  1892. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1893. enum vxge_hw_mgmt_reg_type type,
  1894. u32 index, u32 offset, u64 value)
  1895. {
  1896. enum vxge_hw_status status = VXGE_HW_OK;
  1897. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1898. status = VXGE_HW_ERR_INVALID_DEVICE;
  1899. goto exit;
  1900. }
  1901. switch (type) {
  1902. case vxge_hw_mgmt_reg_type_legacy:
  1903. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1904. status = VXGE_HW_ERR_INVALID_OFFSET;
  1905. break;
  1906. }
  1907. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1908. break;
  1909. case vxge_hw_mgmt_reg_type_toc:
  1910. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1911. status = VXGE_HW_ERR_INVALID_OFFSET;
  1912. break;
  1913. }
  1914. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1915. break;
  1916. case vxge_hw_mgmt_reg_type_common:
  1917. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1918. status = VXGE_HW_ERR_INVALID_OFFSET;
  1919. break;
  1920. }
  1921. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1922. break;
  1923. case vxge_hw_mgmt_reg_type_mrpcim:
  1924. if (!(hldev->access_rights &
  1925. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1926. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1927. break;
  1928. }
  1929. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1930. status = VXGE_HW_ERR_INVALID_OFFSET;
  1931. break;
  1932. }
  1933. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1934. break;
  1935. case vxge_hw_mgmt_reg_type_srpcim:
  1936. if (!(hldev->access_rights &
  1937. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1938. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1939. break;
  1940. }
  1941. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1942. status = VXGE_HW_ERR_INVALID_INDEX;
  1943. break;
  1944. }
  1945. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1946. status = VXGE_HW_ERR_INVALID_OFFSET;
  1947. break;
  1948. }
  1949. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1950. offset);
  1951. break;
  1952. case vxge_hw_mgmt_reg_type_vpmgmt:
  1953. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1954. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1955. status = VXGE_HW_ERR_INVALID_INDEX;
  1956. break;
  1957. }
  1958. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1959. status = VXGE_HW_ERR_INVALID_OFFSET;
  1960. break;
  1961. }
  1962. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1963. offset);
  1964. break;
  1965. case vxge_hw_mgmt_reg_type_vpath:
  1966. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1967. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1968. status = VXGE_HW_ERR_INVALID_INDEX;
  1969. break;
  1970. }
  1971. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1972. status = VXGE_HW_ERR_INVALID_OFFSET;
  1973. break;
  1974. }
  1975. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1976. offset);
  1977. break;
  1978. default:
  1979. status = VXGE_HW_ERR_INVALID_TYPE;
  1980. break;
  1981. }
  1982. exit:
  1983. return status;
  1984. }
  1985. /*
  1986. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1987. * list callback
  1988. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1989. * pool for TxD list
  1990. */
  1991. static void
  1992. __vxge_hw_fifo_mempool_item_alloc(
  1993. struct vxge_hw_mempool *mempoolh,
  1994. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1995. u32 index, u32 is_last)
  1996. {
  1997. u32 memblock_item_idx;
  1998. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1999. struct vxge_hw_fifo_txd *txdp =
  2000. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2001. struct __vxge_hw_fifo *fifo =
  2002. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2003. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2004. vxge_assert(txdp);
  2005. txdp->host_control = (u64) (size_t)
  2006. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2007. &memblock_item_idx);
  2008. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2009. vxge_assert(txdl_priv);
  2010. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2011. /* pre-format HW's TxDL's private */
  2012. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2013. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2014. txdl_priv->dma_handle = dma_object->handle;
  2015. txdl_priv->memblock = memblock;
  2016. txdl_priv->first_txdp = txdp;
  2017. txdl_priv->next_txdl_priv = NULL;
  2018. txdl_priv->alloc_frags = 0;
  2019. }
  2020. /*
  2021. * __vxge_hw_fifo_create - Create a FIFO
  2022. * This function creates FIFO and initializes it.
  2023. */
  2024. enum vxge_hw_status
  2025. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2026. struct vxge_hw_fifo_attr *attr)
  2027. {
  2028. enum vxge_hw_status status = VXGE_HW_OK;
  2029. struct __vxge_hw_fifo *fifo;
  2030. struct vxge_hw_fifo_config *config;
  2031. u32 txdl_size, txdl_per_memblock;
  2032. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2033. struct __vxge_hw_virtualpath *vpath;
  2034. if ((vp == NULL) || (attr == NULL)) {
  2035. status = VXGE_HW_ERR_INVALID_HANDLE;
  2036. goto exit;
  2037. }
  2038. vpath = vp->vpath;
  2039. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2040. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2041. txdl_per_memblock = config->memblock_size / txdl_size;
  2042. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2043. VXGE_HW_CHANNEL_TYPE_FIFO,
  2044. config->fifo_blocks * txdl_per_memblock,
  2045. attr->per_txdl_space, attr->userdata);
  2046. if (fifo == NULL) {
  2047. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2048. goto exit;
  2049. }
  2050. vpath->fifoh = fifo;
  2051. fifo->nofl_db = vpath->nofl_db;
  2052. fifo->vp_id = vpath->vp_id;
  2053. fifo->vp_reg = vpath->vp_reg;
  2054. fifo->stats = &vpath->sw_stats->fifo_stats;
  2055. fifo->config = config;
  2056. /* apply "interrupts per txdl" attribute */
  2057. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2058. if (fifo->config->intr)
  2059. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2060. fifo->no_snoop_bits = config->no_snoop_bits;
  2061. /*
  2062. * FIFO memory management strategy:
  2063. *
  2064. * TxDL split into three independent parts:
  2065. * - set of TxD's
  2066. * - TxD HW private part
  2067. * - driver private part
  2068. *
  2069. * Adaptative memory allocation used. i.e. Memory allocated on
  2070. * demand with the size which will fit into one memory block.
  2071. * One memory block may contain more than one TxDL.
  2072. *
  2073. * During "reserve" operations more memory can be allocated on demand
  2074. * for example due to FIFO full condition.
  2075. *
  2076. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2077. * routine which will essentially stop the channel and free resources.
  2078. */
  2079. /* TxDL common private size == TxDL private + driver private */
  2080. fifo->priv_size =
  2081. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2082. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2083. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2084. fifo->per_txdl_space = attr->per_txdl_space;
  2085. /* recompute txdl size to be cacheline aligned */
  2086. fifo->txdl_size = txdl_size;
  2087. fifo->txdl_per_memblock = txdl_per_memblock;
  2088. fifo->txdl_term = attr->txdl_term;
  2089. fifo->callback = attr->callback;
  2090. if (fifo->txdl_per_memblock == 0) {
  2091. __vxge_hw_fifo_delete(vp);
  2092. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2093. goto exit;
  2094. }
  2095. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2096. fifo->mempool =
  2097. __vxge_hw_mempool_create(vpath->hldev,
  2098. fifo->config->memblock_size,
  2099. fifo->txdl_size,
  2100. fifo->priv_size,
  2101. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2102. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2103. &fifo_mp_callback,
  2104. fifo);
  2105. if (fifo->mempool == NULL) {
  2106. __vxge_hw_fifo_delete(vp);
  2107. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2108. goto exit;
  2109. }
  2110. status = __vxge_hw_channel_initialize(&fifo->channel);
  2111. if (status != VXGE_HW_OK) {
  2112. __vxge_hw_fifo_delete(vp);
  2113. goto exit;
  2114. }
  2115. vxge_assert(fifo->channel.reserve_ptr);
  2116. exit:
  2117. return status;
  2118. }
  2119. /*
  2120. * __vxge_hw_fifo_abort - Returns the TxD
  2121. * This function terminates the TxDs of fifo
  2122. */
  2123. static enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2124. {
  2125. void *txdlh;
  2126. for (;;) {
  2127. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2128. if (txdlh == NULL)
  2129. break;
  2130. vxge_hw_channel_dtr_complete(&fifo->channel);
  2131. if (fifo->txdl_term) {
  2132. fifo->txdl_term(txdlh,
  2133. VXGE_HW_TXDL_STATE_POSTED,
  2134. fifo->channel.userdata);
  2135. }
  2136. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2137. }
  2138. return VXGE_HW_OK;
  2139. }
  2140. /*
  2141. * __vxge_hw_fifo_reset - Resets the fifo
  2142. * This function resets the fifo during vpath reset operation
  2143. */
  2144. static enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2145. {
  2146. enum vxge_hw_status status = VXGE_HW_OK;
  2147. __vxge_hw_fifo_abort(fifo);
  2148. status = __vxge_hw_channel_reset(&fifo->channel);
  2149. return status;
  2150. }
  2151. /*
  2152. * __vxge_hw_fifo_delete - Removes the FIFO
  2153. * This function freeup the memory pool and removes the FIFO
  2154. */
  2155. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2156. {
  2157. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2158. __vxge_hw_fifo_abort(fifo);
  2159. if (fifo->mempool)
  2160. __vxge_hw_mempool_destroy(fifo->mempool);
  2161. vp->vpath->fifoh = NULL;
  2162. __vxge_hw_channel_free(&fifo->channel);
  2163. return VXGE_HW_OK;
  2164. }
  2165. /*
  2166. * __vxge_hw_vpath_pci_read - Read the content of given address
  2167. * in pci config space.
  2168. * Read from the vpath pci config space.
  2169. */
  2170. static enum vxge_hw_status
  2171. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2172. u32 phy_func_0, u32 offset, u32 *val)
  2173. {
  2174. u64 val64;
  2175. enum vxge_hw_status status = VXGE_HW_OK;
  2176. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2177. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2178. if (phy_func_0)
  2179. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2180. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2181. wmb();
  2182. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2183. &vp_reg->pci_config_access_cfg2);
  2184. wmb();
  2185. status = __vxge_hw_device_register_poll(
  2186. &vp_reg->pci_config_access_cfg2,
  2187. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2188. if (status != VXGE_HW_OK)
  2189. goto exit;
  2190. val64 = readq(&vp_reg->pci_config_access_status);
  2191. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2192. status = VXGE_HW_FAIL;
  2193. *val = 0;
  2194. } else
  2195. *val = (u32)vxge_bVALn(val64, 32, 32);
  2196. exit:
  2197. return status;
  2198. }
  2199. /*
  2200. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2201. * Returns the function number of the vpath.
  2202. */
  2203. static u32
  2204. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2205. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2206. {
  2207. u64 val64;
  2208. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2209. return
  2210. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2211. }
  2212. /*
  2213. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2214. */
  2215. static inline void
  2216. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2217. u64 dta_struct_sel)
  2218. {
  2219. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2220. wmb();
  2221. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2222. writeq(0, &vpath_reg->rts_access_steer_data1);
  2223. wmb();
  2224. }
  2225. /*
  2226. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2227. * part number and product description.
  2228. */
  2229. static enum vxge_hw_status
  2230. __vxge_hw_vpath_card_info_get(
  2231. u32 vp_id,
  2232. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2233. struct vxge_hw_device_hw_info *hw_info)
  2234. {
  2235. u32 i, j;
  2236. u64 val64;
  2237. u64 data1 = 0ULL;
  2238. u64 data2 = 0ULL;
  2239. enum vxge_hw_status status = VXGE_HW_OK;
  2240. u8 *serial_number = hw_info->serial_number;
  2241. u8 *part_number = hw_info->part_number;
  2242. u8 *product_desc = hw_info->product_desc;
  2243. __vxge_hw_read_rts_ds(vpath_reg,
  2244. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2245. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2246. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2247. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2248. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2249. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2250. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2251. status = __vxge_hw_pio_mem_write64(val64,
  2252. &vpath_reg->rts_access_steer_ctrl,
  2253. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2254. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2255. if (status != VXGE_HW_OK)
  2256. return status;
  2257. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2258. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2259. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2260. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2261. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2262. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2263. status = VXGE_HW_OK;
  2264. } else
  2265. *serial_number = 0;
  2266. __vxge_hw_read_rts_ds(vpath_reg,
  2267. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2268. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2269. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2270. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2271. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2272. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2273. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2274. status = __vxge_hw_pio_mem_write64(val64,
  2275. &vpath_reg->rts_access_steer_ctrl,
  2276. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2277. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2278. if (status != VXGE_HW_OK)
  2279. return status;
  2280. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2281. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2282. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2283. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2284. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2285. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2286. status = VXGE_HW_OK;
  2287. } else
  2288. *part_number = 0;
  2289. j = 0;
  2290. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2291. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2292. __vxge_hw_read_rts_ds(vpath_reg, i);
  2293. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2294. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2295. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2296. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2297. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2298. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2299. status = __vxge_hw_pio_mem_write64(val64,
  2300. &vpath_reg->rts_access_steer_ctrl,
  2301. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2302. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2303. if (status != VXGE_HW_OK)
  2304. return status;
  2305. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2306. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2307. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2308. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2309. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2310. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2311. status = VXGE_HW_OK;
  2312. } else
  2313. *product_desc = 0;
  2314. }
  2315. return status;
  2316. }
  2317. /*
  2318. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2319. * Returns FW Version
  2320. */
  2321. static enum vxge_hw_status
  2322. __vxge_hw_vpath_fw_ver_get(
  2323. u32 vp_id,
  2324. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2325. struct vxge_hw_device_hw_info *hw_info)
  2326. {
  2327. u64 val64;
  2328. u64 data1 = 0ULL;
  2329. u64 data2 = 0ULL;
  2330. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2331. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2332. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2333. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2334. enum vxge_hw_status status = VXGE_HW_OK;
  2335. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2336. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2337. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2338. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2339. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2340. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2341. status = __vxge_hw_pio_mem_write64(val64,
  2342. &vpath_reg->rts_access_steer_ctrl,
  2343. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2344. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2345. if (status != VXGE_HW_OK)
  2346. goto exit;
  2347. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2348. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2349. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2350. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2351. fw_date->day =
  2352. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2353. data1);
  2354. fw_date->month =
  2355. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2356. data1);
  2357. fw_date->year =
  2358. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2359. data1);
  2360. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2361. fw_date->month, fw_date->day, fw_date->year);
  2362. fw_version->major =
  2363. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2364. fw_version->minor =
  2365. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2366. fw_version->build =
  2367. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2368. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2369. fw_version->major, fw_version->minor, fw_version->build);
  2370. flash_date->day =
  2371. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2372. flash_date->month =
  2373. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2374. flash_date->year =
  2375. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2376. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2377. "%2.2d/%2.2d/%4.4d",
  2378. flash_date->month, flash_date->day, flash_date->year);
  2379. flash_version->major =
  2380. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2381. flash_version->minor =
  2382. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2383. flash_version->build =
  2384. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2385. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2386. flash_version->major, flash_version->minor,
  2387. flash_version->build);
  2388. status = VXGE_HW_OK;
  2389. } else
  2390. status = VXGE_HW_FAIL;
  2391. exit:
  2392. return status;
  2393. }
  2394. /*
  2395. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2396. * Returns pci function mode
  2397. */
  2398. static u64
  2399. __vxge_hw_vpath_pci_func_mode_get(
  2400. u32 vp_id,
  2401. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2402. {
  2403. u64 val64;
  2404. u64 data1 = 0ULL;
  2405. enum vxge_hw_status status = VXGE_HW_OK;
  2406. __vxge_hw_read_rts_ds(vpath_reg,
  2407. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2408. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2409. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2410. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2411. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2412. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2413. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2414. status = __vxge_hw_pio_mem_write64(val64,
  2415. &vpath_reg->rts_access_steer_ctrl,
  2416. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2417. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2418. if (status != VXGE_HW_OK)
  2419. goto exit;
  2420. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2421. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2422. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2423. status = VXGE_HW_OK;
  2424. } else {
  2425. data1 = 0;
  2426. status = VXGE_HW_FAIL;
  2427. }
  2428. exit:
  2429. return data1;
  2430. }
  2431. /**
  2432. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2433. * @hldev: HW device.
  2434. * @on_off: TRUE if flickering to be on, FALSE to be off
  2435. *
  2436. * Flicker the link LED.
  2437. */
  2438. enum vxge_hw_status
  2439. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2440. u64 on_off)
  2441. {
  2442. u64 val64;
  2443. enum vxge_hw_status status = VXGE_HW_OK;
  2444. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2445. if (hldev == NULL) {
  2446. status = VXGE_HW_ERR_INVALID_DEVICE;
  2447. goto exit;
  2448. }
  2449. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2450. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2451. wmb();
  2452. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2453. writeq(0, &vp_reg->rts_access_steer_data1);
  2454. wmb();
  2455. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2456. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2457. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2458. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2459. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2460. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2461. status = __vxge_hw_pio_mem_write64(val64,
  2462. &vp_reg->rts_access_steer_ctrl,
  2463. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2464. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2465. exit:
  2466. return status;
  2467. }
  2468. /*
  2469. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2470. */
  2471. enum vxge_hw_status
  2472. __vxge_hw_vpath_rts_table_get(
  2473. struct __vxge_hw_vpath_handle *vp,
  2474. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2475. {
  2476. u64 val64;
  2477. struct __vxge_hw_virtualpath *vpath;
  2478. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2479. enum vxge_hw_status status = VXGE_HW_OK;
  2480. if (vp == NULL) {
  2481. status = VXGE_HW_ERR_INVALID_HANDLE;
  2482. goto exit;
  2483. }
  2484. vpath = vp->vpath;
  2485. vp_reg = vpath->vp_reg;
  2486. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2487. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2488. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2489. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2490. if ((rts_table ==
  2491. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2492. (rts_table ==
  2493. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2494. (rts_table ==
  2495. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2496. (rts_table ==
  2497. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2498. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2499. }
  2500. status = __vxge_hw_pio_mem_write64(val64,
  2501. &vp_reg->rts_access_steer_ctrl,
  2502. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2503. vpath->hldev->config.device_poll_millis);
  2504. if (status != VXGE_HW_OK)
  2505. goto exit;
  2506. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2507. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2508. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2509. if ((rts_table ==
  2510. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2511. (rts_table ==
  2512. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2513. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2514. }
  2515. status = VXGE_HW_OK;
  2516. } else
  2517. status = VXGE_HW_FAIL;
  2518. exit:
  2519. return status;
  2520. }
  2521. /*
  2522. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2523. */
  2524. enum vxge_hw_status
  2525. __vxge_hw_vpath_rts_table_set(
  2526. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2527. u32 offset, u64 data1, u64 data2)
  2528. {
  2529. u64 val64;
  2530. struct __vxge_hw_virtualpath *vpath;
  2531. enum vxge_hw_status status = VXGE_HW_OK;
  2532. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2533. if (vp == NULL) {
  2534. status = VXGE_HW_ERR_INVALID_HANDLE;
  2535. goto exit;
  2536. }
  2537. vpath = vp->vpath;
  2538. vp_reg = vpath->vp_reg;
  2539. writeq(data1, &vp_reg->rts_access_steer_data0);
  2540. wmb();
  2541. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2542. (rts_table ==
  2543. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2544. writeq(data2, &vp_reg->rts_access_steer_data1);
  2545. wmb();
  2546. }
  2547. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2548. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2549. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2550. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2551. status = __vxge_hw_pio_mem_write64(val64,
  2552. &vp_reg->rts_access_steer_ctrl,
  2553. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2554. vpath->hldev->config.device_poll_millis);
  2555. if (status != VXGE_HW_OK)
  2556. goto exit;
  2557. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2558. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2559. status = VXGE_HW_OK;
  2560. else
  2561. status = VXGE_HW_FAIL;
  2562. exit:
  2563. return status;
  2564. }
  2565. /*
  2566. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2567. * from MAC address table.
  2568. */
  2569. static enum vxge_hw_status
  2570. __vxge_hw_vpath_addr_get(
  2571. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2572. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2573. {
  2574. u32 i;
  2575. u64 val64;
  2576. u64 data1 = 0ULL;
  2577. u64 data2 = 0ULL;
  2578. enum vxge_hw_status status = VXGE_HW_OK;
  2579. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2580. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2581. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2582. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2583. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2584. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2585. status = __vxge_hw_pio_mem_write64(val64,
  2586. &vpath_reg->rts_access_steer_ctrl,
  2587. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2588. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2589. if (status != VXGE_HW_OK)
  2590. goto exit;
  2591. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2592. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2593. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2594. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2595. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2596. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2597. data2);
  2598. for (i = ETH_ALEN; i > 0; i--) {
  2599. macaddr[i-1] = (u8)(data1 & 0xFF);
  2600. data1 >>= 8;
  2601. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2602. data2 >>= 8;
  2603. }
  2604. status = VXGE_HW_OK;
  2605. } else
  2606. status = VXGE_HW_FAIL;
  2607. exit:
  2608. return status;
  2609. }
  2610. /*
  2611. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2612. */
  2613. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2614. struct __vxge_hw_vpath_handle *vp,
  2615. enum vxge_hw_rth_algoritms algorithm,
  2616. struct vxge_hw_rth_hash_types *hash_type,
  2617. u16 bucket_size)
  2618. {
  2619. u64 data0, data1;
  2620. enum vxge_hw_status status = VXGE_HW_OK;
  2621. if (vp == NULL) {
  2622. status = VXGE_HW_ERR_INVALID_HANDLE;
  2623. goto exit;
  2624. }
  2625. status = __vxge_hw_vpath_rts_table_get(vp,
  2626. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2627. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2628. 0, &data0, &data1);
  2629. if (status != VXGE_HW_OK)
  2630. goto exit;
  2631. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2632. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2633. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2634. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2635. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2636. if (hash_type->hash_type_tcpipv4_en)
  2637. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2638. if (hash_type->hash_type_ipv4_en)
  2639. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2640. if (hash_type->hash_type_tcpipv6_en)
  2641. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2642. if (hash_type->hash_type_ipv6_en)
  2643. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2644. if (hash_type->hash_type_tcpipv6ex_en)
  2645. data0 |=
  2646. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2647. if (hash_type->hash_type_ipv6ex_en)
  2648. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2649. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2650. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2651. else
  2652. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2653. status = __vxge_hw_vpath_rts_table_set(vp,
  2654. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2655. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2656. 0, data0, 0);
  2657. exit:
  2658. return status;
  2659. }
  2660. static void
  2661. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2662. u16 flag, u8 *itable)
  2663. {
  2664. switch (flag) {
  2665. case 1:
  2666. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2667. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2668. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2669. itable[j]);
  2670. case 2:
  2671. *data0 |=
  2672. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2673. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2674. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2675. itable[j]);
  2676. case 3:
  2677. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2678. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2679. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2680. itable[j]);
  2681. case 4:
  2682. *data1 |=
  2683. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2684. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2685. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2686. itable[j]);
  2687. default:
  2688. return;
  2689. }
  2690. }
  2691. /*
  2692. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2693. */
  2694. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2695. struct __vxge_hw_vpath_handle **vpath_handles,
  2696. u32 vpath_count,
  2697. u8 *mtable,
  2698. u8 *itable,
  2699. u32 itable_size)
  2700. {
  2701. u32 i, j, action, rts_table;
  2702. u64 data0;
  2703. u64 data1;
  2704. u32 max_entries;
  2705. enum vxge_hw_status status = VXGE_HW_OK;
  2706. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2707. if (vp == NULL) {
  2708. status = VXGE_HW_ERR_INVALID_HANDLE;
  2709. goto exit;
  2710. }
  2711. max_entries = (((u32)1) << itable_size);
  2712. if (vp->vpath->hldev->config.rth_it_type
  2713. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2714. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2715. rts_table =
  2716. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2717. for (j = 0; j < max_entries; j++) {
  2718. data1 = 0;
  2719. data0 =
  2720. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2721. itable[j]);
  2722. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2723. action, rts_table, j, data0, data1);
  2724. if (status != VXGE_HW_OK)
  2725. goto exit;
  2726. }
  2727. for (j = 0; j < max_entries; j++) {
  2728. data1 = 0;
  2729. data0 =
  2730. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2731. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2732. itable[j]);
  2733. status = __vxge_hw_vpath_rts_table_set(
  2734. vpath_handles[mtable[itable[j]]], action,
  2735. rts_table, j, data0, data1);
  2736. if (status != VXGE_HW_OK)
  2737. goto exit;
  2738. }
  2739. } else {
  2740. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2741. rts_table =
  2742. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2743. for (i = 0; i < vpath_count; i++) {
  2744. for (j = 0; j < max_entries;) {
  2745. data0 = 0;
  2746. data1 = 0;
  2747. while (j < max_entries) {
  2748. if (mtable[itable[j]] != i) {
  2749. j++;
  2750. continue;
  2751. }
  2752. vxge_hw_rts_rth_data0_data1_get(j,
  2753. &data0, &data1, 1, itable);
  2754. j++;
  2755. break;
  2756. }
  2757. while (j < max_entries) {
  2758. if (mtable[itable[j]] != i) {
  2759. j++;
  2760. continue;
  2761. }
  2762. vxge_hw_rts_rth_data0_data1_get(j,
  2763. &data0, &data1, 2, itable);
  2764. j++;
  2765. break;
  2766. }
  2767. while (j < max_entries) {
  2768. if (mtable[itable[j]] != i) {
  2769. j++;
  2770. continue;
  2771. }
  2772. vxge_hw_rts_rth_data0_data1_get(j,
  2773. &data0, &data1, 3, itable);
  2774. j++;
  2775. break;
  2776. }
  2777. while (j < max_entries) {
  2778. if (mtable[itable[j]] != i) {
  2779. j++;
  2780. continue;
  2781. }
  2782. vxge_hw_rts_rth_data0_data1_get(j,
  2783. &data0, &data1, 4, itable);
  2784. j++;
  2785. break;
  2786. }
  2787. if (data0 != 0) {
  2788. status = __vxge_hw_vpath_rts_table_set(
  2789. vpath_handles[i],
  2790. action, rts_table,
  2791. 0, data0, data1);
  2792. if (status != VXGE_HW_OK)
  2793. goto exit;
  2794. }
  2795. }
  2796. }
  2797. }
  2798. exit:
  2799. return status;
  2800. }
  2801. /**
  2802. * vxge_hw_vpath_check_leak - Check for memory leak
  2803. * @ringh: Handle to the ring object used for receive
  2804. *
  2805. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2806. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2807. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2808. *
  2809. */
  2810. enum vxge_hw_status
  2811. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2812. {
  2813. enum vxge_hw_status status = VXGE_HW_OK;
  2814. u64 rxd_new_count, rxd_spat;
  2815. if (ring == NULL)
  2816. return status;
  2817. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2818. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2819. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2820. if (rxd_new_count >= rxd_spat)
  2821. status = VXGE_HW_FAIL;
  2822. return status;
  2823. }
  2824. /*
  2825. * __vxge_hw_vpath_mgmt_read
  2826. * This routine reads the vpath_mgmt registers
  2827. */
  2828. static enum vxge_hw_status
  2829. __vxge_hw_vpath_mgmt_read(
  2830. struct __vxge_hw_device *hldev,
  2831. struct __vxge_hw_virtualpath *vpath)
  2832. {
  2833. u32 i, mtu = 0, max_pyld = 0;
  2834. u64 val64;
  2835. enum vxge_hw_status status = VXGE_HW_OK;
  2836. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2837. val64 = readq(&vpath->vpmgmt_reg->
  2838. rxmac_cfg0_port_vpmgmt_clone[i]);
  2839. max_pyld =
  2840. (u32)
  2841. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2842. (val64);
  2843. if (mtu < max_pyld)
  2844. mtu = max_pyld;
  2845. }
  2846. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2847. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2848. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2849. if (val64 & vxge_mBIT(i))
  2850. vpath->vsport_number = i;
  2851. }
  2852. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2853. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2854. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2855. else
  2856. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2857. return status;
  2858. }
  2859. /*
  2860. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2861. * This routine checks the vpath_rst_in_prog register to see if
  2862. * adapter completed the reset process for the vpath
  2863. */
  2864. static enum vxge_hw_status
  2865. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2866. {
  2867. enum vxge_hw_status status;
  2868. status = __vxge_hw_device_register_poll(
  2869. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2870. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2871. 1 << (16 - vpath->vp_id)),
  2872. vpath->hldev->config.device_poll_millis);
  2873. return status;
  2874. }
  2875. /*
  2876. * __vxge_hw_vpath_reset
  2877. * This routine resets the vpath on the device
  2878. */
  2879. static enum vxge_hw_status
  2880. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2881. {
  2882. u64 val64;
  2883. enum vxge_hw_status status = VXGE_HW_OK;
  2884. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2885. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2886. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2887. return status;
  2888. }
  2889. /*
  2890. * __vxge_hw_vpath_sw_reset
  2891. * This routine resets the vpath structures
  2892. */
  2893. static enum vxge_hw_status
  2894. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2895. {
  2896. enum vxge_hw_status status = VXGE_HW_OK;
  2897. struct __vxge_hw_virtualpath *vpath;
  2898. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2899. if (vpath->ringh) {
  2900. status = __vxge_hw_ring_reset(vpath->ringh);
  2901. if (status != VXGE_HW_OK)
  2902. goto exit;
  2903. }
  2904. if (vpath->fifoh)
  2905. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2906. exit:
  2907. return status;
  2908. }
  2909. /*
  2910. * __vxge_hw_vpath_prc_configure
  2911. * This routine configures the prc registers of virtual path using the config
  2912. * passed
  2913. */
  2914. static void
  2915. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2916. {
  2917. u64 val64;
  2918. struct __vxge_hw_virtualpath *vpath;
  2919. struct vxge_hw_vp_config *vp_config;
  2920. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2921. vpath = &hldev->virtual_paths[vp_id];
  2922. vp_reg = vpath->vp_reg;
  2923. vp_config = vpath->vp_config;
  2924. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2925. return;
  2926. val64 = readq(&vp_reg->prc_cfg1);
  2927. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2928. writeq(val64, &vp_reg->prc_cfg1);
  2929. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2930. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2931. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2932. val64 = readq(&vp_reg->prc_cfg7);
  2933. if (vpath->vp_config->ring.scatter_mode !=
  2934. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2935. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2936. switch (vpath->vp_config->ring.scatter_mode) {
  2937. case VXGE_HW_RING_SCATTER_MODE_A:
  2938. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2939. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2940. break;
  2941. case VXGE_HW_RING_SCATTER_MODE_B:
  2942. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2943. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2944. break;
  2945. case VXGE_HW_RING_SCATTER_MODE_C:
  2946. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2947. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2948. break;
  2949. }
  2950. }
  2951. writeq(val64, &vp_reg->prc_cfg7);
  2952. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2953. __vxge_hw_ring_first_block_address_get(
  2954. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2955. val64 = readq(&vp_reg->prc_cfg4);
  2956. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2957. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2958. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2959. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2960. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2961. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2962. else
  2963. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2964. writeq(val64, &vp_reg->prc_cfg4);
  2965. }
  2966. /*
  2967. * __vxge_hw_vpath_kdfc_configure
  2968. * This routine configures the kdfc registers of virtual path using the
  2969. * config passed
  2970. */
  2971. static enum vxge_hw_status
  2972. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2973. {
  2974. u64 val64;
  2975. u64 vpath_stride;
  2976. enum vxge_hw_status status = VXGE_HW_OK;
  2977. struct __vxge_hw_virtualpath *vpath;
  2978. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2979. vpath = &hldev->virtual_paths[vp_id];
  2980. vp_reg = vpath->vp_reg;
  2981. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2982. if (status != VXGE_HW_OK)
  2983. goto exit;
  2984. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2985. vpath->max_kdfc_db =
  2986. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2987. val64+1)/2;
  2988. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2989. vpath->max_nofl_db = vpath->max_kdfc_db;
  2990. if (vpath->max_nofl_db <
  2991. ((vpath->vp_config->fifo.memblock_size /
  2992. (vpath->vp_config->fifo.max_frags *
  2993. sizeof(struct vxge_hw_fifo_txd))) *
  2994. vpath->vp_config->fifo.fifo_blocks)) {
  2995. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2996. }
  2997. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2998. (vpath->max_nofl_db*2)-1);
  2999. }
  3000. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3001. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3002. &vp_reg->kdfc_fifo_trpl_ctrl);
  3003. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3004. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3005. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3006. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3007. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3008. #ifndef __BIG_ENDIAN
  3009. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3010. #endif
  3011. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3012. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3013. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3014. wmb();
  3015. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3016. vpath->nofl_db =
  3017. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3018. (hldev->kdfc + (vp_id *
  3019. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3020. vpath_stride)));
  3021. exit:
  3022. return status;
  3023. }
  3024. /*
  3025. * __vxge_hw_vpath_mac_configure
  3026. * This routine configures the mac of virtual path using the config passed
  3027. */
  3028. static enum vxge_hw_status
  3029. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3030. {
  3031. u64 val64;
  3032. enum vxge_hw_status status = VXGE_HW_OK;
  3033. struct __vxge_hw_virtualpath *vpath;
  3034. struct vxge_hw_vp_config *vp_config;
  3035. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3036. vpath = &hldev->virtual_paths[vp_id];
  3037. vp_reg = vpath->vp_reg;
  3038. vp_config = vpath->vp_config;
  3039. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3040. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3041. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3042. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3043. if (vp_config->rpa_strip_vlan_tag !=
  3044. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3045. if (vp_config->rpa_strip_vlan_tag)
  3046. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3047. else
  3048. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3049. }
  3050. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3051. val64 = readq(&vp_reg->rxmac_vcfg0);
  3052. if (vp_config->mtu !=
  3053. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3054. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3055. if ((vp_config->mtu +
  3056. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3057. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3058. vp_config->mtu +
  3059. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3060. else
  3061. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3062. vpath->max_mtu);
  3063. }
  3064. writeq(val64, &vp_reg->rxmac_vcfg0);
  3065. val64 = readq(&vp_reg->rxmac_vcfg1);
  3066. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3067. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3068. if (hldev->config.rth_it_type ==
  3069. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3070. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3071. 0x2) |
  3072. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3073. }
  3074. writeq(val64, &vp_reg->rxmac_vcfg1);
  3075. }
  3076. return status;
  3077. }
  3078. /*
  3079. * __vxge_hw_vpath_tim_configure
  3080. * This routine configures the tim registers of virtual path using the config
  3081. * passed
  3082. */
  3083. static enum vxge_hw_status
  3084. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3085. {
  3086. u64 val64;
  3087. enum vxge_hw_status status = VXGE_HW_OK;
  3088. struct __vxge_hw_virtualpath *vpath;
  3089. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3090. struct vxge_hw_vp_config *config;
  3091. vpath = &hldev->virtual_paths[vp_id];
  3092. vp_reg = vpath->vp_reg;
  3093. config = vpath->vp_config;
  3094. writeq((u64)0, &vp_reg->tim_dest_addr);
  3095. writeq((u64)0, &vp_reg->tim_vpath_map);
  3096. writeq((u64)0, &vp_reg->tim_bitmap);
  3097. writeq((u64)0, &vp_reg->tim_remap);
  3098. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3099. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3100. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3101. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3102. val64 = readq(&vp_reg->tim_pci_cfg);
  3103. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3104. writeq(val64, &vp_reg->tim_pci_cfg);
  3105. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3106. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3107. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3108. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3109. 0x3ffffff);
  3110. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3111. config->tti.btimer_val);
  3112. }
  3113. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3114. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3115. if (config->tti.timer_ac_en)
  3116. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3117. else
  3118. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3119. }
  3120. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3121. if (config->tti.timer_ci_en)
  3122. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3123. else
  3124. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3125. }
  3126. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3127. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3128. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3129. config->tti.urange_a);
  3130. }
  3131. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3132. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3133. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3134. config->tti.urange_b);
  3135. }
  3136. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3137. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3138. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3139. config->tti.urange_c);
  3140. }
  3141. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3142. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3143. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3144. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3145. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3146. config->tti.uec_a);
  3147. }
  3148. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3149. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3150. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3151. config->tti.uec_b);
  3152. }
  3153. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3154. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3155. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3156. config->tti.uec_c);
  3157. }
  3158. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3159. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3160. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3161. config->tti.uec_d);
  3162. }
  3163. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3164. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3165. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3166. if (config->tti.timer_ri_en)
  3167. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3168. else
  3169. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3170. }
  3171. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3172. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3173. 0x3ffffff);
  3174. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3175. config->tti.rtimer_val);
  3176. }
  3177. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3178. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3179. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3180. config->tti.util_sel);
  3181. }
  3182. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3183. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3184. 0x3ffffff);
  3185. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3186. config->tti.ltimer_val);
  3187. }
  3188. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3189. }
  3190. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3191. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3192. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3193. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3194. 0x3ffffff);
  3195. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3196. config->rti.btimer_val);
  3197. }
  3198. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3199. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3200. if (config->rti.timer_ac_en)
  3201. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3202. else
  3203. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3204. }
  3205. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3206. if (config->rti.timer_ci_en)
  3207. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3208. else
  3209. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3210. }
  3211. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3212. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3213. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3214. config->rti.urange_a);
  3215. }
  3216. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3217. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3218. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3219. config->rti.urange_b);
  3220. }
  3221. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3222. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3223. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3224. config->rti.urange_c);
  3225. }
  3226. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3227. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3228. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3229. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3230. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3231. config->rti.uec_a);
  3232. }
  3233. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3234. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3235. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3236. config->rti.uec_b);
  3237. }
  3238. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3239. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3240. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3241. config->rti.uec_c);
  3242. }
  3243. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3244. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3245. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3246. config->rti.uec_d);
  3247. }
  3248. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3249. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3250. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3251. if (config->rti.timer_ri_en)
  3252. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3253. else
  3254. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3255. }
  3256. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3257. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3258. 0x3ffffff);
  3259. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3260. config->rti.rtimer_val);
  3261. }
  3262. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3263. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3264. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3265. config->rti.util_sel);
  3266. }
  3267. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3268. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3269. 0x3ffffff);
  3270. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3271. config->rti.ltimer_val);
  3272. }
  3273. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3274. }
  3275. val64 = 0;
  3276. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3277. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3278. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3279. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3280. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3281. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3282. return status;
  3283. }
  3284. void
  3285. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3286. {
  3287. struct __vxge_hw_virtualpath *vpath;
  3288. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3289. struct vxge_hw_vp_config *config;
  3290. u64 val64;
  3291. vpath = &hldev->virtual_paths[vp_id];
  3292. vp_reg = vpath->vp_reg;
  3293. config = vpath->vp_config;
  3294. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3295. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3296. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3297. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3298. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3299. writeq(val64,
  3300. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3301. }
  3302. }
  3303. }
  3304. /*
  3305. * __vxge_hw_vpath_initialize
  3306. * This routine is the final phase of init which initializes the
  3307. * registers of the vpath using the configuration passed.
  3308. */
  3309. static enum vxge_hw_status
  3310. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3311. {
  3312. u64 val64;
  3313. u32 val32;
  3314. enum vxge_hw_status status = VXGE_HW_OK;
  3315. struct __vxge_hw_virtualpath *vpath;
  3316. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3317. vpath = &hldev->virtual_paths[vp_id];
  3318. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3319. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3320. goto exit;
  3321. }
  3322. vp_reg = vpath->vp_reg;
  3323. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3324. if (status != VXGE_HW_OK)
  3325. goto exit;
  3326. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3327. if (status != VXGE_HW_OK)
  3328. goto exit;
  3329. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3330. if (status != VXGE_HW_OK)
  3331. goto exit;
  3332. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3333. if (status != VXGE_HW_OK)
  3334. goto exit;
  3335. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3336. /* Get MRRS value from device control */
  3337. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3338. if (status == VXGE_HW_OK) {
  3339. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3340. val64 &=
  3341. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3342. val64 |=
  3343. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3344. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3345. }
  3346. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3347. val64 |=
  3348. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3349. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3350. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3351. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3352. exit:
  3353. return status;
  3354. }
  3355. /*
  3356. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3357. * This routine is the initial phase of init which resets the vpath and
  3358. * initializes the software support structures.
  3359. */
  3360. static enum vxge_hw_status
  3361. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3362. struct vxge_hw_vp_config *config)
  3363. {
  3364. struct __vxge_hw_virtualpath *vpath;
  3365. enum vxge_hw_status status = VXGE_HW_OK;
  3366. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3367. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3368. goto exit;
  3369. }
  3370. vpath = &hldev->virtual_paths[vp_id];
  3371. vpath->vp_id = vp_id;
  3372. vpath->vp_open = VXGE_HW_VP_OPEN;
  3373. vpath->hldev = hldev;
  3374. vpath->vp_config = config;
  3375. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3376. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3377. __vxge_hw_vpath_reset(hldev, vp_id);
  3378. status = __vxge_hw_vpath_reset_check(vpath);
  3379. if (status != VXGE_HW_OK) {
  3380. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3381. goto exit;
  3382. }
  3383. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3384. if (status != VXGE_HW_OK) {
  3385. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3386. goto exit;
  3387. }
  3388. INIT_LIST_HEAD(&vpath->vpath_handles);
  3389. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3390. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3391. hldev->tim_int_mask1, vp_id);
  3392. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3393. if (status != VXGE_HW_OK)
  3394. __vxge_hw_vp_terminate(hldev, vp_id);
  3395. exit:
  3396. return status;
  3397. }
  3398. /*
  3399. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3400. * This routine closes all channels it opened and freeup memory
  3401. */
  3402. static void
  3403. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3404. {
  3405. struct __vxge_hw_virtualpath *vpath;
  3406. vpath = &hldev->virtual_paths[vp_id];
  3407. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3408. goto exit;
  3409. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3410. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3411. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3412. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3413. exit:
  3414. return;
  3415. }
  3416. /*
  3417. * vxge_hw_vpath_mtu_set - Set MTU.
  3418. * Set new MTU value. Example, to use jumbo frames:
  3419. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3420. */
  3421. enum vxge_hw_status
  3422. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3423. {
  3424. u64 val64;
  3425. enum vxge_hw_status status = VXGE_HW_OK;
  3426. struct __vxge_hw_virtualpath *vpath;
  3427. if (vp == NULL) {
  3428. status = VXGE_HW_ERR_INVALID_HANDLE;
  3429. goto exit;
  3430. }
  3431. vpath = vp->vpath;
  3432. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3433. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3434. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3435. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3436. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3437. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3438. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3439. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3440. exit:
  3441. return status;
  3442. }
  3443. /*
  3444. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3445. * This function is used to open access to virtual path of an
  3446. * adapter for offload, GRO operations. This function returns
  3447. * synchronously.
  3448. */
  3449. enum vxge_hw_status
  3450. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3451. struct vxge_hw_vpath_attr *attr,
  3452. struct __vxge_hw_vpath_handle **vpath_handle)
  3453. {
  3454. struct __vxge_hw_virtualpath *vpath;
  3455. struct __vxge_hw_vpath_handle *vp;
  3456. enum vxge_hw_status status;
  3457. vpath = &hldev->virtual_paths[attr->vp_id];
  3458. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3459. status = VXGE_HW_ERR_INVALID_STATE;
  3460. goto vpath_open_exit1;
  3461. }
  3462. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3463. &hldev->config.vp_config[attr->vp_id]);
  3464. if (status != VXGE_HW_OK)
  3465. goto vpath_open_exit1;
  3466. vp = (struct __vxge_hw_vpath_handle *)
  3467. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3468. if (vp == NULL) {
  3469. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3470. goto vpath_open_exit2;
  3471. }
  3472. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3473. vp->vpath = vpath;
  3474. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3475. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3476. if (status != VXGE_HW_OK)
  3477. goto vpath_open_exit6;
  3478. }
  3479. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3480. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3481. if (status != VXGE_HW_OK)
  3482. goto vpath_open_exit7;
  3483. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3484. }
  3485. vpath->fifoh->tx_intr_num =
  3486. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3487. VXGE_HW_VPATH_INTR_TX;
  3488. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3489. VXGE_HW_BLOCK_SIZE);
  3490. if (vpath->stats_block == NULL) {
  3491. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3492. goto vpath_open_exit8;
  3493. }
  3494. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3495. stats_block->memblock;
  3496. memset(vpath->hw_stats, 0,
  3497. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3498. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3499. vpath->hw_stats;
  3500. vpath->hw_stats_sav =
  3501. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3502. memset(vpath->hw_stats_sav, 0,
  3503. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3504. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3505. status = vxge_hw_vpath_stats_enable(vp);
  3506. if (status != VXGE_HW_OK)
  3507. goto vpath_open_exit8;
  3508. list_add(&vp->item, &vpath->vpath_handles);
  3509. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3510. *vpath_handle = vp;
  3511. attr->fifo_attr.userdata = vpath->fifoh;
  3512. attr->ring_attr.userdata = vpath->ringh;
  3513. return VXGE_HW_OK;
  3514. vpath_open_exit8:
  3515. if (vpath->ringh != NULL)
  3516. __vxge_hw_ring_delete(vp);
  3517. vpath_open_exit7:
  3518. if (vpath->fifoh != NULL)
  3519. __vxge_hw_fifo_delete(vp);
  3520. vpath_open_exit6:
  3521. vfree(vp);
  3522. vpath_open_exit2:
  3523. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3524. vpath_open_exit1:
  3525. return status;
  3526. }
  3527. /**
  3528. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3529. * (vpath) open
  3530. * @vp: Handle got from previous vpath open
  3531. *
  3532. * This function is used to close access to virtual path opened
  3533. * earlier.
  3534. */
  3535. void
  3536. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3537. {
  3538. struct __vxge_hw_virtualpath *vpath = NULL;
  3539. u64 new_count, val64, val164;
  3540. struct __vxge_hw_ring *ring;
  3541. vpath = vp->vpath;
  3542. ring = vpath->ringh;
  3543. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3544. new_count &= 0x1fff;
  3545. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3546. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3547. &vpath->vp_reg->prc_rxd_doorbell);
  3548. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3549. val164 /= 2;
  3550. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3551. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3552. val64 &= 0x1ff;
  3553. /*
  3554. * Each RxD is of 4 qwords
  3555. */
  3556. new_count -= (val64 + 1);
  3557. val64 = min(val164, new_count) / 4;
  3558. ring->rxds_limit = min(ring->rxds_limit, val64);
  3559. if (ring->rxds_limit < 4)
  3560. ring->rxds_limit = 4;
  3561. }
  3562. /*
  3563. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3564. * This function is used to close access to virtual path opened
  3565. * earlier.
  3566. */
  3567. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3568. {
  3569. struct __vxge_hw_virtualpath *vpath = NULL;
  3570. struct __vxge_hw_device *devh = NULL;
  3571. u32 vp_id = vp->vpath->vp_id;
  3572. u32 is_empty = TRUE;
  3573. enum vxge_hw_status status = VXGE_HW_OK;
  3574. vpath = vp->vpath;
  3575. devh = vpath->hldev;
  3576. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3577. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3578. goto vpath_close_exit;
  3579. }
  3580. list_del(&vp->item);
  3581. if (!list_empty(&vpath->vpath_handles)) {
  3582. list_add(&vp->item, &vpath->vpath_handles);
  3583. is_empty = FALSE;
  3584. }
  3585. if (!is_empty) {
  3586. status = VXGE_HW_FAIL;
  3587. goto vpath_close_exit;
  3588. }
  3589. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3590. if (vpath->ringh != NULL)
  3591. __vxge_hw_ring_delete(vp);
  3592. if (vpath->fifoh != NULL)
  3593. __vxge_hw_fifo_delete(vp);
  3594. if (vpath->stats_block != NULL)
  3595. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3596. vfree(vp);
  3597. __vxge_hw_vp_terminate(devh, vp_id);
  3598. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3599. vpath_close_exit:
  3600. return status;
  3601. }
  3602. /*
  3603. * vxge_hw_vpath_reset - Resets vpath
  3604. * This function is used to request a reset of vpath
  3605. */
  3606. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3607. {
  3608. enum vxge_hw_status status;
  3609. u32 vp_id;
  3610. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3611. vp_id = vpath->vp_id;
  3612. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3613. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3614. goto exit;
  3615. }
  3616. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3617. if (status == VXGE_HW_OK)
  3618. vpath->sw_stats->soft_reset_cnt++;
  3619. exit:
  3620. return status;
  3621. }
  3622. /*
  3623. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3624. * This function poll's for the vpath reset completion and re initializes
  3625. * the vpath.
  3626. */
  3627. enum vxge_hw_status
  3628. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3629. {
  3630. struct __vxge_hw_virtualpath *vpath = NULL;
  3631. enum vxge_hw_status status;
  3632. struct __vxge_hw_device *hldev;
  3633. u32 vp_id;
  3634. vp_id = vp->vpath->vp_id;
  3635. vpath = vp->vpath;
  3636. hldev = vpath->hldev;
  3637. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3638. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3639. goto exit;
  3640. }
  3641. status = __vxge_hw_vpath_reset_check(vpath);
  3642. if (status != VXGE_HW_OK)
  3643. goto exit;
  3644. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3645. if (status != VXGE_HW_OK)
  3646. goto exit;
  3647. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3648. if (status != VXGE_HW_OK)
  3649. goto exit;
  3650. if (vpath->ringh != NULL)
  3651. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3652. memset(vpath->hw_stats, 0,
  3653. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3654. memset(vpath->hw_stats_sav, 0,
  3655. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3656. writeq(vpath->stats_block->dma_addr,
  3657. &vpath->vp_reg->stats_cfg);
  3658. status = vxge_hw_vpath_stats_enable(vp);
  3659. exit:
  3660. return status;
  3661. }
  3662. /*
  3663. * vxge_hw_vpath_enable - Enable vpath.
  3664. * This routine clears the vpath reset thereby enabling a vpath
  3665. * to start forwarding frames and generating interrupts.
  3666. */
  3667. void
  3668. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3669. {
  3670. struct __vxge_hw_device *hldev;
  3671. u64 val64;
  3672. hldev = vp->vpath->hldev;
  3673. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3674. 1 << (16 - vp->vpath->vp_id));
  3675. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3676. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3677. }
  3678. /*
  3679. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3680. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3681. * the adapter to update stats into the host memory
  3682. */
  3683. static enum vxge_hw_status
  3684. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3685. {
  3686. enum vxge_hw_status status = VXGE_HW_OK;
  3687. struct __vxge_hw_virtualpath *vpath;
  3688. vpath = vp->vpath;
  3689. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3690. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3691. goto exit;
  3692. }
  3693. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3694. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3695. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3696. exit:
  3697. return status;
  3698. }
  3699. /*
  3700. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3701. * and offset and perform an operation
  3702. */
  3703. static enum vxge_hw_status
  3704. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3705. u32 operation, u32 offset, u64 *stat)
  3706. {
  3707. u64 val64;
  3708. enum vxge_hw_status status = VXGE_HW_OK;
  3709. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3710. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3711. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3712. goto vpath_stats_access_exit;
  3713. }
  3714. vp_reg = vpath->vp_reg;
  3715. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3716. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3717. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3718. status = __vxge_hw_pio_mem_write64(val64,
  3719. &vp_reg->xmac_stats_access_cmd,
  3720. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3721. vpath->hldev->config.device_poll_millis);
  3722. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3723. *stat = readq(&vp_reg->xmac_stats_access_data);
  3724. else
  3725. *stat = 0;
  3726. vpath_stats_access_exit:
  3727. return status;
  3728. }
  3729. /*
  3730. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3731. */
  3732. static enum vxge_hw_status
  3733. __vxge_hw_vpath_xmac_tx_stats_get(
  3734. struct __vxge_hw_virtualpath *vpath,
  3735. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3736. {
  3737. u64 *val64;
  3738. int i;
  3739. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3740. enum vxge_hw_status status = VXGE_HW_OK;
  3741. val64 = (u64 *) vpath_tx_stats;
  3742. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3743. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3744. goto exit;
  3745. }
  3746. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3747. status = __vxge_hw_vpath_stats_access(vpath,
  3748. VXGE_HW_STATS_OP_READ,
  3749. offset, val64);
  3750. if (status != VXGE_HW_OK)
  3751. goto exit;
  3752. offset++;
  3753. val64++;
  3754. }
  3755. exit:
  3756. return status;
  3757. }
  3758. /*
  3759. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3760. */
  3761. static enum vxge_hw_status
  3762. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3763. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3764. {
  3765. u64 *val64;
  3766. enum vxge_hw_status status = VXGE_HW_OK;
  3767. int i;
  3768. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3769. val64 = (u64 *) vpath_rx_stats;
  3770. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3771. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3772. goto exit;
  3773. }
  3774. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3775. status = __vxge_hw_vpath_stats_access(vpath,
  3776. VXGE_HW_STATS_OP_READ,
  3777. offset >> 3, val64);
  3778. if (status != VXGE_HW_OK)
  3779. goto exit;
  3780. offset += 8;
  3781. val64++;
  3782. }
  3783. exit:
  3784. return status;
  3785. }
  3786. /*
  3787. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3788. */
  3789. static enum vxge_hw_status
  3790. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  3791. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3792. {
  3793. u64 val64;
  3794. enum vxge_hw_status status = VXGE_HW_OK;
  3795. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3796. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3797. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3798. goto exit;
  3799. }
  3800. vp_reg = vpath->vp_reg;
  3801. val64 = readq(&vp_reg->vpath_debug_stats0);
  3802. hw_stats->ini_num_mwr_sent =
  3803. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3804. val64 = readq(&vp_reg->vpath_debug_stats1);
  3805. hw_stats->ini_num_mrd_sent =
  3806. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3807. val64 = readq(&vp_reg->vpath_debug_stats2);
  3808. hw_stats->ini_num_cpl_rcvd =
  3809. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3810. val64 = readq(&vp_reg->vpath_debug_stats3);
  3811. hw_stats->ini_num_mwr_byte_sent =
  3812. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3813. val64 = readq(&vp_reg->vpath_debug_stats4);
  3814. hw_stats->ini_num_cpl_byte_rcvd =
  3815. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3816. val64 = readq(&vp_reg->vpath_debug_stats5);
  3817. hw_stats->wrcrdtarb_xoff =
  3818. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3819. val64 = readq(&vp_reg->vpath_debug_stats6);
  3820. hw_stats->rdcrdtarb_xoff =
  3821. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3822. val64 = readq(&vp_reg->vpath_genstats_count01);
  3823. hw_stats->vpath_genstats_count0 =
  3824. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3825. val64);
  3826. val64 = readq(&vp_reg->vpath_genstats_count01);
  3827. hw_stats->vpath_genstats_count1 =
  3828. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3829. val64);
  3830. val64 = readq(&vp_reg->vpath_genstats_count23);
  3831. hw_stats->vpath_genstats_count2 =
  3832. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3833. val64);
  3834. val64 = readq(&vp_reg->vpath_genstats_count01);
  3835. hw_stats->vpath_genstats_count3 =
  3836. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3837. val64);
  3838. val64 = readq(&vp_reg->vpath_genstats_count4);
  3839. hw_stats->vpath_genstats_count4 =
  3840. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3841. val64);
  3842. val64 = readq(&vp_reg->vpath_genstats_count5);
  3843. hw_stats->vpath_genstats_count5 =
  3844. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3845. val64);
  3846. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3847. if (status != VXGE_HW_OK)
  3848. goto exit;
  3849. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3850. if (status != VXGE_HW_OK)
  3851. goto exit;
  3852. VXGE_HW_VPATH_STATS_PIO_READ(
  3853. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3854. hw_stats->prog_event_vnum0 =
  3855. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3856. hw_stats->prog_event_vnum1 =
  3857. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3858. VXGE_HW_VPATH_STATS_PIO_READ(
  3859. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3860. hw_stats->prog_event_vnum2 =
  3861. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3862. hw_stats->prog_event_vnum3 =
  3863. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3864. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3865. hw_stats->rx_multi_cast_frame_discard =
  3866. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3867. val64 = readq(&vp_reg->rx_frm_transferred);
  3868. hw_stats->rx_frm_transferred =
  3869. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3870. val64 = readq(&vp_reg->rxd_returned);
  3871. hw_stats->rxd_returned =
  3872. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3873. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3874. hw_stats->rx_mpa_len_fail_frms =
  3875. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3876. hw_stats->rx_mpa_mrk_fail_frms =
  3877. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3878. hw_stats->rx_mpa_crc_fail_frms =
  3879. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3880. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3881. hw_stats->rx_permitted_frms =
  3882. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3883. hw_stats->rx_vp_reset_discarded_frms =
  3884. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3885. hw_stats->rx_wol_frms =
  3886. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3887. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3888. hw_stats->tx_vp_reset_discarded_frms =
  3889. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3890. val64);
  3891. exit:
  3892. return status;
  3893. }
  3894. static void vxge_os_dma_malloc_async(struct pci_dev *pdev, void *devh,
  3895. unsigned long size)
  3896. {
  3897. gfp_t flags;
  3898. void *vaddr;
  3899. if (in_interrupt())
  3900. flags = GFP_ATOMIC | GFP_DMA;
  3901. else
  3902. flags = GFP_KERNEL | GFP_DMA;
  3903. vaddr = kmalloc((size), flags);
  3904. vxge_hw_blockpool_block_add(devh, vaddr, size, pdev, pdev);
  3905. }
  3906. static void vxge_os_dma_free(struct pci_dev *pdev, const void *vaddr,
  3907. struct pci_dev **p_dma_acch)
  3908. {
  3909. unsigned long misaligned = *(unsigned long *)p_dma_acch;
  3910. u8 *tmp = (u8 *)vaddr;
  3911. tmp -= misaligned;
  3912. kfree((void *)tmp);
  3913. }
  3914. /*
  3915. * __vxge_hw_blockpool_create - Create block pool
  3916. */
  3917. enum vxge_hw_status
  3918. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3919. struct __vxge_hw_blockpool *blockpool,
  3920. u32 pool_size,
  3921. u32 pool_max)
  3922. {
  3923. u32 i;
  3924. struct __vxge_hw_blockpool_entry *entry = NULL;
  3925. void *memblock;
  3926. dma_addr_t dma_addr;
  3927. struct pci_dev *dma_handle;
  3928. struct pci_dev *acc_handle;
  3929. enum vxge_hw_status status = VXGE_HW_OK;
  3930. if (blockpool == NULL) {
  3931. status = VXGE_HW_FAIL;
  3932. goto blockpool_create_exit;
  3933. }
  3934. blockpool->hldev = hldev;
  3935. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3936. blockpool->pool_size = 0;
  3937. blockpool->pool_max = pool_max;
  3938. blockpool->req_out = 0;
  3939. INIT_LIST_HEAD(&blockpool->free_block_list);
  3940. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3941. for (i = 0; i < pool_size + pool_max; i++) {
  3942. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3943. GFP_KERNEL);
  3944. if (entry == NULL) {
  3945. __vxge_hw_blockpool_destroy(blockpool);
  3946. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3947. goto blockpool_create_exit;
  3948. }
  3949. list_add(&entry->item, &blockpool->free_entry_list);
  3950. }
  3951. for (i = 0; i < pool_size; i++) {
  3952. memblock = vxge_os_dma_malloc(
  3953. hldev->pdev,
  3954. VXGE_HW_BLOCK_SIZE,
  3955. &dma_handle,
  3956. &acc_handle);
  3957. if (memblock == NULL) {
  3958. __vxge_hw_blockpool_destroy(blockpool);
  3959. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3960. goto blockpool_create_exit;
  3961. }
  3962. dma_addr = pci_map_single(hldev->pdev, memblock,
  3963. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3964. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3965. dma_addr))) {
  3966. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3967. __vxge_hw_blockpool_destroy(blockpool);
  3968. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3969. goto blockpool_create_exit;
  3970. }
  3971. if (!list_empty(&blockpool->free_entry_list))
  3972. entry = (struct __vxge_hw_blockpool_entry *)
  3973. list_first_entry(&blockpool->free_entry_list,
  3974. struct __vxge_hw_blockpool_entry,
  3975. item);
  3976. if (entry == NULL)
  3977. entry =
  3978. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3979. GFP_KERNEL);
  3980. if (entry != NULL) {
  3981. list_del(&entry->item);
  3982. entry->length = VXGE_HW_BLOCK_SIZE;
  3983. entry->memblock = memblock;
  3984. entry->dma_addr = dma_addr;
  3985. entry->acc_handle = acc_handle;
  3986. entry->dma_handle = dma_handle;
  3987. list_add(&entry->item,
  3988. &blockpool->free_block_list);
  3989. blockpool->pool_size++;
  3990. } else {
  3991. __vxge_hw_blockpool_destroy(blockpool);
  3992. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3993. goto blockpool_create_exit;
  3994. }
  3995. }
  3996. blockpool_create_exit:
  3997. return status;
  3998. }
  3999. /*
  4000. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4001. */
  4002. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4003. {
  4004. struct __vxge_hw_device *hldev;
  4005. struct list_head *p, *n;
  4006. u16 ret;
  4007. if (blockpool == NULL) {
  4008. ret = 1;
  4009. goto exit;
  4010. }
  4011. hldev = blockpool->hldev;
  4012. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4013. pci_unmap_single(hldev->pdev,
  4014. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4015. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4016. PCI_DMA_BIDIRECTIONAL);
  4017. vxge_os_dma_free(hldev->pdev,
  4018. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4019. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4020. list_del(
  4021. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4022. kfree(p);
  4023. blockpool->pool_size--;
  4024. }
  4025. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4026. list_del(
  4027. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4028. kfree((void *)p);
  4029. }
  4030. ret = 0;
  4031. exit:
  4032. return;
  4033. }
  4034. /*
  4035. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4036. */
  4037. static
  4038. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4039. {
  4040. u32 nreq = 0, i;
  4041. if ((blockpool->pool_size + blockpool->req_out) <
  4042. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4043. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4044. blockpool->req_out += nreq;
  4045. }
  4046. for (i = 0; i < nreq; i++)
  4047. vxge_os_dma_malloc_async(
  4048. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4049. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4050. }
  4051. /*
  4052. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4053. */
  4054. static
  4055. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4056. {
  4057. struct list_head *p, *n;
  4058. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4059. if (blockpool->pool_size < blockpool->pool_max)
  4060. break;
  4061. pci_unmap_single(
  4062. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4063. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4064. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4065. PCI_DMA_BIDIRECTIONAL);
  4066. vxge_os_dma_free(
  4067. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4068. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4069. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4070. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4071. list_add(p, &blockpool->free_entry_list);
  4072. blockpool->pool_size--;
  4073. }
  4074. }
  4075. /*
  4076. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4077. * Adds a block to block pool
  4078. */
  4079. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  4080. void *block_addr,
  4081. u32 length,
  4082. struct pci_dev *dma_h,
  4083. struct pci_dev *acc_handle)
  4084. {
  4085. struct __vxge_hw_blockpool *blockpool;
  4086. struct __vxge_hw_blockpool_entry *entry = NULL;
  4087. dma_addr_t dma_addr;
  4088. enum vxge_hw_status status = VXGE_HW_OK;
  4089. u32 req_out;
  4090. blockpool = &devh->block_pool;
  4091. if (block_addr == NULL) {
  4092. blockpool->req_out--;
  4093. status = VXGE_HW_FAIL;
  4094. goto exit;
  4095. }
  4096. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4097. PCI_DMA_BIDIRECTIONAL);
  4098. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4099. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4100. blockpool->req_out--;
  4101. status = VXGE_HW_FAIL;
  4102. goto exit;
  4103. }
  4104. if (!list_empty(&blockpool->free_entry_list))
  4105. entry = (struct __vxge_hw_blockpool_entry *)
  4106. list_first_entry(&blockpool->free_entry_list,
  4107. struct __vxge_hw_blockpool_entry,
  4108. item);
  4109. if (entry == NULL)
  4110. entry = (struct __vxge_hw_blockpool_entry *)
  4111. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4112. else
  4113. list_del(&entry->item);
  4114. if (entry != NULL) {
  4115. entry->length = length;
  4116. entry->memblock = block_addr;
  4117. entry->dma_addr = dma_addr;
  4118. entry->acc_handle = acc_handle;
  4119. entry->dma_handle = dma_h;
  4120. list_add(&entry->item, &blockpool->free_block_list);
  4121. blockpool->pool_size++;
  4122. status = VXGE_HW_OK;
  4123. } else
  4124. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4125. blockpool->req_out--;
  4126. req_out = blockpool->req_out;
  4127. exit:
  4128. return;
  4129. }
  4130. /*
  4131. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4132. * Allocates a block of memory of given size, either from block pool
  4133. * or by calling vxge_os_dma_malloc()
  4134. */
  4135. void *
  4136. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4137. struct vxge_hw_mempool_dma *dma_object)
  4138. {
  4139. struct __vxge_hw_blockpool_entry *entry = NULL;
  4140. struct __vxge_hw_blockpool *blockpool;
  4141. void *memblock = NULL;
  4142. enum vxge_hw_status status = VXGE_HW_OK;
  4143. blockpool = &devh->block_pool;
  4144. if (size != blockpool->block_size) {
  4145. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4146. &dma_object->handle,
  4147. &dma_object->acc_handle);
  4148. if (memblock == NULL) {
  4149. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4150. goto exit;
  4151. }
  4152. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4153. PCI_DMA_BIDIRECTIONAL);
  4154. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4155. dma_object->addr))) {
  4156. vxge_os_dma_free(devh->pdev, memblock,
  4157. &dma_object->acc_handle);
  4158. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4159. goto exit;
  4160. }
  4161. } else {
  4162. if (!list_empty(&blockpool->free_block_list))
  4163. entry = (struct __vxge_hw_blockpool_entry *)
  4164. list_first_entry(&blockpool->free_block_list,
  4165. struct __vxge_hw_blockpool_entry,
  4166. item);
  4167. if (entry != NULL) {
  4168. list_del(&entry->item);
  4169. dma_object->addr = entry->dma_addr;
  4170. dma_object->handle = entry->dma_handle;
  4171. dma_object->acc_handle = entry->acc_handle;
  4172. memblock = entry->memblock;
  4173. list_add(&entry->item,
  4174. &blockpool->free_entry_list);
  4175. blockpool->pool_size--;
  4176. }
  4177. if (memblock != NULL)
  4178. __vxge_hw_blockpool_blocks_add(blockpool);
  4179. }
  4180. exit:
  4181. return memblock;
  4182. }
  4183. /*
  4184. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4185. __vxge_hw_blockpool_malloc
  4186. */
  4187. void
  4188. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4189. void *memblock, u32 size,
  4190. struct vxge_hw_mempool_dma *dma_object)
  4191. {
  4192. struct __vxge_hw_blockpool_entry *entry = NULL;
  4193. struct __vxge_hw_blockpool *blockpool;
  4194. enum vxge_hw_status status = VXGE_HW_OK;
  4195. blockpool = &devh->block_pool;
  4196. if (size != blockpool->block_size) {
  4197. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4198. PCI_DMA_BIDIRECTIONAL);
  4199. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4200. } else {
  4201. if (!list_empty(&blockpool->free_entry_list))
  4202. entry = (struct __vxge_hw_blockpool_entry *)
  4203. list_first_entry(&blockpool->free_entry_list,
  4204. struct __vxge_hw_blockpool_entry,
  4205. item);
  4206. if (entry == NULL)
  4207. entry = (struct __vxge_hw_blockpool_entry *)
  4208. vmalloc(sizeof(
  4209. struct __vxge_hw_blockpool_entry));
  4210. else
  4211. list_del(&entry->item);
  4212. if (entry != NULL) {
  4213. entry->length = size;
  4214. entry->memblock = memblock;
  4215. entry->dma_addr = dma_object->addr;
  4216. entry->acc_handle = dma_object->acc_handle;
  4217. entry->dma_handle = dma_object->handle;
  4218. list_add(&entry->item,
  4219. &blockpool->free_block_list);
  4220. blockpool->pool_size++;
  4221. status = VXGE_HW_OK;
  4222. } else
  4223. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4224. if (status == VXGE_HW_OK)
  4225. __vxge_hw_blockpool_blocks_remove(blockpool);
  4226. }
  4227. }
  4228. /*
  4229. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4230. * This function allocates a block from block pool or from the system
  4231. */
  4232. struct __vxge_hw_blockpool_entry *
  4233. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4234. {
  4235. struct __vxge_hw_blockpool_entry *entry = NULL;
  4236. struct __vxge_hw_blockpool *blockpool;
  4237. blockpool = &devh->block_pool;
  4238. if (size == blockpool->block_size) {
  4239. if (!list_empty(&blockpool->free_block_list))
  4240. entry = (struct __vxge_hw_blockpool_entry *)
  4241. list_first_entry(&blockpool->free_block_list,
  4242. struct __vxge_hw_blockpool_entry,
  4243. item);
  4244. if (entry != NULL) {
  4245. list_del(&entry->item);
  4246. blockpool->pool_size--;
  4247. }
  4248. }
  4249. if (entry != NULL)
  4250. __vxge_hw_blockpool_blocks_add(blockpool);
  4251. return entry;
  4252. }
  4253. /*
  4254. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4255. * @devh: Hal device
  4256. * @entry: Entry of block to be freed
  4257. *
  4258. * This function frees a block from block pool
  4259. */
  4260. void
  4261. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4262. struct __vxge_hw_blockpool_entry *entry)
  4263. {
  4264. struct __vxge_hw_blockpool *blockpool;
  4265. blockpool = &devh->block_pool;
  4266. if (entry->length == blockpool->block_size) {
  4267. list_add(&entry->item, &blockpool->free_block_list);
  4268. blockpool->pool_size++;
  4269. }
  4270. __vxge_hw_blockpool_blocks_remove(blockpool);
  4271. }