rt2800.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800
  26. Abstract: Data structures and registers for the rt2800 modules.
  27. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  28. */
  29. #ifndef RT2800_H
  30. #define RT2800_H
  31. /*
  32. * RF chip defines.
  33. *
  34. * RF2820 2.4G 2T3R
  35. * RF2850 2.4G/5G 2T3R
  36. * RF2720 2.4G 1T2R
  37. * RF2750 2.4G/5G 1T2R
  38. * RF3020 2.4G 1T1R
  39. * RF2020 2.4G B/G
  40. * RF3021 2.4G 1T2R
  41. * RF3022 2.4G 2T2R
  42. * RF3052 2.4G 2T2R
  43. */
  44. #define RF2820 0x0001
  45. #define RF2850 0x0002
  46. #define RF2720 0x0003
  47. #define RF2750 0x0004
  48. #define RF3020 0x0005
  49. #define RF2020 0x0006
  50. #define RF3021 0x0007
  51. #define RF3022 0x0008
  52. #define RF3052 0x0009
  53. #define RF3320 0x000b
  54. /*
  55. * Chipset revisions.
  56. */
  57. #define REV_RT2860C 0x0100
  58. #define REV_RT2860D 0x0101
  59. #define REV_RT2872E 0x0200
  60. #define REV_RT3070E 0x0200
  61. #define REV_RT3070F 0x0201
  62. #define REV_RT3071E 0x0211
  63. #define REV_RT3090E 0x0211
  64. #define REV_RT3390E 0x0211
  65. /*
  66. * Signal information.
  67. * Default offset is required for RSSI <-> dBm conversion.
  68. */
  69. #define DEFAULT_RSSI_OFFSET 120
  70. /*
  71. * Register layout information.
  72. */
  73. #define CSR_REG_BASE 0x1000
  74. #define CSR_REG_SIZE 0x0800
  75. #define EEPROM_BASE 0x0000
  76. #define EEPROM_SIZE 0x0110
  77. #define BBP_BASE 0x0000
  78. #define BBP_SIZE 0x0080
  79. #define RF_BASE 0x0004
  80. #define RF_SIZE 0x0010
  81. /*
  82. * Number of TX queues.
  83. */
  84. #define NUM_TX_QUEUES 4
  85. /*
  86. * Registers.
  87. */
  88. /*
  89. * E2PROM_CSR: PCI EEPROM control register.
  90. * RELOAD: Write 1 to reload eeprom content.
  91. * TYPE: 0: 93c46, 1:93c66.
  92. * LOAD_STATUS: 1:loading, 0:done.
  93. */
  94. #define E2PROM_CSR 0x0004
  95. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  96. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  97. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  98. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  99. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  100. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  101. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  102. /*
  103. * OPT_14: Unknown register used by rt3xxx devices.
  104. */
  105. #define OPT_14_CSR 0x0114
  106. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  107. /*
  108. * INT_SOURCE_CSR: Interrupt source register.
  109. * Write one to clear corresponding bit.
  110. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  111. */
  112. #define INT_SOURCE_CSR 0x0200
  113. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  114. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  115. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  116. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  117. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  118. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  119. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  120. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  121. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  122. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  123. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  124. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  125. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  126. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  127. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  128. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  129. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  130. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  131. /*
  132. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  133. */
  134. #define INT_MASK_CSR 0x0204
  135. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  136. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  137. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  138. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  139. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  140. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  141. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  142. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  143. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  144. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  145. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  146. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  147. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  148. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  149. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  150. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  151. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  152. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  153. /*
  154. * WPDMA_GLO_CFG
  155. */
  156. #define WPDMA_GLO_CFG 0x0208
  157. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  158. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  159. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  160. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  161. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  162. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  163. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  164. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  165. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  166. /*
  167. * WPDMA_RST_IDX
  168. */
  169. #define WPDMA_RST_IDX 0x020c
  170. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  171. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  172. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  173. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  174. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  175. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  176. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  177. /*
  178. * DELAY_INT_CFG
  179. */
  180. #define DELAY_INT_CFG 0x0210
  181. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  182. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  183. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  184. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  185. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  186. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  187. /*
  188. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  189. * AIFSN0: AC_BE
  190. * AIFSN1: AC_BK
  191. * AIFSN2: AC_VI
  192. * AIFSN3: AC_VO
  193. */
  194. #define WMM_AIFSN_CFG 0x0214
  195. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  196. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  197. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  198. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  199. /*
  200. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  201. * CWMIN0: AC_BE
  202. * CWMIN1: AC_BK
  203. * CWMIN2: AC_VI
  204. * CWMIN3: AC_VO
  205. */
  206. #define WMM_CWMIN_CFG 0x0218
  207. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  208. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  209. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  210. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  211. /*
  212. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  213. * CWMAX0: AC_BE
  214. * CWMAX1: AC_BK
  215. * CWMAX2: AC_VI
  216. * CWMAX3: AC_VO
  217. */
  218. #define WMM_CWMAX_CFG 0x021c
  219. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  220. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  221. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  222. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  223. /*
  224. * AC_TXOP0: AC_BK/AC_BE TXOP register
  225. * AC0TXOP: AC_BK in unit of 32us
  226. * AC1TXOP: AC_BE in unit of 32us
  227. */
  228. #define WMM_TXOP0_CFG 0x0220
  229. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  230. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  231. /*
  232. * AC_TXOP1: AC_VO/AC_VI TXOP register
  233. * AC2TXOP: AC_VI in unit of 32us
  234. * AC3TXOP: AC_VO in unit of 32us
  235. */
  236. #define WMM_TXOP1_CFG 0x0224
  237. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  238. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  239. /*
  240. * GPIO_CTRL_CFG:
  241. */
  242. #define GPIO_CTRL_CFG 0x0228
  243. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  244. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  245. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  246. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  247. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  248. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  249. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  250. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  251. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  252. /*
  253. * MCU_CMD_CFG
  254. */
  255. #define MCU_CMD_CFG 0x022c
  256. /*
  257. * AC_BK register offsets
  258. */
  259. #define TX_BASE_PTR0 0x0230
  260. #define TX_MAX_CNT0 0x0234
  261. #define TX_CTX_IDX0 0x0238
  262. #define TX_DTX_IDX0 0x023c
  263. /*
  264. * AC_BE register offsets
  265. */
  266. #define TX_BASE_PTR1 0x0240
  267. #define TX_MAX_CNT1 0x0244
  268. #define TX_CTX_IDX1 0x0248
  269. #define TX_DTX_IDX1 0x024c
  270. /*
  271. * AC_VI register offsets
  272. */
  273. #define TX_BASE_PTR2 0x0250
  274. #define TX_MAX_CNT2 0x0254
  275. #define TX_CTX_IDX2 0x0258
  276. #define TX_DTX_IDX2 0x025c
  277. /*
  278. * AC_VO register offsets
  279. */
  280. #define TX_BASE_PTR3 0x0260
  281. #define TX_MAX_CNT3 0x0264
  282. #define TX_CTX_IDX3 0x0268
  283. #define TX_DTX_IDX3 0x026c
  284. /*
  285. * HCCA register offsets
  286. */
  287. #define TX_BASE_PTR4 0x0270
  288. #define TX_MAX_CNT4 0x0274
  289. #define TX_CTX_IDX4 0x0278
  290. #define TX_DTX_IDX4 0x027c
  291. /*
  292. * MGMT register offsets
  293. */
  294. #define TX_BASE_PTR5 0x0280
  295. #define TX_MAX_CNT5 0x0284
  296. #define TX_CTX_IDX5 0x0288
  297. #define TX_DTX_IDX5 0x028c
  298. /*
  299. * RX register offsets
  300. */
  301. #define RX_BASE_PTR 0x0290
  302. #define RX_MAX_CNT 0x0294
  303. #define RX_CRX_IDX 0x0298
  304. #define RX_DRX_IDX 0x029c
  305. /*
  306. * USB_DMA_CFG
  307. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  308. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  309. * PHY_CLEAR: phy watch dog enable.
  310. * TX_CLEAR: Clear USB DMA TX path.
  311. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  312. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  313. * RX_BULK_EN: Enable USB DMA Rx.
  314. * TX_BULK_EN: Enable USB DMA Tx.
  315. * EP_OUT_VALID: OUT endpoint data valid.
  316. * RX_BUSY: USB DMA RX FSM busy.
  317. * TX_BUSY: USB DMA TX FSM busy.
  318. */
  319. #define USB_DMA_CFG 0x02a0
  320. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  321. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  322. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  323. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  324. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  325. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  326. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  327. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  328. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  329. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  330. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  331. /*
  332. * US_CYC_CNT
  333. */
  334. #define US_CYC_CNT 0x02a4
  335. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  336. /*
  337. * PBF_SYS_CTRL
  338. * HOST_RAM_WRITE: enable Host program ram write selection
  339. */
  340. #define PBF_SYS_CTRL 0x0400
  341. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  342. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  343. /*
  344. * HOST-MCU shared memory
  345. */
  346. #define HOST_CMD_CSR 0x0404
  347. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  348. /*
  349. * PBF registers
  350. * Most are for debug. Driver doesn't touch PBF register.
  351. */
  352. #define PBF_CFG 0x0408
  353. #define PBF_MAX_PCNT 0x040c
  354. #define PBF_CTRL 0x0410
  355. #define PBF_INT_STA 0x0414
  356. #define PBF_INT_ENA 0x0418
  357. /*
  358. * BCN_OFFSET0:
  359. */
  360. #define BCN_OFFSET0 0x042c
  361. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  362. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  363. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  364. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  365. /*
  366. * BCN_OFFSET1:
  367. */
  368. #define BCN_OFFSET1 0x0430
  369. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  370. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  371. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  372. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  373. /*
  374. * PBF registers
  375. * Most are for debug. Driver doesn't touch PBF register.
  376. */
  377. #define TXRXQ_PCNT 0x0438
  378. #define PBF_DBG 0x043c
  379. /*
  380. * RF registers
  381. */
  382. #define RF_CSR_CFG 0x0500
  383. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  384. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  385. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  386. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  387. /*
  388. * EFUSE_CSR: RT30x0 EEPROM
  389. */
  390. #define EFUSE_CTRL 0x0580
  391. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  392. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  393. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  394. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  395. /*
  396. * EFUSE_DATA0
  397. */
  398. #define EFUSE_DATA0 0x0590
  399. /*
  400. * EFUSE_DATA1
  401. */
  402. #define EFUSE_DATA1 0x0594
  403. /*
  404. * EFUSE_DATA2
  405. */
  406. #define EFUSE_DATA2 0x0598
  407. /*
  408. * EFUSE_DATA3
  409. */
  410. #define EFUSE_DATA3 0x059c
  411. /*
  412. * LDO_CFG0
  413. */
  414. #define LDO_CFG0 0x05d4
  415. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  416. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  417. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  418. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  419. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  420. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  421. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  422. /*
  423. * GPIO_SWITCH
  424. */
  425. #define GPIO_SWITCH 0x05dc
  426. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  427. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  428. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  429. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  430. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  431. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  432. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  433. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  434. /*
  435. * MAC Control/Status Registers(CSR).
  436. * Some values are set in TU, whereas 1 TU == 1024 us.
  437. */
  438. /*
  439. * MAC_CSR0: ASIC revision number.
  440. * ASIC_REV: 0
  441. * ASIC_VER: 2860 or 2870
  442. */
  443. #define MAC_CSR0 0x1000
  444. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  445. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  446. /*
  447. * MAC_SYS_CTRL:
  448. */
  449. #define MAC_SYS_CTRL 0x1004
  450. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  451. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  452. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  453. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  454. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  455. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  456. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  457. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  458. /*
  459. * MAC_ADDR_DW0: STA MAC register 0
  460. */
  461. #define MAC_ADDR_DW0 0x1008
  462. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  463. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  464. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  465. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  466. /*
  467. * MAC_ADDR_DW1: STA MAC register 1
  468. * UNICAST_TO_ME_MASK:
  469. * Used to mask off bits from byte 5 of the MAC address
  470. * to determine the UNICAST_TO_ME bit for RX frames.
  471. * The full mask is complemented by BSS_ID_MASK:
  472. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  473. */
  474. #define MAC_ADDR_DW1 0x100c
  475. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  476. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  477. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  478. /*
  479. * MAC_BSSID_DW0: BSSID register 0
  480. */
  481. #define MAC_BSSID_DW0 0x1010
  482. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  483. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  484. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  485. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  486. /*
  487. * MAC_BSSID_DW1: BSSID register 1
  488. * BSS_ID_MASK:
  489. * 0: 1-BSSID mode (BSS index = 0)
  490. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  491. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  492. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  493. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  494. * BSSID. This will make sure that those bits will be ignored
  495. * when determining the MY_BSS of RX frames.
  496. */
  497. #define MAC_BSSID_DW1 0x1014
  498. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  499. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  500. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  501. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  502. /*
  503. * MAX_LEN_CFG: Maximum frame length register.
  504. * MAX_MPDU: rt2860b max 16k bytes
  505. * MAX_PSDU: Maximum PSDU length
  506. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  507. */
  508. #define MAX_LEN_CFG 0x1018
  509. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  510. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  511. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  512. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  513. /*
  514. * BBP_CSR_CFG: BBP serial control register
  515. * VALUE: Register value to program into BBP
  516. * REG_NUM: Selected BBP register
  517. * READ_CONTROL: 0 write BBP, 1 read BBP
  518. * BUSY: ASIC is busy executing BBP commands
  519. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  520. * BBP_RW_MODE: 0 serial, 1 paralell
  521. */
  522. #define BBP_CSR_CFG 0x101c
  523. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  524. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  525. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  526. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  527. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  528. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  529. /*
  530. * RF_CSR_CFG0: RF control register
  531. * REGID_AND_VALUE: Register value to program into RF
  532. * BITWIDTH: Selected RF register
  533. * STANDBYMODE: 0 high when standby, 1 low when standby
  534. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  535. * BUSY: ASIC is busy executing RF commands
  536. */
  537. #define RF_CSR_CFG0 0x1020
  538. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  539. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  540. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  541. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  542. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  543. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  544. /*
  545. * RF_CSR_CFG1: RF control register
  546. * REGID_AND_VALUE: Register value to program into RF
  547. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  548. * 0: 3 system clock cycle (37.5usec)
  549. * 1: 5 system clock cycle (62.5usec)
  550. */
  551. #define RF_CSR_CFG1 0x1024
  552. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  553. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  554. /*
  555. * RF_CSR_CFG2: RF control register
  556. * VALUE: Register value to program into RF
  557. */
  558. #define RF_CSR_CFG2 0x1028
  559. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  560. /*
  561. * LED_CFG: LED control
  562. * color LED's:
  563. * 0: off
  564. * 1: blinking upon TX2
  565. * 2: periodic slow blinking
  566. * 3: always on
  567. * LED polarity:
  568. * 0: active low
  569. * 1: active high
  570. */
  571. #define LED_CFG 0x102c
  572. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  573. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  574. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  575. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  576. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  577. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  578. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  579. /*
  580. * AMPDU_BA_WINSIZE: Force BlockAck window size
  581. * FORCE_WINSIZE_ENABLE:
  582. * 0: Disable forcing of BlockAck window size
  583. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  584. * window size values in the TXWI
  585. * FORCE_WINSIZE: BlockAck window size
  586. */
  587. #define AMPDU_BA_WINSIZE 0x1040
  588. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  589. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  590. /*
  591. * XIFS_TIME_CFG: MAC timing
  592. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  593. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  594. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  595. * when MAC doesn't reference BBP signal BBRXEND
  596. * EIFS: unit 1us
  597. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  598. *
  599. */
  600. #define XIFS_TIME_CFG 0x1100
  601. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  602. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  603. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  604. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  605. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  606. /*
  607. * BKOFF_SLOT_CFG:
  608. */
  609. #define BKOFF_SLOT_CFG 0x1104
  610. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  611. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  612. /*
  613. * NAV_TIME_CFG:
  614. */
  615. #define NAV_TIME_CFG 0x1108
  616. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  617. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  618. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  619. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  620. /*
  621. * CH_TIME_CFG: count as channel busy
  622. */
  623. #define CH_TIME_CFG 0x110c
  624. /*
  625. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  626. */
  627. #define PBF_LIFE_TIMER 0x1110
  628. /*
  629. * BCN_TIME_CFG:
  630. * BEACON_INTERVAL: in unit of 1/16 TU
  631. * TSF_TICKING: Enable TSF auto counting
  632. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  633. * BEACON_GEN: Enable beacon generator
  634. */
  635. #define BCN_TIME_CFG 0x1114
  636. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  637. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  638. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  639. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  640. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  641. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  642. /*
  643. * TBTT_SYNC_CFG:
  644. */
  645. #define TBTT_SYNC_CFG 0x1118
  646. /*
  647. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  648. */
  649. #define TSF_TIMER_DW0 0x111c
  650. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  651. /*
  652. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  653. */
  654. #define TSF_TIMER_DW1 0x1120
  655. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  656. /*
  657. * TBTT_TIMER: TImer remains till next TBTT, read-only
  658. */
  659. #define TBTT_TIMER 0x1124
  660. /*
  661. * INT_TIMER_CFG: timer configuration
  662. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  663. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  664. */
  665. #define INT_TIMER_CFG 0x1128
  666. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  667. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  668. /*
  669. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  670. */
  671. #define INT_TIMER_EN 0x112c
  672. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  673. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  674. /*
  675. * CH_IDLE_STA: channel idle time
  676. */
  677. #define CH_IDLE_STA 0x1130
  678. /*
  679. * CH_BUSY_STA: channel busy time
  680. */
  681. #define CH_BUSY_STA 0x1134
  682. /*
  683. * MAC_STATUS_CFG:
  684. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  685. * if 1 or higher one of the 2 registers is busy.
  686. */
  687. #define MAC_STATUS_CFG 0x1200
  688. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  689. /*
  690. * PWR_PIN_CFG:
  691. */
  692. #define PWR_PIN_CFG 0x1204
  693. /*
  694. * AUTOWAKEUP_CFG: Manual power control / status register
  695. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  696. * AUTOWAKE: 0:sleep, 1:awake
  697. */
  698. #define AUTOWAKEUP_CFG 0x1208
  699. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  700. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  701. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  702. /*
  703. * EDCA_AC0_CFG:
  704. */
  705. #define EDCA_AC0_CFG 0x1300
  706. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  707. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  708. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  709. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  710. /*
  711. * EDCA_AC1_CFG:
  712. */
  713. #define EDCA_AC1_CFG 0x1304
  714. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  715. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  716. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  717. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  718. /*
  719. * EDCA_AC2_CFG:
  720. */
  721. #define EDCA_AC2_CFG 0x1308
  722. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  723. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  724. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  725. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  726. /*
  727. * EDCA_AC3_CFG:
  728. */
  729. #define EDCA_AC3_CFG 0x130c
  730. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  731. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  732. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  733. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  734. /*
  735. * EDCA_TID_AC_MAP:
  736. */
  737. #define EDCA_TID_AC_MAP 0x1310
  738. /*
  739. * TX_PWR_CFG:
  740. */
  741. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  742. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  743. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  744. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  745. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  746. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  747. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  748. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  749. /*
  750. * TX_PWR_CFG_0:
  751. */
  752. #define TX_PWR_CFG_0 0x1314
  753. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  754. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  755. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  756. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  757. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  758. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  759. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  760. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  761. /*
  762. * TX_PWR_CFG_1:
  763. */
  764. #define TX_PWR_CFG_1 0x1318
  765. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  766. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  767. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  768. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  769. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  770. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  771. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  772. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  773. /*
  774. * TX_PWR_CFG_2:
  775. */
  776. #define TX_PWR_CFG_2 0x131c
  777. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  778. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  779. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  780. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  781. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  782. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  783. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  784. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  785. /*
  786. * TX_PWR_CFG_3:
  787. */
  788. #define TX_PWR_CFG_3 0x1320
  789. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  790. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  791. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  792. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  793. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  794. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  795. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  796. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  797. /*
  798. * TX_PWR_CFG_4:
  799. */
  800. #define TX_PWR_CFG_4 0x1324
  801. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  802. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  803. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  804. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  805. /*
  806. * TX_PIN_CFG:
  807. */
  808. #define TX_PIN_CFG 0x1328
  809. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  810. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  811. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  812. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  813. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  814. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  815. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  816. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  817. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  818. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  819. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  820. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  821. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  822. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  823. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  824. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  825. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  826. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  827. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  828. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  829. /*
  830. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  831. */
  832. #define TX_BAND_CFG 0x132c
  833. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  834. #define TX_BAND_CFG_A FIELD32(0x00000002)
  835. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  836. /*
  837. * TX_SW_CFG0:
  838. */
  839. #define TX_SW_CFG0 0x1330
  840. /*
  841. * TX_SW_CFG1:
  842. */
  843. #define TX_SW_CFG1 0x1334
  844. /*
  845. * TX_SW_CFG2:
  846. */
  847. #define TX_SW_CFG2 0x1338
  848. /*
  849. * TXOP_THRES_CFG:
  850. */
  851. #define TXOP_THRES_CFG 0x133c
  852. /*
  853. * TXOP_CTRL_CFG:
  854. */
  855. #define TXOP_CTRL_CFG 0x1340
  856. /*
  857. * TX_RTS_CFG:
  858. * RTS_THRES: unit:byte
  859. * RTS_FBK_EN: enable rts rate fallback
  860. */
  861. #define TX_RTS_CFG 0x1344
  862. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  863. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  864. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  865. /*
  866. * TX_TIMEOUT_CFG:
  867. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  868. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  869. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  870. * it is recommended that:
  871. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  872. */
  873. #define TX_TIMEOUT_CFG 0x1348
  874. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  875. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  876. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  877. /*
  878. * TX_RTY_CFG:
  879. * SHORT_RTY_LIMIT: short retry limit
  880. * LONG_RTY_LIMIT: long retry limit
  881. * LONG_RTY_THRE: Long retry threshoold
  882. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  883. * 0:expired by retry limit, 1: expired by mpdu life timer
  884. * AGG_RTY_MODE: Aggregate MPDU retry mode
  885. * 0:expired by retry limit, 1: expired by mpdu life timer
  886. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  887. */
  888. #define TX_RTY_CFG 0x134c
  889. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  890. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  891. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  892. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  893. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  894. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  895. /*
  896. * TX_LINK_CFG:
  897. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  898. * MFB_ENABLE: TX apply remote MFB 1:enable
  899. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  900. * 0: not apply remote remote unsolicit (MFS=7)
  901. * TX_MRQ_EN: MCS request TX enable
  902. * TX_RDG_EN: RDG TX enable
  903. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  904. * REMOTE_MFB: remote MCS feedback
  905. * REMOTE_MFS: remote MCS feedback sequence number
  906. */
  907. #define TX_LINK_CFG 0x1350
  908. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  909. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  910. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  911. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  912. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  913. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  914. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  915. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  916. /*
  917. * HT_FBK_CFG0:
  918. */
  919. #define HT_FBK_CFG0 0x1354
  920. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  921. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  922. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  923. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  924. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  925. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  926. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  927. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  928. /*
  929. * HT_FBK_CFG1:
  930. */
  931. #define HT_FBK_CFG1 0x1358
  932. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  933. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  934. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  935. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  936. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  937. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  938. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  939. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  940. /*
  941. * LG_FBK_CFG0:
  942. */
  943. #define LG_FBK_CFG0 0x135c
  944. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  945. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  946. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  947. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  948. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  949. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  950. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  951. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  952. /*
  953. * LG_FBK_CFG1:
  954. */
  955. #define LG_FBK_CFG1 0x1360
  956. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  957. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  958. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  959. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  960. /*
  961. * CCK_PROT_CFG: CCK Protection
  962. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  963. * PROTECT_CTRL: Protection control frame type for CCK TX
  964. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  965. * PROTECT_NAV: TXOP protection type for CCK TX
  966. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  967. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  968. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  969. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  970. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  971. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  972. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  973. * RTS_TH_EN: RTS threshold enable on CCK TX
  974. */
  975. #define CCK_PROT_CFG 0x1364
  976. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  977. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  978. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  979. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  980. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  981. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  982. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  983. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  984. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  985. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  986. /*
  987. * OFDM_PROT_CFG: OFDM Protection
  988. */
  989. #define OFDM_PROT_CFG 0x1368
  990. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  991. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  992. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  993. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  994. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  995. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  996. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  997. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  998. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  999. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1000. /*
  1001. * MM20_PROT_CFG: MM20 Protection
  1002. */
  1003. #define MM20_PROT_CFG 0x136c
  1004. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1005. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1006. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1007. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1008. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1009. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1010. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1011. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1012. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1013. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1014. /*
  1015. * MM40_PROT_CFG: MM40 Protection
  1016. */
  1017. #define MM40_PROT_CFG 0x1370
  1018. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1019. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1020. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1021. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1022. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1023. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1024. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1025. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1026. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1027. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1028. /*
  1029. * GF20_PROT_CFG: GF20 Protection
  1030. */
  1031. #define GF20_PROT_CFG 0x1374
  1032. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1033. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1034. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1035. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1036. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1037. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1038. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1039. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1040. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1041. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1042. /*
  1043. * GF40_PROT_CFG: GF40 Protection
  1044. */
  1045. #define GF40_PROT_CFG 0x1378
  1046. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1047. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1048. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1049. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1050. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1051. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1052. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1053. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1054. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1055. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1056. /*
  1057. * EXP_CTS_TIME:
  1058. */
  1059. #define EXP_CTS_TIME 0x137c
  1060. /*
  1061. * EXP_ACK_TIME:
  1062. */
  1063. #define EXP_ACK_TIME 0x1380
  1064. /*
  1065. * RX_FILTER_CFG: RX configuration register.
  1066. */
  1067. #define RX_FILTER_CFG 0x1400
  1068. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1069. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1070. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1071. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1072. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1073. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1074. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1075. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1076. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1077. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1078. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1079. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1080. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1081. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1082. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1083. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1084. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1085. /*
  1086. * AUTO_RSP_CFG:
  1087. * AUTORESPONDER: 0: disable, 1: enable
  1088. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1089. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1090. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1091. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1092. * DUAL_CTS_EN: Power bit value in control frame
  1093. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1094. */
  1095. #define AUTO_RSP_CFG 0x1404
  1096. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1097. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1098. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1099. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1100. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1101. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1102. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1103. /*
  1104. * LEGACY_BASIC_RATE:
  1105. */
  1106. #define LEGACY_BASIC_RATE 0x1408
  1107. /*
  1108. * HT_BASIC_RATE:
  1109. */
  1110. #define HT_BASIC_RATE 0x140c
  1111. /*
  1112. * HT_CTRL_CFG:
  1113. */
  1114. #define HT_CTRL_CFG 0x1410
  1115. /*
  1116. * SIFS_COST_CFG:
  1117. */
  1118. #define SIFS_COST_CFG 0x1414
  1119. /*
  1120. * RX_PARSER_CFG:
  1121. * Set NAV for all received frames
  1122. */
  1123. #define RX_PARSER_CFG 0x1418
  1124. /*
  1125. * TX_SEC_CNT0:
  1126. */
  1127. #define TX_SEC_CNT0 0x1500
  1128. /*
  1129. * RX_SEC_CNT0:
  1130. */
  1131. #define RX_SEC_CNT0 0x1504
  1132. /*
  1133. * CCMP_FC_MUTE:
  1134. */
  1135. #define CCMP_FC_MUTE 0x1508
  1136. /*
  1137. * TXOP_HLDR_ADDR0:
  1138. */
  1139. #define TXOP_HLDR_ADDR0 0x1600
  1140. /*
  1141. * TXOP_HLDR_ADDR1:
  1142. */
  1143. #define TXOP_HLDR_ADDR1 0x1604
  1144. /*
  1145. * TXOP_HLDR_ET:
  1146. */
  1147. #define TXOP_HLDR_ET 0x1608
  1148. /*
  1149. * QOS_CFPOLL_RA_DW0:
  1150. */
  1151. #define QOS_CFPOLL_RA_DW0 0x160c
  1152. /*
  1153. * QOS_CFPOLL_RA_DW1:
  1154. */
  1155. #define QOS_CFPOLL_RA_DW1 0x1610
  1156. /*
  1157. * QOS_CFPOLL_QC:
  1158. */
  1159. #define QOS_CFPOLL_QC 0x1614
  1160. /*
  1161. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1162. */
  1163. #define RX_STA_CNT0 0x1700
  1164. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1165. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1166. /*
  1167. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1168. */
  1169. #define RX_STA_CNT1 0x1704
  1170. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1171. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1172. /*
  1173. * RX_STA_CNT2:
  1174. */
  1175. #define RX_STA_CNT2 0x1708
  1176. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1177. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1178. /*
  1179. * TX_STA_CNT0: TX Beacon count
  1180. */
  1181. #define TX_STA_CNT0 0x170c
  1182. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1183. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1184. /*
  1185. * TX_STA_CNT1: TX tx count
  1186. */
  1187. #define TX_STA_CNT1 0x1710
  1188. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1189. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1190. /*
  1191. * TX_STA_CNT2: TX tx count
  1192. */
  1193. #define TX_STA_CNT2 0x1714
  1194. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1195. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1196. /*
  1197. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1198. *
  1199. * This register is implemented as FIFO with 16 entries in the HW. Each
  1200. * register read fetches the next tx result. If the FIFO is full because
  1201. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1202. * triggered, the hw seems to simply drop further tx results.
  1203. *
  1204. * VALID: 1: this tx result is valid
  1205. * 0: no valid tx result -> driver should stop reading
  1206. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1207. * to match a frame with its tx result (even though the PID is
  1208. * only 4 bits wide).
  1209. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1210. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1211. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1212. * WCID: The wireless client ID.
  1213. * MCS: The tx rate used during the last transmission of this frame, be it
  1214. * successful or not.
  1215. * PHYMODE: The phymode used for the transmission.
  1216. */
  1217. #define TX_STA_FIFO 0x1718
  1218. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1219. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1220. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1221. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1222. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1223. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1224. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1225. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1226. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1227. /*
  1228. * TX_AGG_CNT: Debug counter
  1229. */
  1230. #define TX_AGG_CNT 0x171c
  1231. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1232. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1233. /*
  1234. * TX_AGG_CNT0:
  1235. */
  1236. #define TX_AGG_CNT0 0x1720
  1237. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1238. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1239. /*
  1240. * TX_AGG_CNT1:
  1241. */
  1242. #define TX_AGG_CNT1 0x1724
  1243. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1244. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1245. /*
  1246. * TX_AGG_CNT2:
  1247. */
  1248. #define TX_AGG_CNT2 0x1728
  1249. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1250. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1251. /*
  1252. * TX_AGG_CNT3:
  1253. */
  1254. #define TX_AGG_CNT3 0x172c
  1255. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1256. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1257. /*
  1258. * TX_AGG_CNT4:
  1259. */
  1260. #define TX_AGG_CNT4 0x1730
  1261. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1262. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1263. /*
  1264. * TX_AGG_CNT5:
  1265. */
  1266. #define TX_AGG_CNT5 0x1734
  1267. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1268. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1269. /*
  1270. * TX_AGG_CNT6:
  1271. */
  1272. #define TX_AGG_CNT6 0x1738
  1273. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1274. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1275. /*
  1276. * TX_AGG_CNT7:
  1277. */
  1278. #define TX_AGG_CNT7 0x173c
  1279. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1280. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1281. /*
  1282. * MPDU_DENSITY_CNT:
  1283. * TX_ZERO_DEL: TX zero length delimiter count
  1284. * RX_ZERO_DEL: RX zero length delimiter count
  1285. */
  1286. #define MPDU_DENSITY_CNT 0x1740
  1287. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1288. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1289. /*
  1290. * Security key table memory.
  1291. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1292. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1293. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1294. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1295. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1296. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1297. */
  1298. #define MAC_WCID_BASE 0x1800
  1299. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1300. #define MAC_IVEIV_TABLE_BASE 0x6000
  1301. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1302. #define SHARED_KEY_TABLE_BASE 0x6c00
  1303. #define SHARED_KEY_MODE_BASE 0x7000
  1304. #define MAC_WCID_ENTRY(__idx) \
  1305. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1306. #define PAIRWISE_KEY_ENTRY(__idx) \
  1307. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1308. #define MAC_IVEIV_ENTRY(__idx) \
  1309. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1310. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1311. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1312. #define SHARED_KEY_ENTRY(__idx) \
  1313. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1314. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1315. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1316. struct mac_wcid_entry {
  1317. u8 mac[6];
  1318. u8 reserved[2];
  1319. } __packed;
  1320. struct hw_key_entry {
  1321. u8 key[16];
  1322. u8 tx_mic[8];
  1323. u8 rx_mic[8];
  1324. } __packed;
  1325. struct mac_iveiv_entry {
  1326. u8 iv[8];
  1327. } __packed;
  1328. /*
  1329. * MAC_WCID_ATTRIBUTE:
  1330. */
  1331. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1332. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1333. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1334. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1335. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1336. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1337. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1338. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1339. /*
  1340. * SHARED_KEY_MODE:
  1341. */
  1342. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1343. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1344. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1345. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1346. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1347. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1348. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1349. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1350. /*
  1351. * HOST-MCU communication
  1352. */
  1353. /*
  1354. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1355. */
  1356. #define H2M_MAILBOX_CSR 0x7010
  1357. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1358. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1359. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1360. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1361. /*
  1362. * H2M_MAILBOX_CID:
  1363. */
  1364. #define H2M_MAILBOX_CID 0x7014
  1365. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1366. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1367. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1368. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1369. /*
  1370. * H2M_MAILBOX_STATUS:
  1371. */
  1372. #define H2M_MAILBOX_STATUS 0x701c
  1373. /*
  1374. * H2M_INT_SRC:
  1375. */
  1376. #define H2M_INT_SRC 0x7024
  1377. /*
  1378. * H2M_BBP_AGENT:
  1379. */
  1380. #define H2M_BBP_AGENT 0x7028
  1381. /*
  1382. * MCU_LEDCS: LED control for MCU Mailbox.
  1383. */
  1384. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1385. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1386. /*
  1387. * HW_CS_CTS_BASE:
  1388. * Carrier-sense CTS frame base address.
  1389. * It's where mac stores carrier-sense frame for carrier-sense function.
  1390. */
  1391. #define HW_CS_CTS_BASE 0x7700
  1392. /*
  1393. * HW_DFS_CTS_BASE:
  1394. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1395. */
  1396. #define HW_DFS_CTS_BASE 0x7780
  1397. /*
  1398. * TXRX control registers - base address 0x3000
  1399. */
  1400. /*
  1401. * TXRX_CSR1:
  1402. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1403. */
  1404. #define TXRX_CSR1 0x77d0
  1405. /*
  1406. * HW_DEBUG_SETTING_BASE:
  1407. * since NULL frame won't be that long (256 byte)
  1408. * We steal 16 tail bytes to save debugging settings
  1409. */
  1410. #define HW_DEBUG_SETTING_BASE 0x77f0
  1411. #define HW_DEBUG_SETTING_BASE2 0x7770
  1412. /*
  1413. * HW_BEACON_BASE
  1414. * In order to support maximum 8 MBSS and its maximum length
  1415. * is 512 bytes for each beacon
  1416. * Three section discontinue memory segments will be used.
  1417. * 1. The original region for BCN 0~3
  1418. * 2. Extract memory from FCE table for BCN 4~5
  1419. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1420. * It occupied those memory of wcid 238~253 for BCN 6
  1421. * and wcid 222~237 for BCN 7
  1422. *
  1423. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1424. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1425. */
  1426. #define HW_BEACON_BASE0 0x7800
  1427. #define HW_BEACON_BASE1 0x7a00
  1428. #define HW_BEACON_BASE2 0x7c00
  1429. #define HW_BEACON_BASE3 0x7e00
  1430. #define HW_BEACON_BASE4 0x7200
  1431. #define HW_BEACON_BASE5 0x7400
  1432. #define HW_BEACON_BASE6 0x5dc0
  1433. #define HW_BEACON_BASE7 0x5bc0
  1434. #define HW_BEACON_OFFSET(__index) \
  1435. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1436. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1437. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1438. /*
  1439. * BBP registers.
  1440. * The wordsize of the BBP is 8 bits.
  1441. */
  1442. /*
  1443. * BBP 1: TX Antenna & Power
  1444. * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
  1445. * 3 - increase tx power by 6dBm
  1446. */
  1447. #define BBP1_TX_POWER FIELD8(0x07)
  1448. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1449. /*
  1450. * BBP 3: RX Antenna
  1451. */
  1452. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1453. #define BBP3_HT40_MINUS FIELD8(0x20)
  1454. /*
  1455. * BBP 4: Bandwidth
  1456. */
  1457. #define BBP4_TX_BF FIELD8(0x01)
  1458. #define BBP4_BANDWIDTH FIELD8(0x18)
  1459. /*
  1460. * BBP 138: Unknown
  1461. */
  1462. #define BBP138_RX_ADC1 FIELD8(0x02)
  1463. #define BBP138_RX_ADC2 FIELD8(0x04)
  1464. #define BBP138_TX_DAC1 FIELD8(0x20)
  1465. #define BBP138_TX_DAC2 FIELD8(0x40)
  1466. /*
  1467. * RFCSR registers
  1468. * The wordsize of the RFCSR is 8 bits.
  1469. */
  1470. /*
  1471. * RFCSR 1:
  1472. */
  1473. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1474. #define RFCSR1_RX0_PD FIELD8(0x04)
  1475. #define RFCSR1_TX0_PD FIELD8(0x08)
  1476. #define RFCSR1_RX1_PD FIELD8(0x10)
  1477. #define RFCSR1_TX1_PD FIELD8(0x20)
  1478. /*
  1479. * RFCSR 6:
  1480. */
  1481. #define RFCSR6_R1 FIELD8(0x03)
  1482. #define RFCSR6_R2 FIELD8(0x40)
  1483. /*
  1484. * RFCSR 7:
  1485. */
  1486. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1487. /*
  1488. * RFCSR 12:
  1489. */
  1490. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1491. /*
  1492. * RFCSR 13:
  1493. */
  1494. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1495. /*
  1496. * RFCSR 15:
  1497. */
  1498. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1499. /*
  1500. * RFCSR 17:
  1501. */
  1502. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1503. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1504. #define RFCSR17_R FIELD8(0x20)
  1505. /*
  1506. * RFCSR 20:
  1507. */
  1508. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1509. /*
  1510. * RFCSR 21:
  1511. */
  1512. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1513. /*
  1514. * RFCSR 22:
  1515. */
  1516. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1517. /*
  1518. * RFCSR 23:
  1519. */
  1520. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1521. /*
  1522. * RFCSR 27:
  1523. */
  1524. #define RFCSR27_R1 FIELD8(0x03)
  1525. #define RFCSR27_R2 FIELD8(0x04)
  1526. #define RFCSR27_R3 FIELD8(0x30)
  1527. #define RFCSR27_R4 FIELD8(0x40)
  1528. /*
  1529. * RFCSR 30:
  1530. */
  1531. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1532. /*
  1533. * RF registers
  1534. */
  1535. /*
  1536. * RF 2
  1537. */
  1538. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1539. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1540. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1541. /*
  1542. * RF 3
  1543. */
  1544. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1545. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1546. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1547. /*
  1548. * RF 4
  1549. */
  1550. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1551. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1552. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1553. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1554. #define RF4_HT40 FIELD32(0x00200000)
  1555. /*
  1556. * EEPROM content.
  1557. * The wordsize of the EEPROM is 16 bits.
  1558. */
  1559. /*
  1560. * EEPROM Version
  1561. */
  1562. #define EEPROM_VERSION 0x0001
  1563. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1564. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1565. /*
  1566. * HW MAC address.
  1567. */
  1568. #define EEPROM_MAC_ADDR_0 0x0002
  1569. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1570. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1571. #define EEPROM_MAC_ADDR_1 0x0003
  1572. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1573. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1574. #define EEPROM_MAC_ADDR_2 0x0004
  1575. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1576. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1577. /*
  1578. * EEPROM ANTENNA config
  1579. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1580. * TXPATH: 1: 1T, 2: 2T
  1581. */
  1582. #define EEPROM_ANTENNA 0x001a
  1583. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1584. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1585. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1586. /*
  1587. * EEPROM NIC config
  1588. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1589. */
  1590. #define EEPROM_NIC 0x001b
  1591. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1592. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1593. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1594. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1595. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1596. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1597. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1598. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1599. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1600. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1601. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1602. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1603. /*
  1604. * EEPROM frequency
  1605. */
  1606. #define EEPROM_FREQ 0x001d
  1607. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1608. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1609. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1610. /*
  1611. * EEPROM LED
  1612. * POLARITY_RDY_G: Polarity RDY_G setting.
  1613. * POLARITY_RDY_A: Polarity RDY_A setting.
  1614. * POLARITY_ACT: Polarity ACT setting.
  1615. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1616. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1617. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1618. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1619. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1620. * LED_MODE: Led mode.
  1621. */
  1622. #define EEPROM_LED1 0x001e
  1623. #define EEPROM_LED2 0x001f
  1624. #define EEPROM_LED3 0x0020
  1625. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1626. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1627. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1628. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1629. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1630. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1631. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1632. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1633. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1634. /*
  1635. * EEPROM LNA
  1636. */
  1637. #define EEPROM_LNA 0x0022
  1638. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1639. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1640. /*
  1641. * EEPROM RSSI BG offset
  1642. */
  1643. #define EEPROM_RSSI_BG 0x0023
  1644. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1645. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1646. /*
  1647. * EEPROM RSSI BG2 offset
  1648. */
  1649. #define EEPROM_RSSI_BG2 0x0024
  1650. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1651. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1652. /*
  1653. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1654. */
  1655. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1656. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1657. /*
  1658. * EEPROM RSSI A offset
  1659. */
  1660. #define EEPROM_RSSI_A 0x0025
  1661. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1662. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1663. /*
  1664. * EEPROM RSSI A2 offset
  1665. */
  1666. #define EEPROM_RSSI_A2 0x0026
  1667. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1668. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1669. /*
  1670. * EEPROM Maximum TX power values
  1671. */
  1672. #define EEPROM_MAX_TX_POWER 0x0027
  1673. #define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
  1674. #define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1675. /*
  1676. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1677. * This is delta in 40MHZ.
  1678. * VALUE: Tx Power dalta value (MAX=4)
  1679. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1680. * TXPOWER: Enable:
  1681. */
  1682. #define EEPROM_TXPOWER_DELTA 0x0028
  1683. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1684. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1685. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1686. /*
  1687. * EEPROM TXPOWER 802.11BG
  1688. */
  1689. #define EEPROM_TXPOWER_BG1 0x0029
  1690. #define EEPROM_TXPOWER_BG2 0x0030
  1691. #define EEPROM_TXPOWER_BG_SIZE 7
  1692. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1693. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1694. /*
  1695. * EEPROM TXPOWER 802.11A
  1696. */
  1697. #define EEPROM_TXPOWER_A1 0x003c
  1698. #define EEPROM_TXPOWER_A2 0x0053
  1699. #define EEPROM_TXPOWER_A_SIZE 6
  1700. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1701. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1702. /*
  1703. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  1704. */
  1705. #define EEPROM_TXPOWER_BYRATE 0x006f
  1706. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  1707. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  1708. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  1709. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  1710. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  1711. /*
  1712. * EEPROM BBP.
  1713. */
  1714. #define EEPROM_BBP_START 0x0078
  1715. #define EEPROM_BBP_SIZE 16
  1716. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1717. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1718. /*
  1719. * MCU mailbox commands.
  1720. */
  1721. #define MCU_SLEEP 0x30
  1722. #define MCU_WAKEUP 0x31
  1723. #define MCU_RADIO_OFF 0x35
  1724. #define MCU_CURRENT 0x36
  1725. #define MCU_LED 0x50
  1726. #define MCU_LED_STRENGTH 0x51
  1727. #define MCU_LED_1 0x52
  1728. #define MCU_LED_2 0x53
  1729. #define MCU_LED_3 0x54
  1730. #define MCU_RADAR 0x60
  1731. #define MCU_BOOT_SIGNAL 0x72
  1732. #define MCU_BBP_SIGNAL 0x80
  1733. #define MCU_POWER_SAVE 0x83
  1734. /*
  1735. * MCU mailbox tokens
  1736. */
  1737. #define TOKEN_WAKUP 3
  1738. /*
  1739. * DMA descriptor defines.
  1740. */
  1741. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1742. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1743. /*
  1744. * TX WI structure
  1745. */
  1746. /*
  1747. * Word0
  1748. * FRAG: 1 To inform TKIP engine this is a fragment.
  1749. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1750. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1751. * BW: Channel bandwidth 20MHz or 40 MHz
  1752. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1753. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  1754. * aggregate consecutive frames with the same RA and QoS TID.
  1755. */
  1756. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1757. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1758. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1759. #define TXWI_W0_TS FIELD32(0x00000008)
  1760. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1761. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1762. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1763. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1764. #define TXWI_W0_BW FIELD32(0x00800000)
  1765. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1766. #define TXWI_W0_STBC FIELD32(0x06000000)
  1767. #define TXWI_W0_IFS FIELD32(0x08000000)
  1768. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1769. /*
  1770. * Word1
  1771. * ACK: 0: No Ack needed, 1: Ack needed
  1772. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  1773. * BW_WIN_SIZE: BA windows size of the recipient
  1774. * WIRELESS_CLI_ID: Client ID for WCID table access
  1775. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  1776. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  1777. * frame was processed. If multiple frames are aggregated together
  1778. * (AMPDU==1) the reported tx status will always contain the packet
  1779. * id of the first frame. 0: Don't report tx status for this frame.
  1780. */
  1781. #define TXWI_W1_ACK FIELD32(0x00000001)
  1782. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1783. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1784. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1785. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1786. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1787. /*
  1788. * Word2
  1789. */
  1790. #define TXWI_W2_IV FIELD32(0xffffffff)
  1791. /*
  1792. * Word3
  1793. */
  1794. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1795. /*
  1796. * RX WI structure
  1797. */
  1798. /*
  1799. * Word0
  1800. */
  1801. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1802. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1803. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1804. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1805. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1806. #define RXWI_W0_TID FIELD32(0xf0000000)
  1807. /*
  1808. * Word1
  1809. */
  1810. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1811. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1812. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1813. #define RXWI_W1_BW FIELD32(0x00800000)
  1814. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1815. #define RXWI_W1_STBC FIELD32(0x06000000)
  1816. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1817. /*
  1818. * Word2
  1819. */
  1820. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1821. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1822. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1823. /*
  1824. * Word3
  1825. */
  1826. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1827. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1828. /*
  1829. * Macros for converting txpower from EEPROM to mac80211 value
  1830. * and from mac80211 value to register value.
  1831. */
  1832. #define MIN_G_TXPOWER 0
  1833. #define MIN_A_TXPOWER -7
  1834. #define MAX_G_TXPOWER 31
  1835. #define MAX_A_TXPOWER 15
  1836. #define DEFAULT_TXPOWER 5
  1837. #define TXPOWER_G_FROM_DEV(__txpower) \
  1838. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1839. #define TXPOWER_G_TO_DEV(__txpower) \
  1840. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1841. #define TXPOWER_A_FROM_DEV(__txpower) \
  1842. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1843. #define TXPOWER_A_TO_DEV(__txpower) \
  1844. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1845. #endif /* RT2800_H */