ste_dma40.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473
  1. /*
  2. * Copyright (C) Ericsson AB 2007-2008
  3. * Copyright (C) ST-Ericsson SA 2008-2010
  4. * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
  5. * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
  6. * License terms: GNU General Public License (GPL) version 2
  7. */
  8. #include <linux/dma-mapping.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/export.h>
  12. #include <linux/dmaengine.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/err.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/platform_data/dma-ste-dma40.h>
  22. #include "dmaengine.h"
  23. #include "ste_dma40_ll.h"
  24. #define D40_NAME "dma40"
  25. #define D40_PHY_CHAN -1
  26. /* For masking out/in 2 bit channel positions */
  27. #define D40_CHAN_POS(chan) (2 * (chan / 2))
  28. #define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
  29. /* Maximum iterations taken before giving up suspending a channel */
  30. #define D40_SUSPEND_MAX_IT 500
  31. /* Milliseconds */
  32. #define DMA40_AUTOSUSPEND_DELAY 100
  33. /* Hardware requirement on LCLA alignment */
  34. #define LCLA_ALIGNMENT 0x40000
  35. /* Max number of links per event group */
  36. #define D40_LCLA_LINK_PER_EVENT_GRP 128
  37. #define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
  38. /* Attempts before giving up to trying to get pages that are aligned */
  39. #define MAX_LCLA_ALLOC_ATTEMPTS 256
  40. /* Bit markings for allocation map */
  41. #define D40_ALLOC_FREE (1 << 31)
  42. #define D40_ALLOC_PHY (1 << 30)
  43. #define D40_ALLOC_LOG_FREE 0
  44. /**
  45. * enum 40_command - The different commands and/or statuses.
  46. *
  47. * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
  48. * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
  49. * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
  50. * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
  51. */
  52. enum d40_command {
  53. D40_DMA_STOP = 0,
  54. D40_DMA_RUN = 1,
  55. D40_DMA_SUSPEND_REQ = 2,
  56. D40_DMA_SUSPENDED = 3
  57. };
  58. /*
  59. * enum d40_events - The different Event Enables for the event lines.
  60. *
  61. * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
  62. * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
  63. * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
  64. * @D40_ROUND_EVENTLINE: Status check for event line.
  65. */
  66. enum d40_events {
  67. D40_DEACTIVATE_EVENTLINE = 0,
  68. D40_ACTIVATE_EVENTLINE = 1,
  69. D40_SUSPEND_REQ_EVENTLINE = 2,
  70. D40_ROUND_EVENTLINE = 3
  71. };
  72. /*
  73. * These are the registers that has to be saved and later restored
  74. * when the DMA hw is powered off.
  75. * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
  76. */
  77. static u32 d40_backup_regs[] = {
  78. D40_DREG_LCPA,
  79. D40_DREG_LCLA,
  80. D40_DREG_PRMSE,
  81. D40_DREG_PRMSO,
  82. D40_DREG_PRMOE,
  83. D40_DREG_PRMOO,
  84. };
  85. #define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
  86. /* TODO: Check if all these registers have to be saved/restored on dma40 v3 */
  87. static u32 d40_backup_regs_v3[] = {
  88. D40_DREG_PSEG1,
  89. D40_DREG_PSEG2,
  90. D40_DREG_PSEG3,
  91. D40_DREG_PSEG4,
  92. D40_DREG_PCEG1,
  93. D40_DREG_PCEG2,
  94. D40_DREG_PCEG3,
  95. D40_DREG_PCEG4,
  96. D40_DREG_RSEG1,
  97. D40_DREG_RSEG2,
  98. D40_DREG_RSEG3,
  99. D40_DREG_RSEG4,
  100. D40_DREG_RCEG1,
  101. D40_DREG_RCEG2,
  102. D40_DREG_RCEG3,
  103. D40_DREG_RCEG4,
  104. };
  105. #define BACKUP_REGS_SZ_V3 ARRAY_SIZE(d40_backup_regs_v3)
  106. static u32 d40_backup_regs_chan[] = {
  107. D40_CHAN_REG_SSCFG,
  108. D40_CHAN_REG_SSELT,
  109. D40_CHAN_REG_SSPTR,
  110. D40_CHAN_REG_SSLNK,
  111. D40_CHAN_REG_SDCFG,
  112. D40_CHAN_REG_SDELT,
  113. D40_CHAN_REG_SDPTR,
  114. D40_CHAN_REG_SDLNK,
  115. };
  116. /**
  117. * struct d40_lli_pool - Structure for keeping LLIs in memory
  118. *
  119. * @base: Pointer to memory area when the pre_alloc_lli's are not large
  120. * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
  121. * pre_alloc_lli is used.
  122. * @dma_addr: DMA address, if mapped
  123. * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
  124. * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
  125. * one buffer to one buffer.
  126. */
  127. struct d40_lli_pool {
  128. void *base;
  129. int size;
  130. dma_addr_t dma_addr;
  131. /* Space for dst and src, plus an extra for padding */
  132. u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
  133. };
  134. /**
  135. * struct d40_desc - A descriptor is one DMA job.
  136. *
  137. * @lli_phy: LLI settings for physical channel. Both src and dst=
  138. * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
  139. * lli_len equals one.
  140. * @lli_log: Same as above but for logical channels.
  141. * @lli_pool: The pool with two entries pre-allocated.
  142. * @lli_len: Number of llis of current descriptor.
  143. * @lli_current: Number of transferred llis.
  144. * @lcla_alloc: Number of LCLA entries allocated.
  145. * @txd: DMA engine struct. Used for among other things for communication
  146. * during a transfer.
  147. * @node: List entry.
  148. * @is_in_client_list: true if the client owns this descriptor.
  149. * @cyclic: true if this is a cyclic job
  150. *
  151. * This descriptor is used for both logical and physical transfers.
  152. */
  153. struct d40_desc {
  154. /* LLI physical */
  155. struct d40_phy_lli_bidir lli_phy;
  156. /* LLI logical */
  157. struct d40_log_lli_bidir lli_log;
  158. struct d40_lli_pool lli_pool;
  159. int lli_len;
  160. int lli_current;
  161. int lcla_alloc;
  162. struct dma_async_tx_descriptor txd;
  163. struct list_head node;
  164. bool is_in_client_list;
  165. bool cyclic;
  166. };
  167. /**
  168. * struct d40_lcla_pool - LCLA pool settings and data.
  169. *
  170. * @base: The virtual address of LCLA. 18 bit aligned.
  171. * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
  172. * This pointer is only there for clean-up on error.
  173. * @pages: The number of pages needed for all physical channels.
  174. * Only used later for clean-up on error
  175. * @lock: Lock to protect the content in this struct.
  176. * @alloc_map: big map over which LCLA entry is own by which job.
  177. */
  178. struct d40_lcla_pool {
  179. void *base;
  180. dma_addr_t dma_addr;
  181. void *base_unaligned;
  182. int pages;
  183. spinlock_t lock;
  184. struct d40_desc **alloc_map;
  185. };
  186. /**
  187. * struct d40_phy_res - struct for handling eventlines mapped to physical
  188. * channels.
  189. *
  190. * @lock: A lock protection this entity.
  191. * @reserved: True if used by secure world or otherwise.
  192. * @num: The physical channel number of this entity.
  193. * @allocated_src: Bit mapped to show which src event line's are mapped to
  194. * this physical channel. Can also be free or physically allocated.
  195. * @allocated_dst: Same as for src but is dst.
  196. * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
  197. * event line number.
  198. */
  199. struct d40_phy_res {
  200. spinlock_t lock;
  201. bool reserved;
  202. int num;
  203. u32 allocated_src;
  204. u32 allocated_dst;
  205. };
  206. struct d40_base;
  207. /**
  208. * struct d40_chan - Struct that describes a channel.
  209. *
  210. * @lock: A spinlock to protect this struct.
  211. * @log_num: The logical number, if any of this channel.
  212. * @pending_tx: The number of pending transfers. Used between interrupt handler
  213. * and tasklet.
  214. * @busy: Set to true when transfer is ongoing on this channel.
  215. * @phy_chan: Pointer to physical channel which this instance runs on. If this
  216. * point is NULL, then the channel is not allocated.
  217. * @chan: DMA engine handle.
  218. * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
  219. * transfer and call client callback.
  220. * @client: Cliented owned descriptor list.
  221. * @pending_queue: Submitted jobs, to be issued by issue_pending()
  222. * @active: Active descriptor.
  223. * @queue: Queued jobs.
  224. * @prepare_queue: Prepared jobs.
  225. * @dma_cfg: The client configuration of this dma channel.
  226. * @configured: whether the dma_cfg configuration is valid
  227. * @base: Pointer to the device instance struct.
  228. * @src_def_cfg: Default cfg register setting for src.
  229. * @dst_def_cfg: Default cfg register setting for dst.
  230. * @log_def: Default logical channel settings.
  231. * @lcpa: Pointer to dst and src lcpa settings.
  232. * @runtime_addr: runtime configured address.
  233. * @runtime_direction: runtime configured direction.
  234. *
  235. * This struct can either "be" a logical or a physical channel.
  236. */
  237. struct d40_chan {
  238. spinlock_t lock;
  239. int log_num;
  240. int pending_tx;
  241. bool busy;
  242. struct d40_phy_res *phy_chan;
  243. struct dma_chan chan;
  244. struct tasklet_struct tasklet;
  245. struct list_head client;
  246. struct list_head pending_queue;
  247. struct list_head active;
  248. struct list_head queue;
  249. struct list_head prepare_queue;
  250. struct stedma40_chan_cfg dma_cfg;
  251. bool configured;
  252. struct d40_base *base;
  253. /* Default register configurations */
  254. u32 src_def_cfg;
  255. u32 dst_def_cfg;
  256. struct d40_def_lcsp log_def;
  257. struct d40_log_lli_full *lcpa;
  258. /* Runtime reconfiguration */
  259. dma_addr_t runtime_addr;
  260. enum dma_transfer_direction runtime_direction;
  261. };
  262. /**
  263. * struct d40_base - The big global struct, one for each probe'd instance.
  264. *
  265. * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
  266. * @execmd_lock: Lock for execute command usage since several channels share
  267. * the same physical register.
  268. * @dev: The device structure.
  269. * @virtbase: The virtual base address of the DMA's register.
  270. * @rev: silicon revision detected.
  271. * @clk: Pointer to the DMA clock structure.
  272. * @phy_start: Physical memory start of the DMA registers.
  273. * @phy_size: Size of the DMA register map.
  274. * @irq: The IRQ number.
  275. * @num_phy_chans: The number of physical channels. Read from HW. This
  276. * is the number of available channels for this driver, not counting "Secure
  277. * mode" allocated physical channels.
  278. * @num_log_chans: The number of logical channels. Calculated from
  279. * num_phy_chans.
  280. * @dma_both: dma_device channels that can do both memcpy and slave transfers.
  281. * @dma_slave: dma_device channels that can do only do slave transfers.
  282. * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
  283. * @phy_chans: Room for all possible physical channels in system.
  284. * @log_chans: Room for all possible logical channels in system.
  285. * @lookup_log_chans: Used to map interrupt number to logical channel. Points
  286. * to log_chans entries.
  287. * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
  288. * to phy_chans entries.
  289. * @plat_data: Pointer to provided platform_data which is the driver
  290. * configuration.
  291. * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
  292. * @phy_res: Vector containing all physical channels.
  293. * @lcla_pool: lcla pool settings and data.
  294. * @lcpa_base: The virtual mapped address of LCPA.
  295. * @phy_lcpa: The physical address of the LCPA.
  296. * @lcpa_size: The size of the LCPA area.
  297. * @desc_slab: cache for descriptors.
  298. * @reg_val_backup: Here the values of some hardware registers are stored
  299. * before the DMA is powered off. They are restored when the power is back on.
  300. * @reg_val_backup_v3: Backup of registers that only exits on dma40 v3 and
  301. * later.
  302. * @reg_val_backup_chan: Backup data for standard channel parameter registers.
  303. * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
  304. * @initialized: true if the dma has been initialized
  305. */
  306. struct d40_base {
  307. spinlock_t interrupt_lock;
  308. spinlock_t execmd_lock;
  309. struct device *dev;
  310. void __iomem *virtbase;
  311. u8 rev:4;
  312. struct clk *clk;
  313. phys_addr_t phy_start;
  314. resource_size_t phy_size;
  315. int irq;
  316. int num_phy_chans;
  317. int num_log_chans;
  318. struct device_dma_parameters dma_parms;
  319. struct dma_device dma_both;
  320. struct dma_device dma_slave;
  321. struct dma_device dma_memcpy;
  322. struct d40_chan *phy_chans;
  323. struct d40_chan *log_chans;
  324. struct d40_chan **lookup_log_chans;
  325. struct d40_chan **lookup_phy_chans;
  326. struct stedma40_platform_data *plat_data;
  327. struct regulator *lcpa_regulator;
  328. /* Physical half channels */
  329. struct d40_phy_res *phy_res;
  330. struct d40_lcla_pool lcla_pool;
  331. void *lcpa_base;
  332. dma_addr_t phy_lcpa;
  333. resource_size_t lcpa_size;
  334. struct kmem_cache *desc_slab;
  335. u32 reg_val_backup[BACKUP_REGS_SZ];
  336. u32 reg_val_backup_v3[BACKUP_REGS_SZ_V3];
  337. u32 *reg_val_backup_chan;
  338. u16 gcc_pwr_off_mask;
  339. bool initialized;
  340. };
  341. /**
  342. * struct d40_interrupt_lookup - lookup table for interrupt handler
  343. *
  344. * @src: Interrupt mask register.
  345. * @clr: Interrupt clear register.
  346. * @is_error: true if this is an error interrupt.
  347. * @offset: start delta in the lookup_log_chans in d40_base. If equals to
  348. * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
  349. */
  350. struct d40_interrupt_lookup {
  351. u32 src;
  352. u32 clr;
  353. bool is_error;
  354. int offset;
  355. };
  356. /**
  357. * struct d40_reg_val - simple lookup struct
  358. *
  359. * @reg: The register.
  360. * @val: The value that belongs to the register in reg.
  361. */
  362. struct d40_reg_val {
  363. unsigned int reg;
  364. unsigned int val;
  365. };
  366. static struct device *chan2dev(struct d40_chan *d40c)
  367. {
  368. return &d40c->chan.dev->device;
  369. }
  370. static bool chan_is_physical(struct d40_chan *chan)
  371. {
  372. return chan->log_num == D40_PHY_CHAN;
  373. }
  374. static bool chan_is_logical(struct d40_chan *chan)
  375. {
  376. return !chan_is_physical(chan);
  377. }
  378. static void __iomem *chan_base(struct d40_chan *chan)
  379. {
  380. return chan->base->virtbase + D40_DREG_PCBASE +
  381. chan->phy_chan->num * D40_DREG_PCDELTA;
  382. }
  383. #define d40_err(dev, format, arg...) \
  384. dev_err(dev, "[%s] " format, __func__, ## arg)
  385. #define chan_err(d40c, format, arg...) \
  386. d40_err(chan2dev(d40c), format, ## arg)
  387. static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
  388. int lli_len)
  389. {
  390. bool is_log = chan_is_logical(d40c);
  391. u32 align;
  392. void *base;
  393. if (is_log)
  394. align = sizeof(struct d40_log_lli);
  395. else
  396. align = sizeof(struct d40_phy_lli);
  397. if (lli_len == 1) {
  398. base = d40d->lli_pool.pre_alloc_lli;
  399. d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
  400. d40d->lli_pool.base = NULL;
  401. } else {
  402. d40d->lli_pool.size = lli_len * 2 * align;
  403. base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
  404. d40d->lli_pool.base = base;
  405. if (d40d->lli_pool.base == NULL)
  406. return -ENOMEM;
  407. }
  408. if (is_log) {
  409. d40d->lli_log.src = PTR_ALIGN(base, align);
  410. d40d->lli_log.dst = d40d->lli_log.src + lli_len;
  411. d40d->lli_pool.dma_addr = 0;
  412. } else {
  413. d40d->lli_phy.src = PTR_ALIGN(base, align);
  414. d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
  415. d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
  416. d40d->lli_phy.src,
  417. d40d->lli_pool.size,
  418. DMA_TO_DEVICE);
  419. if (dma_mapping_error(d40c->base->dev,
  420. d40d->lli_pool.dma_addr)) {
  421. kfree(d40d->lli_pool.base);
  422. d40d->lli_pool.base = NULL;
  423. d40d->lli_pool.dma_addr = 0;
  424. return -ENOMEM;
  425. }
  426. }
  427. return 0;
  428. }
  429. static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
  430. {
  431. if (d40d->lli_pool.dma_addr)
  432. dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
  433. d40d->lli_pool.size, DMA_TO_DEVICE);
  434. kfree(d40d->lli_pool.base);
  435. d40d->lli_pool.base = NULL;
  436. d40d->lli_pool.size = 0;
  437. d40d->lli_log.src = NULL;
  438. d40d->lli_log.dst = NULL;
  439. d40d->lli_phy.src = NULL;
  440. d40d->lli_phy.dst = NULL;
  441. }
  442. static int d40_lcla_alloc_one(struct d40_chan *d40c,
  443. struct d40_desc *d40d)
  444. {
  445. unsigned long flags;
  446. int i;
  447. int ret = -EINVAL;
  448. int p;
  449. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  450. p = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP;
  451. /*
  452. * Allocate both src and dst at the same time, therefore the half
  453. * start on 1 since 0 can't be used since zero is used as end marker.
  454. */
  455. for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
  456. if (!d40c->base->lcla_pool.alloc_map[p + i]) {
  457. d40c->base->lcla_pool.alloc_map[p + i] = d40d;
  458. d40d->lcla_alloc++;
  459. ret = i;
  460. break;
  461. }
  462. }
  463. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  464. return ret;
  465. }
  466. static int d40_lcla_free_all(struct d40_chan *d40c,
  467. struct d40_desc *d40d)
  468. {
  469. unsigned long flags;
  470. int i;
  471. int ret = -EINVAL;
  472. if (chan_is_physical(d40c))
  473. return 0;
  474. spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
  475. for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
  476. if (d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num *
  477. D40_LCLA_LINK_PER_EVENT_GRP + i] == d40d) {
  478. d40c->base->lcla_pool.alloc_map[d40c->phy_chan->num *
  479. D40_LCLA_LINK_PER_EVENT_GRP + i] = NULL;
  480. d40d->lcla_alloc--;
  481. if (d40d->lcla_alloc == 0) {
  482. ret = 0;
  483. break;
  484. }
  485. }
  486. }
  487. spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
  488. return ret;
  489. }
  490. static void d40_desc_remove(struct d40_desc *d40d)
  491. {
  492. list_del(&d40d->node);
  493. }
  494. static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
  495. {
  496. struct d40_desc *desc = NULL;
  497. if (!list_empty(&d40c->client)) {
  498. struct d40_desc *d;
  499. struct d40_desc *_d;
  500. list_for_each_entry_safe(d, _d, &d40c->client, node) {
  501. if (async_tx_test_ack(&d->txd)) {
  502. d40_desc_remove(d);
  503. desc = d;
  504. memset(desc, 0, sizeof(*desc));
  505. break;
  506. }
  507. }
  508. }
  509. if (!desc)
  510. desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
  511. if (desc)
  512. INIT_LIST_HEAD(&desc->node);
  513. return desc;
  514. }
  515. static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
  516. {
  517. d40_pool_lli_free(d40c, d40d);
  518. d40_lcla_free_all(d40c, d40d);
  519. kmem_cache_free(d40c->base->desc_slab, d40d);
  520. }
  521. static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
  522. {
  523. list_add_tail(&desc->node, &d40c->active);
  524. }
  525. static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
  526. {
  527. struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
  528. struct d40_phy_lli *lli_src = desc->lli_phy.src;
  529. void __iomem *base = chan_base(chan);
  530. writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
  531. writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
  532. writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
  533. writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
  534. writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
  535. writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
  536. writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
  537. writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
  538. }
  539. static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
  540. {
  541. struct d40_lcla_pool *pool = &chan->base->lcla_pool;
  542. struct d40_log_lli_bidir *lli = &desc->lli_log;
  543. int lli_current = desc->lli_current;
  544. int lli_len = desc->lli_len;
  545. bool cyclic = desc->cyclic;
  546. int curr_lcla = -EINVAL;
  547. int first_lcla = 0;
  548. bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
  549. bool linkback;
  550. /*
  551. * We may have partially running cyclic transfers, in case we did't get
  552. * enough LCLA entries.
  553. */
  554. linkback = cyclic && lli_current == 0;
  555. /*
  556. * For linkback, we need one LCLA even with only one link, because we
  557. * can't link back to the one in LCPA space
  558. */
  559. if (linkback || (lli_len - lli_current > 1)) {
  560. curr_lcla = d40_lcla_alloc_one(chan, desc);
  561. first_lcla = curr_lcla;
  562. }
  563. /*
  564. * For linkback, we normally load the LCPA in the loop since we need to
  565. * link it to the second LCLA and not the first. However, if we
  566. * couldn't even get a first LCLA, then we have to run in LCPA and
  567. * reload manually.
  568. */
  569. if (!linkback || curr_lcla == -EINVAL) {
  570. unsigned int flags = 0;
  571. if (curr_lcla == -EINVAL)
  572. flags |= LLI_TERM_INT;
  573. d40_log_lli_lcpa_write(chan->lcpa,
  574. &lli->dst[lli_current],
  575. &lli->src[lli_current],
  576. curr_lcla,
  577. flags);
  578. lli_current++;
  579. }
  580. if (curr_lcla < 0)
  581. goto out;
  582. for (; lli_current < lli_len; lli_current++) {
  583. unsigned int lcla_offset = chan->phy_chan->num * 1024 +
  584. 8 * curr_lcla * 2;
  585. struct d40_log_lli *lcla = pool->base + lcla_offset;
  586. unsigned int flags = 0;
  587. int next_lcla;
  588. if (lli_current + 1 < lli_len)
  589. next_lcla = d40_lcla_alloc_one(chan, desc);
  590. else
  591. next_lcla = linkback ? first_lcla : -EINVAL;
  592. if (cyclic || next_lcla == -EINVAL)
  593. flags |= LLI_TERM_INT;
  594. if (linkback && curr_lcla == first_lcla) {
  595. /* First link goes in both LCPA and LCLA */
  596. d40_log_lli_lcpa_write(chan->lcpa,
  597. &lli->dst[lli_current],
  598. &lli->src[lli_current],
  599. next_lcla, flags);
  600. }
  601. /*
  602. * One unused LCLA in the cyclic case if the very first
  603. * next_lcla fails...
  604. */
  605. d40_log_lli_lcla_write(lcla,
  606. &lli->dst[lli_current],
  607. &lli->src[lli_current],
  608. next_lcla, flags);
  609. /*
  610. * Cache maintenance is not needed if lcla is
  611. * mapped in esram
  612. */
  613. if (!use_esram_lcla) {
  614. dma_sync_single_range_for_device(chan->base->dev,
  615. pool->dma_addr, lcla_offset,
  616. 2 * sizeof(struct d40_log_lli),
  617. DMA_TO_DEVICE);
  618. }
  619. curr_lcla = next_lcla;
  620. if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
  621. lli_current++;
  622. break;
  623. }
  624. }
  625. out:
  626. desc->lli_current = lli_current;
  627. }
  628. static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
  629. {
  630. if (chan_is_physical(d40c)) {
  631. d40_phy_lli_load(d40c, d40d);
  632. d40d->lli_current = d40d->lli_len;
  633. } else
  634. d40_log_lli_to_lcxa(d40c, d40d);
  635. }
  636. static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
  637. {
  638. struct d40_desc *d;
  639. if (list_empty(&d40c->active))
  640. return NULL;
  641. d = list_first_entry(&d40c->active,
  642. struct d40_desc,
  643. node);
  644. return d;
  645. }
  646. /* remove desc from current queue and add it to the pending_queue */
  647. static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
  648. {
  649. d40_desc_remove(desc);
  650. desc->is_in_client_list = false;
  651. list_add_tail(&desc->node, &d40c->pending_queue);
  652. }
  653. static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
  654. {
  655. struct d40_desc *d;
  656. if (list_empty(&d40c->pending_queue))
  657. return NULL;
  658. d = list_first_entry(&d40c->pending_queue,
  659. struct d40_desc,
  660. node);
  661. return d;
  662. }
  663. static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
  664. {
  665. struct d40_desc *d;
  666. if (list_empty(&d40c->queue))
  667. return NULL;
  668. d = list_first_entry(&d40c->queue,
  669. struct d40_desc,
  670. node);
  671. return d;
  672. }
  673. static int d40_psize_2_burst_size(bool is_log, int psize)
  674. {
  675. if (is_log) {
  676. if (psize == STEDMA40_PSIZE_LOG_1)
  677. return 1;
  678. } else {
  679. if (psize == STEDMA40_PSIZE_PHY_1)
  680. return 1;
  681. }
  682. return 2 << psize;
  683. }
  684. /*
  685. * The dma only supports transmitting packages up to
  686. * STEDMA40_MAX_SEG_SIZE << data_width. Calculate the total number of
  687. * dma elements required to send the entire sg list
  688. */
  689. static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
  690. {
  691. int dmalen;
  692. u32 max_w = max(data_width1, data_width2);
  693. u32 min_w = min(data_width1, data_width2);
  694. u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE << min_w, 1 << max_w);
  695. if (seg_max > STEDMA40_MAX_SEG_SIZE)
  696. seg_max -= (1 << max_w);
  697. if (!IS_ALIGNED(size, 1 << max_w))
  698. return -EINVAL;
  699. if (size <= seg_max)
  700. dmalen = 1;
  701. else {
  702. dmalen = size / seg_max;
  703. if (dmalen * seg_max < size)
  704. dmalen++;
  705. }
  706. return dmalen;
  707. }
  708. static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
  709. u32 data_width1, u32 data_width2)
  710. {
  711. struct scatterlist *sg;
  712. int i;
  713. int len = 0;
  714. int ret;
  715. for_each_sg(sgl, sg, sg_len, i) {
  716. ret = d40_size_2_dmalen(sg_dma_len(sg),
  717. data_width1, data_width2);
  718. if (ret < 0)
  719. return ret;
  720. len += ret;
  721. }
  722. return len;
  723. }
  724. #ifdef CONFIG_PM
  725. static void dma40_backup(void __iomem *baseaddr, u32 *backup,
  726. u32 *regaddr, int num, bool save)
  727. {
  728. int i;
  729. for (i = 0; i < num; i++) {
  730. void __iomem *addr = baseaddr + regaddr[i];
  731. if (save)
  732. backup[i] = readl_relaxed(addr);
  733. else
  734. writel_relaxed(backup[i], addr);
  735. }
  736. }
  737. static void d40_save_restore_registers(struct d40_base *base, bool save)
  738. {
  739. int i;
  740. /* Save/Restore channel specific registers */
  741. for (i = 0; i < base->num_phy_chans; i++) {
  742. void __iomem *addr;
  743. int idx;
  744. if (base->phy_res[i].reserved)
  745. continue;
  746. addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
  747. idx = i * ARRAY_SIZE(d40_backup_regs_chan);
  748. dma40_backup(addr, &base->reg_val_backup_chan[idx],
  749. d40_backup_regs_chan,
  750. ARRAY_SIZE(d40_backup_regs_chan),
  751. save);
  752. }
  753. /* Save/Restore global registers */
  754. dma40_backup(base->virtbase, base->reg_val_backup,
  755. d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
  756. save);
  757. /* Save/Restore registers only existing on dma40 v3 and later */
  758. if (base->rev >= 3)
  759. dma40_backup(base->virtbase, base->reg_val_backup_v3,
  760. d40_backup_regs_v3,
  761. ARRAY_SIZE(d40_backup_regs_v3),
  762. save);
  763. }
  764. #else
  765. static void d40_save_restore_registers(struct d40_base *base, bool save)
  766. {
  767. }
  768. #endif
  769. static int __d40_execute_command_phy(struct d40_chan *d40c,
  770. enum d40_command command)
  771. {
  772. u32 status;
  773. int i;
  774. void __iomem *active_reg;
  775. int ret = 0;
  776. unsigned long flags;
  777. u32 wmask;
  778. if (command == D40_DMA_STOP) {
  779. ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
  780. if (ret)
  781. return ret;
  782. }
  783. spin_lock_irqsave(&d40c->base->execmd_lock, flags);
  784. if (d40c->phy_chan->num % 2 == 0)
  785. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  786. else
  787. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  788. if (command == D40_DMA_SUSPEND_REQ) {
  789. status = (readl(active_reg) &
  790. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  791. D40_CHAN_POS(d40c->phy_chan->num);
  792. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  793. goto done;
  794. }
  795. wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
  796. writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
  797. active_reg);
  798. if (command == D40_DMA_SUSPEND_REQ) {
  799. for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
  800. status = (readl(active_reg) &
  801. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  802. D40_CHAN_POS(d40c->phy_chan->num);
  803. cpu_relax();
  804. /*
  805. * Reduce the number of bus accesses while
  806. * waiting for the DMA to suspend.
  807. */
  808. udelay(3);
  809. if (status == D40_DMA_STOP ||
  810. status == D40_DMA_SUSPENDED)
  811. break;
  812. }
  813. if (i == D40_SUSPEND_MAX_IT) {
  814. chan_err(d40c,
  815. "unable to suspend the chl %d (log: %d) status %x\n",
  816. d40c->phy_chan->num, d40c->log_num,
  817. status);
  818. dump_stack();
  819. ret = -EBUSY;
  820. }
  821. }
  822. done:
  823. spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
  824. return ret;
  825. }
  826. static void d40_term_all(struct d40_chan *d40c)
  827. {
  828. struct d40_desc *d40d;
  829. struct d40_desc *_d;
  830. /* Release active descriptors */
  831. while ((d40d = d40_first_active_get(d40c))) {
  832. d40_desc_remove(d40d);
  833. d40_desc_free(d40c, d40d);
  834. }
  835. /* Release queued descriptors waiting for transfer */
  836. while ((d40d = d40_first_queued(d40c))) {
  837. d40_desc_remove(d40d);
  838. d40_desc_free(d40c, d40d);
  839. }
  840. /* Release pending descriptors */
  841. while ((d40d = d40_first_pending(d40c))) {
  842. d40_desc_remove(d40d);
  843. d40_desc_free(d40c, d40d);
  844. }
  845. /* Release client owned descriptors */
  846. if (!list_empty(&d40c->client))
  847. list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
  848. d40_desc_remove(d40d);
  849. d40_desc_free(d40c, d40d);
  850. }
  851. /* Release descriptors in prepare queue */
  852. if (!list_empty(&d40c->prepare_queue))
  853. list_for_each_entry_safe(d40d, _d,
  854. &d40c->prepare_queue, node) {
  855. d40_desc_remove(d40d);
  856. d40_desc_free(d40c, d40d);
  857. }
  858. d40c->pending_tx = 0;
  859. }
  860. static void __d40_config_set_event(struct d40_chan *d40c,
  861. enum d40_events event_type, u32 event,
  862. int reg)
  863. {
  864. void __iomem *addr = chan_base(d40c) + reg;
  865. int tries;
  866. u32 status;
  867. switch (event_type) {
  868. case D40_DEACTIVATE_EVENTLINE:
  869. writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
  870. | ~D40_EVENTLINE_MASK(event), addr);
  871. break;
  872. case D40_SUSPEND_REQ_EVENTLINE:
  873. status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
  874. D40_EVENTLINE_POS(event);
  875. if (status == D40_DEACTIVATE_EVENTLINE ||
  876. status == D40_SUSPEND_REQ_EVENTLINE)
  877. break;
  878. writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
  879. | ~D40_EVENTLINE_MASK(event), addr);
  880. for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
  881. status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
  882. D40_EVENTLINE_POS(event);
  883. cpu_relax();
  884. /*
  885. * Reduce the number of bus accesses while
  886. * waiting for the DMA to suspend.
  887. */
  888. udelay(3);
  889. if (status == D40_DEACTIVATE_EVENTLINE)
  890. break;
  891. }
  892. if (tries == D40_SUSPEND_MAX_IT) {
  893. chan_err(d40c,
  894. "unable to stop the event_line chl %d (log: %d)"
  895. "status %x\n", d40c->phy_chan->num,
  896. d40c->log_num, status);
  897. }
  898. break;
  899. case D40_ACTIVATE_EVENTLINE:
  900. /*
  901. * The hardware sometimes doesn't register the enable when src and dst
  902. * event lines are active on the same logical channel. Retry to ensure
  903. * it does. Usually only one retry is sufficient.
  904. */
  905. tries = 100;
  906. while (--tries) {
  907. writel((D40_ACTIVATE_EVENTLINE <<
  908. D40_EVENTLINE_POS(event)) |
  909. ~D40_EVENTLINE_MASK(event), addr);
  910. if (readl(addr) & D40_EVENTLINE_MASK(event))
  911. break;
  912. }
  913. if (tries != 99)
  914. dev_dbg(chan2dev(d40c),
  915. "[%s] workaround enable S%cLNK (%d tries)\n",
  916. __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
  917. 100 - tries);
  918. WARN_ON(!tries);
  919. break;
  920. case D40_ROUND_EVENTLINE:
  921. BUG();
  922. break;
  923. }
  924. }
  925. static void d40_config_set_event(struct d40_chan *d40c,
  926. enum d40_events event_type)
  927. {
  928. /* Enable event line connected to device (or memcpy) */
  929. if ((d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) ||
  930. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH)) {
  931. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  932. __d40_config_set_event(d40c, event_type, event,
  933. D40_CHAN_REG_SSLNK);
  934. }
  935. if (d40c->dma_cfg.dir != STEDMA40_PERIPH_TO_MEM) {
  936. u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  937. __d40_config_set_event(d40c, event_type, event,
  938. D40_CHAN_REG_SDLNK);
  939. }
  940. }
  941. static u32 d40_chan_has_events(struct d40_chan *d40c)
  942. {
  943. void __iomem *chanbase = chan_base(d40c);
  944. u32 val;
  945. val = readl(chanbase + D40_CHAN_REG_SSLNK);
  946. val |= readl(chanbase + D40_CHAN_REG_SDLNK);
  947. return val;
  948. }
  949. static int
  950. __d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
  951. {
  952. unsigned long flags;
  953. int ret = 0;
  954. u32 active_status;
  955. void __iomem *active_reg;
  956. if (d40c->phy_chan->num % 2 == 0)
  957. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  958. else
  959. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  960. spin_lock_irqsave(&d40c->phy_chan->lock, flags);
  961. switch (command) {
  962. case D40_DMA_STOP:
  963. case D40_DMA_SUSPEND_REQ:
  964. active_status = (readl(active_reg) &
  965. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  966. D40_CHAN_POS(d40c->phy_chan->num);
  967. if (active_status == D40_DMA_RUN)
  968. d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
  969. else
  970. d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
  971. if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
  972. ret = __d40_execute_command_phy(d40c, command);
  973. break;
  974. case D40_DMA_RUN:
  975. d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
  976. ret = __d40_execute_command_phy(d40c, command);
  977. break;
  978. case D40_DMA_SUSPENDED:
  979. BUG();
  980. break;
  981. }
  982. spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
  983. return ret;
  984. }
  985. static int d40_channel_execute_command(struct d40_chan *d40c,
  986. enum d40_command command)
  987. {
  988. if (chan_is_logical(d40c))
  989. return __d40_execute_command_log(d40c, command);
  990. else
  991. return __d40_execute_command_phy(d40c, command);
  992. }
  993. static u32 d40_get_prmo(struct d40_chan *d40c)
  994. {
  995. static const unsigned int phy_map[] = {
  996. [STEDMA40_PCHAN_BASIC_MODE]
  997. = D40_DREG_PRMO_PCHAN_BASIC,
  998. [STEDMA40_PCHAN_MODULO_MODE]
  999. = D40_DREG_PRMO_PCHAN_MODULO,
  1000. [STEDMA40_PCHAN_DOUBLE_DST_MODE]
  1001. = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
  1002. };
  1003. static const unsigned int log_map[] = {
  1004. [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
  1005. = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
  1006. [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
  1007. = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
  1008. [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
  1009. = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
  1010. };
  1011. if (chan_is_physical(d40c))
  1012. return phy_map[d40c->dma_cfg.mode_opt];
  1013. else
  1014. return log_map[d40c->dma_cfg.mode_opt];
  1015. }
  1016. static void d40_config_write(struct d40_chan *d40c)
  1017. {
  1018. u32 addr_base;
  1019. u32 var;
  1020. /* Odd addresses are even addresses + 4 */
  1021. addr_base = (d40c->phy_chan->num % 2) * 4;
  1022. /* Setup channel mode to logical or physical */
  1023. var = ((u32)(chan_is_logical(d40c)) + 1) <<
  1024. D40_CHAN_POS(d40c->phy_chan->num);
  1025. writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
  1026. /* Setup operational mode option register */
  1027. var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
  1028. writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
  1029. if (chan_is_logical(d40c)) {
  1030. int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
  1031. & D40_SREG_ELEM_LOG_LIDX_MASK;
  1032. void __iomem *chanbase = chan_base(d40c);
  1033. /* Set default config for CFG reg */
  1034. writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
  1035. writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
  1036. /* Set LIDX for lcla */
  1037. writel(lidx, chanbase + D40_CHAN_REG_SSELT);
  1038. writel(lidx, chanbase + D40_CHAN_REG_SDELT);
  1039. /* Clear LNK which will be used by d40_chan_has_events() */
  1040. writel(0, chanbase + D40_CHAN_REG_SSLNK);
  1041. writel(0, chanbase + D40_CHAN_REG_SDLNK);
  1042. }
  1043. }
  1044. static u32 d40_residue(struct d40_chan *d40c)
  1045. {
  1046. u32 num_elt;
  1047. if (chan_is_logical(d40c))
  1048. num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
  1049. >> D40_MEM_LCSP2_ECNT_POS;
  1050. else {
  1051. u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
  1052. num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
  1053. >> D40_SREG_ELEM_PHY_ECNT_POS;
  1054. }
  1055. return num_elt * (1 << d40c->dma_cfg.dst_info.data_width);
  1056. }
  1057. static bool d40_tx_is_linked(struct d40_chan *d40c)
  1058. {
  1059. bool is_link;
  1060. if (chan_is_logical(d40c))
  1061. is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
  1062. else
  1063. is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
  1064. & D40_SREG_LNK_PHYS_LNK_MASK;
  1065. return is_link;
  1066. }
  1067. static int d40_pause(struct d40_chan *d40c)
  1068. {
  1069. int res = 0;
  1070. unsigned long flags;
  1071. if (!d40c->busy)
  1072. return 0;
  1073. pm_runtime_get_sync(d40c->base->dev);
  1074. spin_lock_irqsave(&d40c->lock, flags);
  1075. res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
  1076. pm_runtime_mark_last_busy(d40c->base->dev);
  1077. pm_runtime_put_autosuspend(d40c->base->dev);
  1078. spin_unlock_irqrestore(&d40c->lock, flags);
  1079. return res;
  1080. }
  1081. static int d40_resume(struct d40_chan *d40c)
  1082. {
  1083. int res = 0;
  1084. unsigned long flags;
  1085. if (!d40c->busy)
  1086. return 0;
  1087. spin_lock_irqsave(&d40c->lock, flags);
  1088. pm_runtime_get_sync(d40c->base->dev);
  1089. /* If bytes left to transfer or linked tx resume job */
  1090. if (d40_residue(d40c) || d40_tx_is_linked(d40c))
  1091. res = d40_channel_execute_command(d40c, D40_DMA_RUN);
  1092. pm_runtime_mark_last_busy(d40c->base->dev);
  1093. pm_runtime_put_autosuspend(d40c->base->dev);
  1094. spin_unlock_irqrestore(&d40c->lock, flags);
  1095. return res;
  1096. }
  1097. static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
  1098. {
  1099. struct d40_chan *d40c = container_of(tx->chan,
  1100. struct d40_chan,
  1101. chan);
  1102. struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
  1103. unsigned long flags;
  1104. dma_cookie_t cookie;
  1105. spin_lock_irqsave(&d40c->lock, flags);
  1106. cookie = dma_cookie_assign(tx);
  1107. d40_desc_queue(d40c, d40d);
  1108. spin_unlock_irqrestore(&d40c->lock, flags);
  1109. return cookie;
  1110. }
  1111. static int d40_start(struct d40_chan *d40c)
  1112. {
  1113. return d40_channel_execute_command(d40c, D40_DMA_RUN);
  1114. }
  1115. static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
  1116. {
  1117. struct d40_desc *d40d;
  1118. int err;
  1119. /* Start queued jobs, if any */
  1120. d40d = d40_first_queued(d40c);
  1121. if (d40d != NULL) {
  1122. if (!d40c->busy) {
  1123. d40c->busy = true;
  1124. pm_runtime_get_sync(d40c->base->dev);
  1125. }
  1126. /* Remove from queue */
  1127. d40_desc_remove(d40d);
  1128. /* Add to active queue */
  1129. d40_desc_submit(d40c, d40d);
  1130. /* Initiate DMA job */
  1131. d40_desc_load(d40c, d40d);
  1132. /* Start dma job */
  1133. err = d40_start(d40c);
  1134. if (err)
  1135. return NULL;
  1136. }
  1137. return d40d;
  1138. }
  1139. /* called from interrupt context */
  1140. static void dma_tc_handle(struct d40_chan *d40c)
  1141. {
  1142. struct d40_desc *d40d;
  1143. /* Get first active entry from list */
  1144. d40d = d40_first_active_get(d40c);
  1145. if (d40d == NULL)
  1146. return;
  1147. if (d40d->cyclic) {
  1148. /*
  1149. * If this was a paritially loaded list, we need to reloaded
  1150. * it, and only when the list is completed. We need to check
  1151. * for done because the interrupt will hit for every link, and
  1152. * not just the last one.
  1153. */
  1154. if (d40d->lli_current < d40d->lli_len
  1155. && !d40_tx_is_linked(d40c)
  1156. && !d40_residue(d40c)) {
  1157. d40_lcla_free_all(d40c, d40d);
  1158. d40_desc_load(d40c, d40d);
  1159. (void) d40_start(d40c);
  1160. if (d40d->lli_current == d40d->lli_len)
  1161. d40d->lli_current = 0;
  1162. }
  1163. } else {
  1164. d40_lcla_free_all(d40c, d40d);
  1165. if (d40d->lli_current < d40d->lli_len) {
  1166. d40_desc_load(d40c, d40d);
  1167. /* Start dma job */
  1168. (void) d40_start(d40c);
  1169. return;
  1170. }
  1171. if (d40_queue_start(d40c) == NULL)
  1172. d40c->busy = false;
  1173. pm_runtime_mark_last_busy(d40c->base->dev);
  1174. pm_runtime_put_autosuspend(d40c->base->dev);
  1175. }
  1176. d40c->pending_tx++;
  1177. tasklet_schedule(&d40c->tasklet);
  1178. }
  1179. static void dma_tasklet(unsigned long data)
  1180. {
  1181. struct d40_chan *d40c = (struct d40_chan *) data;
  1182. struct d40_desc *d40d;
  1183. unsigned long flags;
  1184. dma_async_tx_callback callback;
  1185. void *callback_param;
  1186. spin_lock_irqsave(&d40c->lock, flags);
  1187. /* Get first active entry from list */
  1188. d40d = d40_first_active_get(d40c);
  1189. if (d40d == NULL)
  1190. goto err;
  1191. if (!d40d->cyclic)
  1192. dma_cookie_complete(&d40d->txd);
  1193. /*
  1194. * If terminating a channel pending_tx is set to zero.
  1195. * This prevents any finished active jobs to return to the client.
  1196. */
  1197. if (d40c->pending_tx == 0) {
  1198. spin_unlock_irqrestore(&d40c->lock, flags);
  1199. return;
  1200. }
  1201. /* Callback to client */
  1202. callback = d40d->txd.callback;
  1203. callback_param = d40d->txd.callback_param;
  1204. if (!d40d->cyclic) {
  1205. if (async_tx_test_ack(&d40d->txd)) {
  1206. d40_desc_remove(d40d);
  1207. d40_desc_free(d40c, d40d);
  1208. } else {
  1209. if (!d40d->is_in_client_list) {
  1210. d40_desc_remove(d40d);
  1211. d40_lcla_free_all(d40c, d40d);
  1212. list_add_tail(&d40d->node, &d40c->client);
  1213. d40d->is_in_client_list = true;
  1214. }
  1215. }
  1216. }
  1217. d40c->pending_tx--;
  1218. if (d40c->pending_tx)
  1219. tasklet_schedule(&d40c->tasklet);
  1220. spin_unlock_irqrestore(&d40c->lock, flags);
  1221. if (callback && (d40d->txd.flags & DMA_PREP_INTERRUPT))
  1222. callback(callback_param);
  1223. return;
  1224. err:
  1225. /* Rescue manouver if receiving double interrupts */
  1226. if (d40c->pending_tx > 0)
  1227. d40c->pending_tx--;
  1228. spin_unlock_irqrestore(&d40c->lock, flags);
  1229. }
  1230. static irqreturn_t d40_handle_interrupt(int irq, void *data)
  1231. {
  1232. static const struct d40_interrupt_lookup il[] = {
  1233. {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
  1234. {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
  1235. {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
  1236. {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
  1237. {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
  1238. {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
  1239. {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
  1240. {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
  1241. {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
  1242. {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
  1243. };
  1244. int i;
  1245. u32 regs[ARRAY_SIZE(il)];
  1246. u32 idx;
  1247. u32 row;
  1248. long chan = -1;
  1249. struct d40_chan *d40c;
  1250. unsigned long flags;
  1251. struct d40_base *base = data;
  1252. spin_lock_irqsave(&base->interrupt_lock, flags);
  1253. /* Read interrupt status of both logical and physical channels */
  1254. for (i = 0; i < ARRAY_SIZE(il); i++)
  1255. regs[i] = readl(base->virtbase + il[i].src);
  1256. for (;;) {
  1257. chan = find_next_bit((unsigned long *)regs,
  1258. BITS_PER_LONG * ARRAY_SIZE(il), chan + 1);
  1259. /* No more set bits found? */
  1260. if (chan == BITS_PER_LONG * ARRAY_SIZE(il))
  1261. break;
  1262. row = chan / BITS_PER_LONG;
  1263. idx = chan & (BITS_PER_LONG - 1);
  1264. /* ACK interrupt */
  1265. writel(1 << idx, base->virtbase + il[row].clr);
  1266. if (il[row].offset == D40_PHY_CHAN)
  1267. d40c = base->lookup_phy_chans[idx];
  1268. else
  1269. d40c = base->lookup_log_chans[il[row].offset + idx];
  1270. spin_lock(&d40c->lock);
  1271. if (!il[row].is_error)
  1272. dma_tc_handle(d40c);
  1273. else
  1274. d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
  1275. chan, il[row].offset, idx);
  1276. spin_unlock(&d40c->lock);
  1277. }
  1278. spin_unlock_irqrestore(&base->interrupt_lock, flags);
  1279. return IRQ_HANDLED;
  1280. }
  1281. static int d40_validate_conf(struct d40_chan *d40c,
  1282. struct stedma40_chan_cfg *conf)
  1283. {
  1284. int res = 0;
  1285. u32 dst_event_group = D40_TYPE_TO_GROUP(conf->dst_dev_type);
  1286. u32 src_event_group = D40_TYPE_TO_GROUP(conf->src_dev_type);
  1287. bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
  1288. if (!conf->dir) {
  1289. chan_err(d40c, "Invalid direction.\n");
  1290. res = -EINVAL;
  1291. }
  1292. if (conf->dst_dev_type != STEDMA40_DEV_DST_MEMORY &&
  1293. d40c->base->plat_data->dev_tx[conf->dst_dev_type] == 0 &&
  1294. d40c->runtime_addr == 0) {
  1295. chan_err(d40c, "Invalid TX channel address (%d)\n",
  1296. conf->dst_dev_type);
  1297. res = -EINVAL;
  1298. }
  1299. if (conf->src_dev_type != STEDMA40_DEV_SRC_MEMORY &&
  1300. d40c->base->plat_data->dev_rx[conf->src_dev_type] == 0 &&
  1301. d40c->runtime_addr == 0) {
  1302. chan_err(d40c, "Invalid RX channel address (%d)\n",
  1303. conf->src_dev_type);
  1304. res = -EINVAL;
  1305. }
  1306. if (conf->dir == STEDMA40_MEM_TO_PERIPH &&
  1307. dst_event_group == STEDMA40_DEV_DST_MEMORY) {
  1308. chan_err(d40c, "Invalid dst\n");
  1309. res = -EINVAL;
  1310. }
  1311. if (conf->dir == STEDMA40_PERIPH_TO_MEM &&
  1312. src_event_group == STEDMA40_DEV_SRC_MEMORY) {
  1313. chan_err(d40c, "Invalid src\n");
  1314. res = -EINVAL;
  1315. }
  1316. if (src_event_group == STEDMA40_DEV_SRC_MEMORY &&
  1317. dst_event_group == STEDMA40_DEV_DST_MEMORY && is_log) {
  1318. chan_err(d40c, "No event line\n");
  1319. res = -EINVAL;
  1320. }
  1321. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH &&
  1322. (src_event_group != dst_event_group)) {
  1323. chan_err(d40c, "Invalid event group\n");
  1324. res = -EINVAL;
  1325. }
  1326. if (conf->dir == STEDMA40_PERIPH_TO_PERIPH) {
  1327. /*
  1328. * DMAC HW supports it. Will be added to this driver,
  1329. * in case any dma client requires it.
  1330. */
  1331. chan_err(d40c, "periph to periph not supported\n");
  1332. res = -EINVAL;
  1333. }
  1334. if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
  1335. (1 << conf->src_info.data_width) !=
  1336. d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
  1337. (1 << conf->dst_info.data_width)) {
  1338. /*
  1339. * The DMAC hardware only supports
  1340. * src (burst x width) == dst (burst x width)
  1341. */
  1342. chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
  1343. res = -EINVAL;
  1344. }
  1345. return res;
  1346. }
  1347. static bool d40_alloc_mask_set(struct d40_phy_res *phy,
  1348. bool is_src, int log_event_line, bool is_log,
  1349. bool *first_user)
  1350. {
  1351. unsigned long flags;
  1352. spin_lock_irqsave(&phy->lock, flags);
  1353. *first_user = ((phy->allocated_src | phy->allocated_dst)
  1354. == D40_ALLOC_FREE);
  1355. if (!is_log) {
  1356. /* Physical interrupts are masked per physical full channel */
  1357. if (phy->allocated_src == D40_ALLOC_FREE &&
  1358. phy->allocated_dst == D40_ALLOC_FREE) {
  1359. phy->allocated_dst = D40_ALLOC_PHY;
  1360. phy->allocated_src = D40_ALLOC_PHY;
  1361. goto found;
  1362. } else
  1363. goto not_found;
  1364. }
  1365. /* Logical channel */
  1366. if (is_src) {
  1367. if (phy->allocated_src == D40_ALLOC_PHY)
  1368. goto not_found;
  1369. if (phy->allocated_src == D40_ALLOC_FREE)
  1370. phy->allocated_src = D40_ALLOC_LOG_FREE;
  1371. if (!(phy->allocated_src & (1 << log_event_line))) {
  1372. phy->allocated_src |= 1 << log_event_line;
  1373. goto found;
  1374. } else
  1375. goto not_found;
  1376. } else {
  1377. if (phy->allocated_dst == D40_ALLOC_PHY)
  1378. goto not_found;
  1379. if (phy->allocated_dst == D40_ALLOC_FREE)
  1380. phy->allocated_dst = D40_ALLOC_LOG_FREE;
  1381. if (!(phy->allocated_dst & (1 << log_event_line))) {
  1382. phy->allocated_dst |= 1 << log_event_line;
  1383. goto found;
  1384. } else
  1385. goto not_found;
  1386. }
  1387. not_found:
  1388. spin_unlock_irqrestore(&phy->lock, flags);
  1389. return false;
  1390. found:
  1391. spin_unlock_irqrestore(&phy->lock, flags);
  1392. return true;
  1393. }
  1394. static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
  1395. int log_event_line)
  1396. {
  1397. unsigned long flags;
  1398. bool is_free = false;
  1399. spin_lock_irqsave(&phy->lock, flags);
  1400. if (!log_event_line) {
  1401. phy->allocated_dst = D40_ALLOC_FREE;
  1402. phy->allocated_src = D40_ALLOC_FREE;
  1403. is_free = true;
  1404. goto out;
  1405. }
  1406. /* Logical channel */
  1407. if (is_src) {
  1408. phy->allocated_src &= ~(1 << log_event_line);
  1409. if (phy->allocated_src == D40_ALLOC_LOG_FREE)
  1410. phy->allocated_src = D40_ALLOC_FREE;
  1411. } else {
  1412. phy->allocated_dst &= ~(1 << log_event_line);
  1413. if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
  1414. phy->allocated_dst = D40_ALLOC_FREE;
  1415. }
  1416. is_free = ((phy->allocated_src | phy->allocated_dst) ==
  1417. D40_ALLOC_FREE);
  1418. out:
  1419. spin_unlock_irqrestore(&phy->lock, flags);
  1420. return is_free;
  1421. }
  1422. static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
  1423. {
  1424. int dev_type;
  1425. int event_group;
  1426. int event_line;
  1427. struct d40_phy_res *phys;
  1428. int i;
  1429. int j;
  1430. int log_num;
  1431. int num_phy_chans;
  1432. bool is_src;
  1433. bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
  1434. phys = d40c->base->phy_res;
  1435. num_phy_chans = d40c->base->num_phy_chans;
  1436. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1437. dev_type = d40c->dma_cfg.src_dev_type;
  1438. log_num = 2 * dev_type;
  1439. is_src = true;
  1440. } else if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1441. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1442. /* dst event lines are used for logical memcpy */
  1443. dev_type = d40c->dma_cfg.dst_dev_type;
  1444. log_num = 2 * dev_type + 1;
  1445. is_src = false;
  1446. } else
  1447. return -EINVAL;
  1448. event_group = D40_TYPE_TO_GROUP(dev_type);
  1449. event_line = D40_TYPE_TO_EVENT(dev_type);
  1450. if (!is_log) {
  1451. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1452. /* Find physical half channel */
  1453. if (d40c->dma_cfg.use_fixed_channel) {
  1454. i = d40c->dma_cfg.phy_channel;
  1455. if (d40_alloc_mask_set(&phys[i], is_src,
  1456. 0, is_log,
  1457. first_phy_user))
  1458. goto found_phy;
  1459. } else {
  1460. for (i = 0; i < num_phy_chans; i++) {
  1461. if (d40_alloc_mask_set(&phys[i], is_src,
  1462. 0, is_log,
  1463. first_phy_user))
  1464. goto found_phy;
  1465. }
  1466. }
  1467. } else
  1468. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  1469. int phy_num = j + event_group * 2;
  1470. for (i = phy_num; i < phy_num + 2; i++) {
  1471. if (d40_alloc_mask_set(&phys[i],
  1472. is_src,
  1473. 0,
  1474. is_log,
  1475. first_phy_user))
  1476. goto found_phy;
  1477. }
  1478. }
  1479. return -EINVAL;
  1480. found_phy:
  1481. d40c->phy_chan = &phys[i];
  1482. d40c->log_num = D40_PHY_CHAN;
  1483. goto out;
  1484. }
  1485. if (dev_type == -1)
  1486. return -EINVAL;
  1487. /* Find logical channel */
  1488. for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
  1489. int phy_num = j + event_group * 2;
  1490. if (d40c->dma_cfg.use_fixed_channel) {
  1491. i = d40c->dma_cfg.phy_channel;
  1492. if ((i != phy_num) && (i != phy_num + 1)) {
  1493. dev_err(chan2dev(d40c),
  1494. "invalid fixed phy channel %d\n", i);
  1495. return -EINVAL;
  1496. }
  1497. if (d40_alloc_mask_set(&phys[i], is_src, event_line,
  1498. is_log, first_phy_user))
  1499. goto found_log;
  1500. dev_err(chan2dev(d40c),
  1501. "could not allocate fixed phy channel %d\n", i);
  1502. return -EINVAL;
  1503. }
  1504. /*
  1505. * Spread logical channels across all available physical rather
  1506. * than pack every logical channel at the first available phy
  1507. * channels.
  1508. */
  1509. if (is_src) {
  1510. for (i = phy_num; i < phy_num + 2; i++) {
  1511. if (d40_alloc_mask_set(&phys[i], is_src,
  1512. event_line, is_log,
  1513. first_phy_user))
  1514. goto found_log;
  1515. }
  1516. } else {
  1517. for (i = phy_num + 1; i >= phy_num; i--) {
  1518. if (d40_alloc_mask_set(&phys[i], is_src,
  1519. event_line, is_log,
  1520. first_phy_user))
  1521. goto found_log;
  1522. }
  1523. }
  1524. }
  1525. return -EINVAL;
  1526. found_log:
  1527. d40c->phy_chan = &phys[i];
  1528. d40c->log_num = log_num;
  1529. out:
  1530. if (is_log)
  1531. d40c->base->lookup_log_chans[d40c->log_num] = d40c;
  1532. else
  1533. d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
  1534. return 0;
  1535. }
  1536. static int d40_config_memcpy(struct d40_chan *d40c)
  1537. {
  1538. dma_cap_mask_t cap = d40c->chan.device->cap_mask;
  1539. if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
  1540. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_log;
  1541. d40c->dma_cfg.src_dev_type = STEDMA40_DEV_SRC_MEMORY;
  1542. d40c->dma_cfg.dst_dev_type = d40c->base->plat_data->
  1543. memcpy[d40c->chan.chan_id];
  1544. } else if (dma_has_cap(DMA_MEMCPY, cap) &&
  1545. dma_has_cap(DMA_SLAVE, cap)) {
  1546. d40c->dma_cfg = *d40c->base->plat_data->memcpy_conf_phy;
  1547. } else {
  1548. chan_err(d40c, "No memcpy\n");
  1549. return -EINVAL;
  1550. }
  1551. return 0;
  1552. }
  1553. static int d40_free_dma(struct d40_chan *d40c)
  1554. {
  1555. int res = 0;
  1556. u32 event;
  1557. struct d40_phy_res *phy = d40c->phy_chan;
  1558. bool is_src;
  1559. /* Terminate all queued and active transfers */
  1560. d40_term_all(d40c);
  1561. if (phy == NULL) {
  1562. chan_err(d40c, "phy == null\n");
  1563. return -EINVAL;
  1564. }
  1565. if (phy->allocated_src == D40_ALLOC_FREE &&
  1566. phy->allocated_dst == D40_ALLOC_FREE) {
  1567. chan_err(d40c, "channel already free\n");
  1568. return -EINVAL;
  1569. }
  1570. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1571. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1572. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1573. is_src = false;
  1574. } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1575. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1576. is_src = true;
  1577. } else {
  1578. chan_err(d40c, "Unknown direction\n");
  1579. return -EINVAL;
  1580. }
  1581. pm_runtime_get_sync(d40c->base->dev);
  1582. res = d40_channel_execute_command(d40c, D40_DMA_STOP);
  1583. if (res) {
  1584. chan_err(d40c, "stop failed\n");
  1585. goto out;
  1586. }
  1587. d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
  1588. if (chan_is_logical(d40c))
  1589. d40c->base->lookup_log_chans[d40c->log_num] = NULL;
  1590. else
  1591. d40c->base->lookup_phy_chans[phy->num] = NULL;
  1592. if (d40c->busy) {
  1593. pm_runtime_mark_last_busy(d40c->base->dev);
  1594. pm_runtime_put_autosuspend(d40c->base->dev);
  1595. }
  1596. d40c->busy = false;
  1597. d40c->phy_chan = NULL;
  1598. d40c->configured = false;
  1599. out:
  1600. pm_runtime_mark_last_busy(d40c->base->dev);
  1601. pm_runtime_put_autosuspend(d40c->base->dev);
  1602. return res;
  1603. }
  1604. static bool d40_is_paused(struct d40_chan *d40c)
  1605. {
  1606. void __iomem *chanbase = chan_base(d40c);
  1607. bool is_paused = false;
  1608. unsigned long flags;
  1609. void __iomem *active_reg;
  1610. u32 status;
  1611. u32 event;
  1612. spin_lock_irqsave(&d40c->lock, flags);
  1613. if (chan_is_physical(d40c)) {
  1614. if (d40c->phy_chan->num % 2 == 0)
  1615. active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
  1616. else
  1617. active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
  1618. status = (readl(active_reg) &
  1619. D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
  1620. D40_CHAN_POS(d40c->phy_chan->num);
  1621. if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
  1622. is_paused = true;
  1623. goto _exit;
  1624. }
  1625. if (d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH ||
  1626. d40c->dma_cfg.dir == STEDMA40_MEM_TO_MEM) {
  1627. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dst_dev_type);
  1628. status = readl(chanbase + D40_CHAN_REG_SDLNK);
  1629. } else if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) {
  1630. event = D40_TYPE_TO_EVENT(d40c->dma_cfg.src_dev_type);
  1631. status = readl(chanbase + D40_CHAN_REG_SSLNK);
  1632. } else {
  1633. chan_err(d40c, "Unknown direction\n");
  1634. goto _exit;
  1635. }
  1636. status = (status & D40_EVENTLINE_MASK(event)) >>
  1637. D40_EVENTLINE_POS(event);
  1638. if (status != D40_DMA_RUN)
  1639. is_paused = true;
  1640. _exit:
  1641. spin_unlock_irqrestore(&d40c->lock, flags);
  1642. return is_paused;
  1643. }
  1644. static u32 stedma40_residue(struct dma_chan *chan)
  1645. {
  1646. struct d40_chan *d40c =
  1647. container_of(chan, struct d40_chan, chan);
  1648. u32 bytes_left;
  1649. unsigned long flags;
  1650. spin_lock_irqsave(&d40c->lock, flags);
  1651. bytes_left = d40_residue(d40c);
  1652. spin_unlock_irqrestore(&d40c->lock, flags);
  1653. return bytes_left;
  1654. }
  1655. static int
  1656. d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
  1657. struct scatterlist *sg_src, struct scatterlist *sg_dst,
  1658. unsigned int sg_len, dma_addr_t src_dev_addr,
  1659. dma_addr_t dst_dev_addr)
  1660. {
  1661. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1662. struct stedma40_half_channel_info *src_info = &cfg->src_info;
  1663. struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
  1664. int ret;
  1665. ret = d40_log_sg_to_lli(sg_src, sg_len,
  1666. src_dev_addr,
  1667. desc->lli_log.src,
  1668. chan->log_def.lcsp1,
  1669. src_info->data_width,
  1670. dst_info->data_width);
  1671. ret = d40_log_sg_to_lli(sg_dst, sg_len,
  1672. dst_dev_addr,
  1673. desc->lli_log.dst,
  1674. chan->log_def.lcsp3,
  1675. dst_info->data_width,
  1676. src_info->data_width);
  1677. return ret < 0 ? ret : 0;
  1678. }
  1679. static int
  1680. d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
  1681. struct scatterlist *sg_src, struct scatterlist *sg_dst,
  1682. unsigned int sg_len, dma_addr_t src_dev_addr,
  1683. dma_addr_t dst_dev_addr)
  1684. {
  1685. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1686. struct stedma40_half_channel_info *src_info = &cfg->src_info;
  1687. struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
  1688. unsigned long flags = 0;
  1689. int ret;
  1690. if (desc->cyclic)
  1691. flags |= LLI_CYCLIC | LLI_TERM_INT;
  1692. ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
  1693. desc->lli_phy.src,
  1694. virt_to_phys(desc->lli_phy.src),
  1695. chan->src_def_cfg,
  1696. src_info, dst_info, flags);
  1697. ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
  1698. desc->lli_phy.dst,
  1699. virt_to_phys(desc->lli_phy.dst),
  1700. chan->dst_def_cfg,
  1701. dst_info, src_info, flags);
  1702. dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
  1703. desc->lli_pool.size, DMA_TO_DEVICE);
  1704. return ret < 0 ? ret : 0;
  1705. }
  1706. static struct d40_desc *
  1707. d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
  1708. unsigned int sg_len, unsigned long dma_flags)
  1709. {
  1710. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1711. struct d40_desc *desc;
  1712. int ret;
  1713. desc = d40_desc_get(chan);
  1714. if (!desc)
  1715. return NULL;
  1716. desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
  1717. cfg->dst_info.data_width);
  1718. if (desc->lli_len < 0) {
  1719. chan_err(chan, "Unaligned size\n");
  1720. goto err;
  1721. }
  1722. ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
  1723. if (ret < 0) {
  1724. chan_err(chan, "Could not allocate lli\n");
  1725. goto err;
  1726. }
  1727. desc->lli_current = 0;
  1728. desc->txd.flags = dma_flags;
  1729. desc->txd.tx_submit = d40_tx_submit;
  1730. dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
  1731. return desc;
  1732. err:
  1733. d40_desc_free(chan, desc);
  1734. return NULL;
  1735. }
  1736. static dma_addr_t
  1737. d40_get_dev_addr(struct d40_chan *chan, enum dma_transfer_direction direction)
  1738. {
  1739. struct stedma40_platform_data *plat = chan->base->plat_data;
  1740. struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
  1741. dma_addr_t addr = 0;
  1742. if (chan->runtime_addr)
  1743. return chan->runtime_addr;
  1744. if (direction == DMA_DEV_TO_MEM)
  1745. addr = plat->dev_rx[cfg->src_dev_type];
  1746. else if (direction == DMA_MEM_TO_DEV)
  1747. addr = plat->dev_tx[cfg->dst_dev_type];
  1748. return addr;
  1749. }
  1750. static struct dma_async_tx_descriptor *
  1751. d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
  1752. struct scatterlist *sg_dst, unsigned int sg_len,
  1753. enum dma_transfer_direction direction, unsigned long dma_flags)
  1754. {
  1755. struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
  1756. dma_addr_t src_dev_addr = 0;
  1757. dma_addr_t dst_dev_addr = 0;
  1758. struct d40_desc *desc;
  1759. unsigned long flags;
  1760. int ret;
  1761. if (!chan->phy_chan) {
  1762. chan_err(chan, "Cannot prepare unallocated channel\n");
  1763. return NULL;
  1764. }
  1765. spin_lock_irqsave(&chan->lock, flags);
  1766. desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
  1767. if (desc == NULL)
  1768. goto err;
  1769. if (sg_next(&sg_src[sg_len - 1]) == sg_src)
  1770. desc->cyclic = true;
  1771. if (direction != DMA_TRANS_NONE) {
  1772. dma_addr_t dev_addr = d40_get_dev_addr(chan, direction);
  1773. if (direction == DMA_DEV_TO_MEM)
  1774. src_dev_addr = dev_addr;
  1775. else if (direction == DMA_MEM_TO_DEV)
  1776. dst_dev_addr = dev_addr;
  1777. }
  1778. if (chan_is_logical(chan))
  1779. ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
  1780. sg_len, src_dev_addr, dst_dev_addr);
  1781. else
  1782. ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
  1783. sg_len, src_dev_addr, dst_dev_addr);
  1784. if (ret) {
  1785. chan_err(chan, "Failed to prepare %s sg job: %d\n",
  1786. chan_is_logical(chan) ? "log" : "phy", ret);
  1787. goto err;
  1788. }
  1789. /*
  1790. * add descriptor to the prepare queue in order to be able
  1791. * to free them later in terminate_all
  1792. */
  1793. list_add_tail(&desc->node, &chan->prepare_queue);
  1794. spin_unlock_irqrestore(&chan->lock, flags);
  1795. return &desc->txd;
  1796. err:
  1797. if (desc)
  1798. d40_desc_free(chan, desc);
  1799. spin_unlock_irqrestore(&chan->lock, flags);
  1800. return NULL;
  1801. }
  1802. bool stedma40_filter(struct dma_chan *chan, void *data)
  1803. {
  1804. struct stedma40_chan_cfg *info = data;
  1805. struct d40_chan *d40c =
  1806. container_of(chan, struct d40_chan, chan);
  1807. int err;
  1808. if (data) {
  1809. err = d40_validate_conf(d40c, info);
  1810. if (!err)
  1811. d40c->dma_cfg = *info;
  1812. } else
  1813. err = d40_config_memcpy(d40c);
  1814. if (!err)
  1815. d40c->configured = true;
  1816. return err == 0;
  1817. }
  1818. EXPORT_SYMBOL(stedma40_filter);
  1819. static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
  1820. {
  1821. bool realtime = d40c->dma_cfg.realtime;
  1822. bool highprio = d40c->dma_cfg.high_priority;
  1823. u32 rtreg = realtime ? D40_DREG_RSEG1 : D40_DREG_RCEG1;
  1824. u32 event = D40_TYPE_TO_EVENT(dev_type);
  1825. u32 group = D40_TYPE_TO_GROUP(dev_type);
  1826. u32 bit = 1 << event;
  1827. u32 prioreg;
  1828. /*
  1829. * Due to a hardware bug, in some cases a logical channel triggered by
  1830. * a high priority destination event line can generate extra packet
  1831. * transactions.
  1832. *
  1833. * The workaround is to not set the high priority level for the
  1834. * destination event lines that trigger logical channels.
  1835. */
  1836. if (!src && chan_is_logical(d40c))
  1837. highprio = false;
  1838. prioreg = highprio ? D40_DREG_PSEG1 : D40_DREG_PCEG1;
  1839. /* Destination event lines are stored in the upper halfword */
  1840. if (!src)
  1841. bit <<= 16;
  1842. writel(bit, d40c->base->virtbase + prioreg + group * 4);
  1843. writel(bit, d40c->base->virtbase + rtreg + group * 4);
  1844. }
  1845. static void d40_set_prio_realtime(struct d40_chan *d40c)
  1846. {
  1847. if (d40c->base->rev < 3)
  1848. return;
  1849. if ((d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM) ||
  1850. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH))
  1851. __d40_set_prio_rt(d40c, d40c->dma_cfg.src_dev_type, true);
  1852. if ((d40c->dma_cfg.dir == STEDMA40_MEM_TO_PERIPH) ||
  1853. (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_PERIPH))
  1854. __d40_set_prio_rt(d40c, d40c->dma_cfg.dst_dev_type, false);
  1855. }
  1856. /* DMA ENGINE functions */
  1857. static int d40_alloc_chan_resources(struct dma_chan *chan)
  1858. {
  1859. int err;
  1860. unsigned long flags;
  1861. struct d40_chan *d40c =
  1862. container_of(chan, struct d40_chan, chan);
  1863. bool is_free_phy;
  1864. spin_lock_irqsave(&d40c->lock, flags);
  1865. dma_cookie_init(chan);
  1866. /* If no dma configuration is set use default configuration (memcpy) */
  1867. if (!d40c->configured) {
  1868. err = d40_config_memcpy(d40c);
  1869. if (err) {
  1870. chan_err(d40c, "Failed to configure memcpy channel\n");
  1871. goto fail;
  1872. }
  1873. }
  1874. err = d40_allocate_channel(d40c, &is_free_phy);
  1875. if (err) {
  1876. chan_err(d40c, "Failed to allocate channel\n");
  1877. d40c->configured = false;
  1878. goto fail;
  1879. }
  1880. pm_runtime_get_sync(d40c->base->dev);
  1881. /* Fill in basic CFG register values */
  1882. d40_phy_cfg(&d40c->dma_cfg, &d40c->src_def_cfg,
  1883. &d40c->dst_def_cfg, chan_is_logical(d40c));
  1884. d40_set_prio_realtime(d40c);
  1885. if (chan_is_logical(d40c)) {
  1886. d40_log_cfg(&d40c->dma_cfg,
  1887. &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
  1888. if (d40c->dma_cfg.dir == STEDMA40_PERIPH_TO_MEM)
  1889. d40c->lcpa = d40c->base->lcpa_base +
  1890. d40c->dma_cfg.src_dev_type * D40_LCPA_CHAN_SIZE;
  1891. else
  1892. d40c->lcpa = d40c->base->lcpa_base +
  1893. d40c->dma_cfg.dst_dev_type *
  1894. D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
  1895. }
  1896. dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
  1897. chan_is_logical(d40c) ? "logical" : "physical",
  1898. d40c->phy_chan->num,
  1899. d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
  1900. /*
  1901. * Only write channel configuration to the DMA if the physical
  1902. * resource is free. In case of multiple logical channels
  1903. * on the same physical resource, only the first write is necessary.
  1904. */
  1905. if (is_free_phy)
  1906. d40_config_write(d40c);
  1907. fail:
  1908. pm_runtime_mark_last_busy(d40c->base->dev);
  1909. pm_runtime_put_autosuspend(d40c->base->dev);
  1910. spin_unlock_irqrestore(&d40c->lock, flags);
  1911. return err;
  1912. }
  1913. static void d40_free_chan_resources(struct dma_chan *chan)
  1914. {
  1915. struct d40_chan *d40c =
  1916. container_of(chan, struct d40_chan, chan);
  1917. int err;
  1918. unsigned long flags;
  1919. if (d40c->phy_chan == NULL) {
  1920. chan_err(d40c, "Cannot free unallocated channel\n");
  1921. return;
  1922. }
  1923. spin_lock_irqsave(&d40c->lock, flags);
  1924. err = d40_free_dma(d40c);
  1925. if (err)
  1926. chan_err(d40c, "Failed to free channel\n");
  1927. spin_unlock_irqrestore(&d40c->lock, flags);
  1928. }
  1929. static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
  1930. dma_addr_t dst,
  1931. dma_addr_t src,
  1932. size_t size,
  1933. unsigned long dma_flags)
  1934. {
  1935. struct scatterlist dst_sg;
  1936. struct scatterlist src_sg;
  1937. sg_init_table(&dst_sg, 1);
  1938. sg_init_table(&src_sg, 1);
  1939. sg_dma_address(&dst_sg) = dst;
  1940. sg_dma_address(&src_sg) = src;
  1941. sg_dma_len(&dst_sg) = size;
  1942. sg_dma_len(&src_sg) = size;
  1943. return d40_prep_sg(chan, &src_sg, &dst_sg, 1, DMA_NONE, dma_flags);
  1944. }
  1945. static struct dma_async_tx_descriptor *
  1946. d40_prep_memcpy_sg(struct dma_chan *chan,
  1947. struct scatterlist *dst_sg, unsigned int dst_nents,
  1948. struct scatterlist *src_sg, unsigned int src_nents,
  1949. unsigned long dma_flags)
  1950. {
  1951. if (dst_nents != src_nents)
  1952. return NULL;
  1953. return d40_prep_sg(chan, src_sg, dst_sg, src_nents, DMA_NONE, dma_flags);
  1954. }
  1955. static struct dma_async_tx_descriptor *d40_prep_slave_sg(struct dma_chan *chan,
  1956. struct scatterlist *sgl,
  1957. unsigned int sg_len,
  1958. enum dma_transfer_direction direction,
  1959. unsigned long dma_flags,
  1960. void *context)
  1961. {
  1962. if (direction != DMA_DEV_TO_MEM && direction != DMA_MEM_TO_DEV)
  1963. return NULL;
  1964. return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
  1965. }
  1966. static struct dma_async_tx_descriptor *
  1967. dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
  1968. size_t buf_len, size_t period_len,
  1969. enum dma_transfer_direction direction, unsigned long flags,
  1970. void *context)
  1971. {
  1972. unsigned int periods = buf_len / period_len;
  1973. struct dma_async_tx_descriptor *txd;
  1974. struct scatterlist *sg;
  1975. int i;
  1976. sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
  1977. for (i = 0; i < periods; i++) {
  1978. sg_dma_address(&sg[i]) = dma_addr;
  1979. sg_dma_len(&sg[i]) = period_len;
  1980. dma_addr += period_len;
  1981. }
  1982. sg[periods].offset = 0;
  1983. sg_dma_len(&sg[periods]) = 0;
  1984. sg[periods].page_link =
  1985. ((unsigned long)sg | 0x01) & ~0x02;
  1986. txd = d40_prep_sg(chan, sg, sg, periods, direction,
  1987. DMA_PREP_INTERRUPT);
  1988. kfree(sg);
  1989. return txd;
  1990. }
  1991. static enum dma_status d40_tx_status(struct dma_chan *chan,
  1992. dma_cookie_t cookie,
  1993. struct dma_tx_state *txstate)
  1994. {
  1995. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  1996. enum dma_status ret;
  1997. if (d40c->phy_chan == NULL) {
  1998. chan_err(d40c, "Cannot read status of unallocated channel\n");
  1999. return -EINVAL;
  2000. }
  2001. ret = dma_cookie_status(chan, cookie, txstate);
  2002. if (ret != DMA_SUCCESS)
  2003. dma_set_residue(txstate, stedma40_residue(chan));
  2004. if (d40_is_paused(d40c))
  2005. ret = DMA_PAUSED;
  2006. return ret;
  2007. }
  2008. static void d40_issue_pending(struct dma_chan *chan)
  2009. {
  2010. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2011. unsigned long flags;
  2012. if (d40c->phy_chan == NULL) {
  2013. chan_err(d40c, "Channel is not allocated!\n");
  2014. return;
  2015. }
  2016. spin_lock_irqsave(&d40c->lock, flags);
  2017. list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
  2018. /* Busy means that queued jobs are already being processed */
  2019. if (!d40c->busy)
  2020. (void) d40_queue_start(d40c);
  2021. spin_unlock_irqrestore(&d40c->lock, flags);
  2022. }
  2023. static void d40_terminate_all(struct dma_chan *chan)
  2024. {
  2025. unsigned long flags;
  2026. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2027. int ret;
  2028. spin_lock_irqsave(&d40c->lock, flags);
  2029. pm_runtime_get_sync(d40c->base->dev);
  2030. ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
  2031. if (ret)
  2032. chan_err(d40c, "Failed to stop channel\n");
  2033. d40_term_all(d40c);
  2034. pm_runtime_mark_last_busy(d40c->base->dev);
  2035. pm_runtime_put_autosuspend(d40c->base->dev);
  2036. if (d40c->busy) {
  2037. pm_runtime_mark_last_busy(d40c->base->dev);
  2038. pm_runtime_put_autosuspend(d40c->base->dev);
  2039. }
  2040. d40c->busy = false;
  2041. spin_unlock_irqrestore(&d40c->lock, flags);
  2042. }
  2043. static int
  2044. dma40_config_to_halfchannel(struct d40_chan *d40c,
  2045. struct stedma40_half_channel_info *info,
  2046. enum dma_slave_buswidth width,
  2047. u32 maxburst)
  2048. {
  2049. enum stedma40_periph_data_width addr_width;
  2050. int psize;
  2051. switch (width) {
  2052. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  2053. addr_width = STEDMA40_BYTE_WIDTH;
  2054. break;
  2055. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  2056. addr_width = STEDMA40_HALFWORD_WIDTH;
  2057. break;
  2058. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  2059. addr_width = STEDMA40_WORD_WIDTH;
  2060. break;
  2061. case DMA_SLAVE_BUSWIDTH_8_BYTES:
  2062. addr_width = STEDMA40_DOUBLEWORD_WIDTH;
  2063. break;
  2064. default:
  2065. dev_err(d40c->base->dev,
  2066. "illegal peripheral address width "
  2067. "requested (%d)\n",
  2068. width);
  2069. return -EINVAL;
  2070. }
  2071. if (chan_is_logical(d40c)) {
  2072. if (maxburst >= 16)
  2073. psize = STEDMA40_PSIZE_LOG_16;
  2074. else if (maxburst >= 8)
  2075. psize = STEDMA40_PSIZE_LOG_8;
  2076. else if (maxburst >= 4)
  2077. psize = STEDMA40_PSIZE_LOG_4;
  2078. else
  2079. psize = STEDMA40_PSIZE_LOG_1;
  2080. } else {
  2081. if (maxburst >= 16)
  2082. psize = STEDMA40_PSIZE_PHY_16;
  2083. else if (maxburst >= 8)
  2084. psize = STEDMA40_PSIZE_PHY_8;
  2085. else if (maxburst >= 4)
  2086. psize = STEDMA40_PSIZE_PHY_4;
  2087. else
  2088. psize = STEDMA40_PSIZE_PHY_1;
  2089. }
  2090. info->data_width = addr_width;
  2091. info->psize = psize;
  2092. info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
  2093. return 0;
  2094. }
  2095. /* Runtime reconfiguration extension */
  2096. static int d40_set_runtime_config(struct dma_chan *chan,
  2097. struct dma_slave_config *config)
  2098. {
  2099. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2100. struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
  2101. enum dma_slave_buswidth src_addr_width, dst_addr_width;
  2102. dma_addr_t config_addr;
  2103. u32 src_maxburst, dst_maxburst;
  2104. int ret;
  2105. src_addr_width = config->src_addr_width;
  2106. src_maxburst = config->src_maxburst;
  2107. dst_addr_width = config->dst_addr_width;
  2108. dst_maxburst = config->dst_maxburst;
  2109. if (config->direction == DMA_DEV_TO_MEM) {
  2110. dma_addr_t dev_addr_rx =
  2111. d40c->base->plat_data->dev_rx[cfg->src_dev_type];
  2112. config_addr = config->src_addr;
  2113. if (dev_addr_rx)
  2114. dev_dbg(d40c->base->dev,
  2115. "channel has a pre-wired RX address %08x "
  2116. "overriding with %08x\n",
  2117. dev_addr_rx, config_addr);
  2118. if (cfg->dir != STEDMA40_PERIPH_TO_MEM)
  2119. dev_dbg(d40c->base->dev,
  2120. "channel was not configured for peripheral "
  2121. "to memory transfer (%d) overriding\n",
  2122. cfg->dir);
  2123. cfg->dir = STEDMA40_PERIPH_TO_MEM;
  2124. /* Configure the memory side */
  2125. if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
  2126. dst_addr_width = src_addr_width;
  2127. if (dst_maxburst == 0)
  2128. dst_maxburst = src_maxburst;
  2129. } else if (config->direction == DMA_MEM_TO_DEV) {
  2130. dma_addr_t dev_addr_tx =
  2131. d40c->base->plat_data->dev_tx[cfg->dst_dev_type];
  2132. config_addr = config->dst_addr;
  2133. if (dev_addr_tx)
  2134. dev_dbg(d40c->base->dev,
  2135. "channel has a pre-wired TX address %08x "
  2136. "overriding with %08x\n",
  2137. dev_addr_tx, config_addr);
  2138. if (cfg->dir != STEDMA40_MEM_TO_PERIPH)
  2139. dev_dbg(d40c->base->dev,
  2140. "channel was not configured for memory "
  2141. "to peripheral transfer (%d) overriding\n",
  2142. cfg->dir);
  2143. cfg->dir = STEDMA40_MEM_TO_PERIPH;
  2144. /* Configure the memory side */
  2145. if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
  2146. src_addr_width = dst_addr_width;
  2147. if (src_maxburst == 0)
  2148. src_maxburst = dst_maxburst;
  2149. } else {
  2150. dev_err(d40c->base->dev,
  2151. "unrecognized channel direction %d\n",
  2152. config->direction);
  2153. return -EINVAL;
  2154. }
  2155. if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
  2156. dev_err(d40c->base->dev,
  2157. "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
  2158. src_maxburst,
  2159. src_addr_width,
  2160. dst_maxburst,
  2161. dst_addr_width);
  2162. return -EINVAL;
  2163. }
  2164. if (src_maxburst > 16) {
  2165. src_maxburst = 16;
  2166. dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
  2167. } else if (dst_maxburst > 16) {
  2168. dst_maxburst = 16;
  2169. src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
  2170. }
  2171. ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
  2172. src_addr_width,
  2173. src_maxburst);
  2174. if (ret)
  2175. return ret;
  2176. ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
  2177. dst_addr_width,
  2178. dst_maxburst);
  2179. if (ret)
  2180. return ret;
  2181. /* Fill in register values */
  2182. if (chan_is_logical(d40c))
  2183. d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
  2184. else
  2185. d40_phy_cfg(cfg, &d40c->src_def_cfg,
  2186. &d40c->dst_def_cfg, false);
  2187. /* These settings will take precedence later */
  2188. d40c->runtime_addr = config_addr;
  2189. d40c->runtime_direction = config->direction;
  2190. dev_dbg(d40c->base->dev,
  2191. "configured channel %s for %s, data width %d/%d, "
  2192. "maxburst %d/%d elements, LE, no flow control\n",
  2193. dma_chan_name(chan),
  2194. (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
  2195. src_addr_width, dst_addr_width,
  2196. src_maxburst, dst_maxburst);
  2197. return 0;
  2198. }
  2199. static int d40_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  2200. unsigned long arg)
  2201. {
  2202. struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
  2203. if (d40c->phy_chan == NULL) {
  2204. chan_err(d40c, "Channel is not allocated!\n");
  2205. return -EINVAL;
  2206. }
  2207. switch (cmd) {
  2208. case DMA_TERMINATE_ALL:
  2209. d40_terminate_all(chan);
  2210. return 0;
  2211. case DMA_PAUSE:
  2212. return d40_pause(d40c);
  2213. case DMA_RESUME:
  2214. return d40_resume(d40c);
  2215. case DMA_SLAVE_CONFIG:
  2216. return d40_set_runtime_config(chan,
  2217. (struct dma_slave_config *) arg);
  2218. default:
  2219. break;
  2220. }
  2221. /* Other commands are unimplemented */
  2222. return -ENXIO;
  2223. }
  2224. /* Initialization functions */
  2225. static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
  2226. struct d40_chan *chans, int offset,
  2227. int num_chans)
  2228. {
  2229. int i = 0;
  2230. struct d40_chan *d40c;
  2231. INIT_LIST_HEAD(&dma->channels);
  2232. for (i = offset; i < offset + num_chans; i++) {
  2233. d40c = &chans[i];
  2234. d40c->base = base;
  2235. d40c->chan.device = dma;
  2236. spin_lock_init(&d40c->lock);
  2237. d40c->log_num = D40_PHY_CHAN;
  2238. INIT_LIST_HEAD(&d40c->active);
  2239. INIT_LIST_HEAD(&d40c->queue);
  2240. INIT_LIST_HEAD(&d40c->pending_queue);
  2241. INIT_LIST_HEAD(&d40c->client);
  2242. INIT_LIST_HEAD(&d40c->prepare_queue);
  2243. tasklet_init(&d40c->tasklet, dma_tasklet,
  2244. (unsigned long) d40c);
  2245. list_add_tail(&d40c->chan.device_node,
  2246. &dma->channels);
  2247. }
  2248. }
  2249. static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
  2250. {
  2251. if (dma_has_cap(DMA_SLAVE, dev->cap_mask))
  2252. dev->device_prep_slave_sg = d40_prep_slave_sg;
  2253. if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
  2254. dev->device_prep_dma_memcpy = d40_prep_memcpy;
  2255. /*
  2256. * This controller can only access address at even
  2257. * 32bit boundaries, i.e. 2^2
  2258. */
  2259. dev->copy_align = 2;
  2260. }
  2261. if (dma_has_cap(DMA_SG, dev->cap_mask))
  2262. dev->device_prep_dma_sg = d40_prep_memcpy_sg;
  2263. if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
  2264. dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
  2265. dev->device_alloc_chan_resources = d40_alloc_chan_resources;
  2266. dev->device_free_chan_resources = d40_free_chan_resources;
  2267. dev->device_issue_pending = d40_issue_pending;
  2268. dev->device_tx_status = d40_tx_status;
  2269. dev->device_control = d40_control;
  2270. dev->dev = base->dev;
  2271. }
  2272. static int __init d40_dmaengine_init(struct d40_base *base,
  2273. int num_reserved_chans)
  2274. {
  2275. int err ;
  2276. d40_chan_init(base, &base->dma_slave, base->log_chans,
  2277. 0, base->num_log_chans);
  2278. dma_cap_zero(base->dma_slave.cap_mask);
  2279. dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
  2280. dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
  2281. d40_ops_init(base, &base->dma_slave);
  2282. err = dma_async_device_register(&base->dma_slave);
  2283. if (err) {
  2284. d40_err(base->dev, "Failed to register slave channels\n");
  2285. goto failure1;
  2286. }
  2287. d40_chan_init(base, &base->dma_memcpy, base->log_chans,
  2288. base->num_log_chans, base->plat_data->memcpy_len);
  2289. dma_cap_zero(base->dma_memcpy.cap_mask);
  2290. dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
  2291. dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask);
  2292. d40_ops_init(base, &base->dma_memcpy);
  2293. err = dma_async_device_register(&base->dma_memcpy);
  2294. if (err) {
  2295. d40_err(base->dev,
  2296. "Failed to regsiter memcpy only channels\n");
  2297. goto failure2;
  2298. }
  2299. d40_chan_init(base, &base->dma_both, base->phy_chans,
  2300. 0, num_reserved_chans);
  2301. dma_cap_zero(base->dma_both.cap_mask);
  2302. dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
  2303. dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
  2304. dma_cap_set(DMA_SG, base->dma_both.cap_mask);
  2305. dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
  2306. d40_ops_init(base, &base->dma_both);
  2307. err = dma_async_device_register(&base->dma_both);
  2308. if (err) {
  2309. d40_err(base->dev,
  2310. "Failed to register logical and physical capable channels\n");
  2311. goto failure3;
  2312. }
  2313. return 0;
  2314. failure3:
  2315. dma_async_device_unregister(&base->dma_memcpy);
  2316. failure2:
  2317. dma_async_device_unregister(&base->dma_slave);
  2318. failure1:
  2319. return err;
  2320. }
  2321. /* Suspend resume functionality */
  2322. #ifdef CONFIG_PM
  2323. static int dma40_pm_suspend(struct device *dev)
  2324. {
  2325. struct platform_device *pdev = to_platform_device(dev);
  2326. struct d40_base *base = platform_get_drvdata(pdev);
  2327. int ret = 0;
  2328. if (base->lcpa_regulator)
  2329. ret = regulator_disable(base->lcpa_regulator);
  2330. return ret;
  2331. }
  2332. static int dma40_runtime_suspend(struct device *dev)
  2333. {
  2334. struct platform_device *pdev = to_platform_device(dev);
  2335. struct d40_base *base = platform_get_drvdata(pdev);
  2336. d40_save_restore_registers(base, true);
  2337. /* Don't disable/enable clocks for v1 due to HW bugs */
  2338. if (base->rev != 1)
  2339. writel_relaxed(base->gcc_pwr_off_mask,
  2340. base->virtbase + D40_DREG_GCC);
  2341. return 0;
  2342. }
  2343. static int dma40_runtime_resume(struct device *dev)
  2344. {
  2345. struct platform_device *pdev = to_platform_device(dev);
  2346. struct d40_base *base = platform_get_drvdata(pdev);
  2347. if (base->initialized)
  2348. d40_save_restore_registers(base, false);
  2349. writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
  2350. base->virtbase + D40_DREG_GCC);
  2351. return 0;
  2352. }
  2353. static int dma40_resume(struct device *dev)
  2354. {
  2355. struct platform_device *pdev = to_platform_device(dev);
  2356. struct d40_base *base = platform_get_drvdata(pdev);
  2357. int ret = 0;
  2358. if (base->lcpa_regulator)
  2359. ret = regulator_enable(base->lcpa_regulator);
  2360. return ret;
  2361. }
  2362. static const struct dev_pm_ops dma40_pm_ops = {
  2363. .suspend = dma40_pm_suspend,
  2364. .runtime_suspend = dma40_runtime_suspend,
  2365. .runtime_resume = dma40_runtime_resume,
  2366. .resume = dma40_resume,
  2367. };
  2368. #define DMA40_PM_OPS (&dma40_pm_ops)
  2369. #else
  2370. #define DMA40_PM_OPS NULL
  2371. #endif
  2372. /* Initialization functions. */
  2373. static int __init d40_phy_res_init(struct d40_base *base)
  2374. {
  2375. int i;
  2376. int num_phy_chans_avail = 0;
  2377. u32 val[2];
  2378. int odd_even_bit = -2;
  2379. int gcc = D40_DREG_GCC_ENA;
  2380. val[0] = readl(base->virtbase + D40_DREG_PRSME);
  2381. val[1] = readl(base->virtbase + D40_DREG_PRSMO);
  2382. for (i = 0; i < base->num_phy_chans; i++) {
  2383. base->phy_res[i].num = i;
  2384. odd_even_bit += 2 * ((i % 2) == 0);
  2385. if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
  2386. /* Mark security only channels as occupied */
  2387. base->phy_res[i].allocated_src = D40_ALLOC_PHY;
  2388. base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
  2389. base->phy_res[i].reserved = true;
  2390. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
  2391. D40_DREG_GCC_SRC);
  2392. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
  2393. D40_DREG_GCC_DST);
  2394. } else {
  2395. base->phy_res[i].allocated_src = D40_ALLOC_FREE;
  2396. base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
  2397. base->phy_res[i].reserved = false;
  2398. num_phy_chans_avail++;
  2399. }
  2400. spin_lock_init(&base->phy_res[i].lock);
  2401. }
  2402. /* Mark disabled channels as occupied */
  2403. for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
  2404. int chan = base->plat_data->disabled_channels[i];
  2405. base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
  2406. base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
  2407. base->phy_res[chan].reserved = true;
  2408. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
  2409. D40_DREG_GCC_SRC);
  2410. gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
  2411. D40_DREG_GCC_DST);
  2412. num_phy_chans_avail--;
  2413. }
  2414. dev_info(base->dev, "%d of %d physical DMA channels available\n",
  2415. num_phy_chans_avail, base->num_phy_chans);
  2416. /* Verify settings extended vs standard */
  2417. val[0] = readl(base->virtbase + D40_DREG_PRTYP);
  2418. for (i = 0; i < base->num_phy_chans; i++) {
  2419. if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
  2420. (val[0] & 0x3) != 1)
  2421. dev_info(base->dev,
  2422. "[%s] INFO: channel %d is misconfigured (%d)\n",
  2423. __func__, i, val[0] & 0x3);
  2424. val[0] = val[0] >> 2;
  2425. }
  2426. /*
  2427. * To keep things simple, Enable all clocks initially.
  2428. * The clocks will get managed later post channel allocation.
  2429. * The clocks for the event lines on which reserved channels exists
  2430. * are not managed here.
  2431. */
  2432. writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
  2433. base->gcc_pwr_off_mask = gcc;
  2434. return num_phy_chans_avail;
  2435. }
  2436. static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
  2437. {
  2438. struct stedma40_platform_data *plat_data;
  2439. struct clk *clk = NULL;
  2440. void __iomem *virtbase = NULL;
  2441. struct resource *res = NULL;
  2442. struct d40_base *base = NULL;
  2443. int num_log_chans = 0;
  2444. int num_phy_chans;
  2445. int clk_ret = -EINVAL;
  2446. int i;
  2447. u32 pid;
  2448. u32 cid;
  2449. u8 rev;
  2450. clk = clk_get(&pdev->dev, NULL);
  2451. if (IS_ERR(clk)) {
  2452. d40_err(&pdev->dev, "No matching clock found\n");
  2453. goto failure;
  2454. }
  2455. clk_ret = clk_prepare_enable(clk);
  2456. if (clk_ret) {
  2457. d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
  2458. goto failure;
  2459. }
  2460. /* Get IO for DMAC base address */
  2461. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
  2462. if (!res)
  2463. goto failure;
  2464. if (request_mem_region(res->start, resource_size(res),
  2465. D40_NAME " I/O base") == NULL)
  2466. goto failure;
  2467. virtbase = ioremap(res->start, resource_size(res));
  2468. if (!virtbase)
  2469. goto failure;
  2470. /* This is just a regular AMBA PrimeCell ID actually */
  2471. for (pid = 0, i = 0; i < 4; i++)
  2472. pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
  2473. & 255) << (i * 8);
  2474. for (cid = 0, i = 0; i < 4; i++)
  2475. cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
  2476. & 255) << (i * 8);
  2477. if (cid != AMBA_CID) {
  2478. d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
  2479. goto failure;
  2480. }
  2481. if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
  2482. d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
  2483. AMBA_MANF_BITS(pid),
  2484. AMBA_VENDOR_ST);
  2485. goto failure;
  2486. }
  2487. /*
  2488. * HW revision:
  2489. * DB8500ed has revision 0
  2490. * ? has revision 1
  2491. * DB8500v1 has revision 2
  2492. * DB8500v2 has revision 3
  2493. * AP9540v1 has revision 4
  2494. * DB8540v1 has revision 4
  2495. */
  2496. rev = AMBA_REV_BITS(pid);
  2497. plat_data = pdev->dev.platform_data;
  2498. /* The number of physical channels on this HW */
  2499. if (plat_data->num_of_phy_chans)
  2500. num_phy_chans = plat_data->num_of_phy_chans;
  2501. else
  2502. num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
  2503. dev_info(&pdev->dev, "hardware revision: %d @ 0x%x with %d physical channels\n",
  2504. rev, res->start, num_phy_chans);
  2505. if (rev < 2) {
  2506. d40_err(&pdev->dev, "hardware revision: %d is not supported",
  2507. rev);
  2508. goto failure;
  2509. }
  2510. /* Count the number of logical channels in use */
  2511. for (i = 0; i < plat_data->dev_len; i++)
  2512. if (plat_data->dev_rx[i] != 0)
  2513. num_log_chans++;
  2514. for (i = 0; i < plat_data->dev_len; i++)
  2515. if (plat_data->dev_tx[i] != 0)
  2516. num_log_chans++;
  2517. base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
  2518. (num_phy_chans + num_log_chans + plat_data->memcpy_len) *
  2519. sizeof(struct d40_chan), GFP_KERNEL);
  2520. if (base == NULL) {
  2521. d40_err(&pdev->dev, "Out of memory\n");
  2522. goto failure;
  2523. }
  2524. base->rev = rev;
  2525. base->clk = clk;
  2526. base->num_phy_chans = num_phy_chans;
  2527. base->num_log_chans = num_log_chans;
  2528. base->phy_start = res->start;
  2529. base->phy_size = resource_size(res);
  2530. base->virtbase = virtbase;
  2531. base->plat_data = plat_data;
  2532. base->dev = &pdev->dev;
  2533. base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
  2534. base->log_chans = &base->phy_chans[num_phy_chans];
  2535. base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res),
  2536. GFP_KERNEL);
  2537. if (!base->phy_res)
  2538. goto failure;
  2539. base->lookup_phy_chans = kzalloc(num_phy_chans *
  2540. sizeof(struct d40_chan *),
  2541. GFP_KERNEL);
  2542. if (!base->lookup_phy_chans)
  2543. goto failure;
  2544. if (num_log_chans + plat_data->memcpy_len) {
  2545. /*
  2546. * The max number of logical channels are event lines for all
  2547. * src devices and dst devices
  2548. */
  2549. base->lookup_log_chans = kzalloc(plat_data->dev_len * 2 *
  2550. sizeof(struct d40_chan *),
  2551. GFP_KERNEL);
  2552. if (!base->lookup_log_chans)
  2553. goto failure;
  2554. }
  2555. base->reg_val_backup_chan = kmalloc(base->num_phy_chans *
  2556. sizeof(d40_backup_regs_chan),
  2557. GFP_KERNEL);
  2558. if (!base->reg_val_backup_chan)
  2559. goto failure;
  2560. base->lcla_pool.alloc_map =
  2561. kzalloc(num_phy_chans * sizeof(struct d40_desc *)
  2562. * D40_LCLA_LINK_PER_EVENT_GRP, GFP_KERNEL);
  2563. if (!base->lcla_pool.alloc_map)
  2564. goto failure;
  2565. base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
  2566. 0, SLAB_HWCACHE_ALIGN,
  2567. NULL);
  2568. if (base->desc_slab == NULL)
  2569. goto failure;
  2570. return base;
  2571. failure:
  2572. if (!clk_ret)
  2573. clk_disable_unprepare(clk);
  2574. if (!IS_ERR(clk))
  2575. clk_put(clk);
  2576. if (virtbase)
  2577. iounmap(virtbase);
  2578. if (res)
  2579. release_mem_region(res->start,
  2580. resource_size(res));
  2581. if (virtbase)
  2582. iounmap(virtbase);
  2583. if (base) {
  2584. kfree(base->lcla_pool.alloc_map);
  2585. kfree(base->reg_val_backup_chan);
  2586. kfree(base->lookup_log_chans);
  2587. kfree(base->lookup_phy_chans);
  2588. kfree(base->phy_res);
  2589. kfree(base);
  2590. }
  2591. return NULL;
  2592. }
  2593. static void __init d40_hw_init(struct d40_base *base)
  2594. {
  2595. static struct d40_reg_val dma_init_reg[] = {
  2596. /* Clock every part of the DMA block from start */
  2597. { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
  2598. /* Interrupts on all logical channels */
  2599. { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
  2600. { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
  2601. { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
  2602. { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
  2603. { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
  2604. { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
  2605. { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
  2606. { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
  2607. { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
  2608. { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
  2609. { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
  2610. { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
  2611. };
  2612. int i;
  2613. u32 prmseo[2] = {0, 0};
  2614. u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
  2615. u32 pcmis = 0;
  2616. u32 pcicr = 0;
  2617. for (i = 0; i < ARRAY_SIZE(dma_init_reg); i++)
  2618. writel(dma_init_reg[i].val,
  2619. base->virtbase + dma_init_reg[i].reg);
  2620. /* Configure all our dma channels to default settings */
  2621. for (i = 0; i < base->num_phy_chans; i++) {
  2622. activeo[i % 2] = activeo[i % 2] << 2;
  2623. if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
  2624. == D40_ALLOC_PHY) {
  2625. activeo[i % 2] |= 3;
  2626. continue;
  2627. }
  2628. /* Enable interrupt # */
  2629. pcmis = (pcmis << 1) | 1;
  2630. /* Clear interrupt # */
  2631. pcicr = (pcicr << 1) | 1;
  2632. /* Set channel to physical mode */
  2633. prmseo[i % 2] = prmseo[i % 2] << 2;
  2634. prmseo[i % 2] |= 1;
  2635. }
  2636. writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
  2637. writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
  2638. writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
  2639. writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
  2640. /* Write which interrupt to enable */
  2641. writel(pcmis, base->virtbase + D40_DREG_PCMIS);
  2642. /* Write which interrupt to clear */
  2643. writel(pcicr, base->virtbase + D40_DREG_PCICR);
  2644. }
  2645. static int __init d40_lcla_allocate(struct d40_base *base)
  2646. {
  2647. struct d40_lcla_pool *pool = &base->lcla_pool;
  2648. unsigned long *page_list;
  2649. int i, j;
  2650. int ret = 0;
  2651. /*
  2652. * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
  2653. * To full fill this hardware requirement without wasting 256 kb
  2654. * we allocate pages until we get an aligned one.
  2655. */
  2656. page_list = kmalloc(sizeof(unsigned long) * MAX_LCLA_ALLOC_ATTEMPTS,
  2657. GFP_KERNEL);
  2658. if (!page_list) {
  2659. ret = -ENOMEM;
  2660. goto failure;
  2661. }
  2662. /* Calculating how many pages that are required */
  2663. base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
  2664. for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
  2665. page_list[i] = __get_free_pages(GFP_KERNEL,
  2666. base->lcla_pool.pages);
  2667. if (!page_list[i]) {
  2668. d40_err(base->dev, "Failed to allocate %d pages.\n",
  2669. base->lcla_pool.pages);
  2670. for (j = 0; j < i; j++)
  2671. free_pages(page_list[j], base->lcla_pool.pages);
  2672. goto failure;
  2673. }
  2674. if ((virt_to_phys((void *)page_list[i]) &
  2675. (LCLA_ALIGNMENT - 1)) == 0)
  2676. break;
  2677. }
  2678. for (j = 0; j < i; j++)
  2679. free_pages(page_list[j], base->lcla_pool.pages);
  2680. if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
  2681. base->lcla_pool.base = (void *)page_list[i];
  2682. } else {
  2683. /*
  2684. * After many attempts and no succees with finding the correct
  2685. * alignment, try with allocating a big buffer.
  2686. */
  2687. dev_warn(base->dev,
  2688. "[%s] Failed to get %d pages @ 18 bit align.\n",
  2689. __func__, base->lcla_pool.pages);
  2690. base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
  2691. base->num_phy_chans +
  2692. LCLA_ALIGNMENT,
  2693. GFP_KERNEL);
  2694. if (!base->lcla_pool.base_unaligned) {
  2695. ret = -ENOMEM;
  2696. goto failure;
  2697. }
  2698. base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
  2699. LCLA_ALIGNMENT);
  2700. }
  2701. pool->dma_addr = dma_map_single(base->dev, pool->base,
  2702. SZ_1K * base->num_phy_chans,
  2703. DMA_TO_DEVICE);
  2704. if (dma_mapping_error(base->dev, pool->dma_addr)) {
  2705. pool->dma_addr = 0;
  2706. ret = -ENOMEM;
  2707. goto failure;
  2708. }
  2709. writel(virt_to_phys(base->lcla_pool.base),
  2710. base->virtbase + D40_DREG_LCLA);
  2711. failure:
  2712. kfree(page_list);
  2713. return ret;
  2714. }
  2715. static int __init d40_probe(struct platform_device *pdev)
  2716. {
  2717. int err;
  2718. int ret = -ENOENT;
  2719. struct d40_base *base;
  2720. struct resource *res = NULL;
  2721. int num_reserved_chans;
  2722. u32 val;
  2723. base = d40_hw_detect_init(pdev);
  2724. if (!base)
  2725. goto failure;
  2726. num_reserved_chans = d40_phy_res_init(base);
  2727. platform_set_drvdata(pdev, base);
  2728. spin_lock_init(&base->interrupt_lock);
  2729. spin_lock_init(&base->execmd_lock);
  2730. /* Get IO for logical channel parameter address */
  2731. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
  2732. if (!res) {
  2733. ret = -ENOENT;
  2734. d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
  2735. goto failure;
  2736. }
  2737. base->lcpa_size = resource_size(res);
  2738. base->phy_lcpa = res->start;
  2739. if (request_mem_region(res->start, resource_size(res),
  2740. D40_NAME " I/O lcpa") == NULL) {
  2741. ret = -EBUSY;
  2742. d40_err(&pdev->dev,
  2743. "Failed to request LCPA region 0x%x-0x%x\n",
  2744. res->start, res->end);
  2745. goto failure;
  2746. }
  2747. /* We make use of ESRAM memory for this. */
  2748. val = readl(base->virtbase + D40_DREG_LCPA);
  2749. if (res->start != val && val != 0) {
  2750. dev_warn(&pdev->dev,
  2751. "[%s] Mismatch LCPA dma 0x%x, def 0x%x\n",
  2752. __func__, val, res->start);
  2753. } else
  2754. writel(res->start, base->virtbase + D40_DREG_LCPA);
  2755. base->lcpa_base = ioremap(res->start, resource_size(res));
  2756. if (!base->lcpa_base) {
  2757. ret = -ENOMEM;
  2758. d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
  2759. goto failure;
  2760. }
  2761. /* If lcla has to be located in ESRAM we don't need to allocate */
  2762. if (base->plat_data->use_esram_lcla) {
  2763. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  2764. "lcla_esram");
  2765. if (!res) {
  2766. ret = -ENOENT;
  2767. d40_err(&pdev->dev,
  2768. "No \"lcla_esram\" memory resource\n");
  2769. goto failure;
  2770. }
  2771. base->lcla_pool.base = ioremap(res->start,
  2772. resource_size(res));
  2773. if (!base->lcla_pool.base) {
  2774. ret = -ENOMEM;
  2775. d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
  2776. goto failure;
  2777. }
  2778. writel(res->start, base->virtbase + D40_DREG_LCLA);
  2779. } else {
  2780. ret = d40_lcla_allocate(base);
  2781. if (ret) {
  2782. d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
  2783. goto failure;
  2784. }
  2785. }
  2786. spin_lock_init(&base->lcla_pool.lock);
  2787. base->irq = platform_get_irq(pdev, 0);
  2788. ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
  2789. if (ret) {
  2790. d40_err(&pdev->dev, "No IRQ defined\n");
  2791. goto failure;
  2792. }
  2793. pm_runtime_irq_safe(base->dev);
  2794. pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
  2795. pm_runtime_use_autosuspend(base->dev);
  2796. pm_runtime_enable(base->dev);
  2797. pm_runtime_resume(base->dev);
  2798. if (base->plat_data->use_esram_lcla) {
  2799. base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
  2800. if (IS_ERR(base->lcpa_regulator)) {
  2801. d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
  2802. base->lcpa_regulator = NULL;
  2803. goto failure;
  2804. }
  2805. ret = regulator_enable(base->lcpa_regulator);
  2806. if (ret) {
  2807. d40_err(&pdev->dev,
  2808. "Failed to enable lcpa_regulator\n");
  2809. regulator_put(base->lcpa_regulator);
  2810. base->lcpa_regulator = NULL;
  2811. goto failure;
  2812. }
  2813. }
  2814. base->initialized = true;
  2815. err = d40_dmaengine_init(base, num_reserved_chans);
  2816. if (err)
  2817. goto failure;
  2818. base->dev->dma_parms = &base->dma_parms;
  2819. err = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
  2820. if (err) {
  2821. d40_err(&pdev->dev, "Failed to set dma max seg size\n");
  2822. goto failure;
  2823. }
  2824. d40_hw_init(base);
  2825. dev_info(base->dev, "initialized\n");
  2826. return 0;
  2827. failure:
  2828. if (base) {
  2829. if (base->desc_slab)
  2830. kmem_cache_destroy(base->desc_slab);
  2831. if (base->virtbase)
  2832. iounmap(base->virtbase);
  2833. if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
  2834. iounmap(base->lcla_pool.base);
  2835. base->lcla_pool.base = NULL;
  2836. }
  2837. if (base->lcla_pool.dma_addr)
  2838. dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
  2839. SZ_1K * base->num_phy_chans,
  2840. DMA_TO_DEVICE);
  2841. if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
  2842. free_pages((unsigned long)base->lcla_pool.base,
  2843. base->lcla_pool.pages);
  2844. kfree(base->lcla_pool.base_unaligned);
  2845. if (base->phy_lcpa)
  2846. release_mem_region(base->phy_lcpa,
  2847. base->lcpa_size);
  2848. if (base->phy_start)
  2849. release_mem_region(base->phy_start,
  2850. base->phy_size);
  2851. if (base->clk) {
  2852. clk_disable(base->clk);
  2853. clk_put(base->clk);
  2854. }
  2855. if (base->lcpa_regulator) {
  2856. regulator_disable(base->lcpa_regulator);
  2857. regulator_put(base->lcpa_regulator);
  2858. }
  2859. kfree(base->lcla_pool.alloc_map);
  2860. kfree(base->lookup_log_chans);
  2861. kfree(base->lookup_phy_chans);
  2862. kfree(base->phy_res);
  2863. kfree(base);
  2864. }
  2865. d40_err(&pdev->dev, "probe failed\n");
  2866. return ret;
  2867. }
  2868. static struct platform_driver d40_driver = {
  2869. .driver = {
  2870. .owner = THIS_MODULE,
  2871. .name = D40_NAME,
  2872. .pm = DMA40_PM_OPS,
  2873. },
  2874. };
  2875. static int __init stedma40_init(void)
  2876. {
  2877. return platform_driver_probe(&d40_driver, d40_probe);
  2878. }
  2879. subsys_initcall(stedma40_init);