jme.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip6_checksum.h>
  40. #include "jme.h"
  41. static int force_pseudohp = -1;
  42. static int no_pseudohp = -1;
  43. static int no_extplug = -1;
  44. module_param(force_pseudohp, int, 0);
  45. MODULE_PARM_DESC(force_pseudohp,
  46. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  47. module_param(no_pseudohp, int, 0);
  48. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  49. module_param(no_extplug, int, 0);
  50. MODULE_PARM_DESC(no_extplug,
  51. "Do not use external plug signal for pseudo hot-plug.");
  52. static int
  53. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  54. {
  55. struct jme_adapter *jme = netdev_priv(netdev);
  56. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  57. read_again:
  58. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  59. smi_phy_addr(phy) |
  60. smi_reg_addr(reg));
  61. wmb();
  62. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  63. udelay(20);
  64. val = jread32(jme, JME_SMI);
  65. if ((val & SMI_OP_REQ) == 0)
  66. break;
  67. }
  68. if (i == 0) {
  69. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  70. return 0;
  71. }
  72. if (again--)
  73. goto read_again;
  74. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  75. }
  76. static void
  77. jme_mdio_write(struct net_device *netdev,
  78. int phy, int reg, int val)
  79. {
  80. struct jme_adapter *jme = netdev_priv(netdev);
  81. int i;
  82. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  83. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  84. smi_phy_addr(phy) | smi_reg_addr(reg));
  85. wmb();
  86. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  87. udelay(20);
  88. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  89. break;
  90. }
  91. if (i == 0)
  92. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  93. return;
  94. }
  95. static inline void
  96. jme_reset_phy_processor(struct jme_adapter *jme)
  97. {
  98. u32 val;
  99. jme_mdio_write(jme->dev,
  100. jme->mii_if.phy_id,
  101. MII_ADVERTISE, ADVERTISE_ALL |
  102. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  103. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  104. jme_mdio_write(jme->dev,
  105. jme->mii_if.phy_id,
  106. MII_CTRL1000,
  107. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  108. val = jme_mdio_read(jme->dev,
  109. jme->mii_if.phy_id,
  110. MII_BMCR);
  111. jme_mdio_write(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR, val | BMCR_RESET);
  114. return;
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. jeprintk(jme->pdev, "eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. msg_rx_status(jme, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static inline void
  282. jme_enable_shadow(struct jme_adapter *jme)
  283. {
  284. jwrite32(jme,
  285. JME_SHBA_LO,
  286. ((u32)jme->shadow_dma & ~((u32)0x1F)) | SHBA_POSTEN);
  287. }
  288. static inline void
  289. jme_disable_shadow(struct jme_adapter *jme)
  290. {
  291. jwrite32(jme, JME_SHBA_LO, 0x0);
  292. }
  293. static u32
  294. jme_linkstat_from_phy(struct jme_adapter *jme)
  295. {
  296. u32 phylink, bmsr;
  297. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  298. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  299. if (bmsr & BMSR_ANCOMP)
  300. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  301. return phylink;
  302. }
  303. static inline void
  304. jme_set_phyfifoa(struct jme_adapter *jme)
  305. {
  306. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  307. }
  308. static inline void
  309. jme_set_phyfifob(struct jme_adapter *jme)
  310. {
  311. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  312. }
  313. static int
  314. jme_check_link(struct net_device *netdev, int testonly)
  315. {
  316. struct jme_adapter *jme = netdev_priv(netdev);
  317. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  318. char linkmsg[64];
  319. int rc = 0;
  320. linkmsg[0] = '\0';
  321. if (jme->fpgaver)
  322. phylink = jme_linkstat_from_phy(jme);
  323. else
  324. phylink = jread32(jme, JME_PHY_LINK);
  325. if (phylink & PHY_LINK_UP) {
  326. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  327. /*
  328. * If we did not enable AN
  329. * Speed/Duplex Info should be obtained from SMI
  330. */
  331. phylink = PHY_LINK_UP;
  332. bmcr = jme_mdio_read(jme->dev,
  333. jme->mii_if.phy_id,
  334. MII_BMCR);
  335. phylink |= ((bmcr & BMCR_SPEED1000) &&
  336. (bmcr & BMCR_SPEED100) == 0) ?
  337. PHY_LINK_SPEED_1000M :
  338. (bmcr & BMCR_SPEED100) ?
  339. PHY_LINK_SPEED_100M :
  340. PHY_LINK_SPEED_10M;
  341. phylink |= (bmcr & BMCR_FULLDPLX) ?
  342. PHY_LINK_DUPLEX : 0;
  343. strcat(linkmsg, "Forced: ");
  344. } else {
  345. /*
  346. * Keep polling for speed/duplex resolve complete
  347. */
  348. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  349. --cnt) {
  350. udelay(1);
  351. if (jme->fpgaver)
  352. phylink = jme_linkstat_from_phy(jme);
  353. else
  354. phylink = jread32(jme, JME_PHY_LINK);
  355. }
  356. if (!cnt)
  357. jeprintk(jme->pdev,
  358. "Waiting speed resolve timeout.\n");
  359. strcat(linkmsg, "ANed: ");
  360. }
  361. if (jme->phylink == phylink) {
  362. rc = 1;
  363. goto out;
  364. }
  365. if (testonly)
  366. goto out;
  367. jme->phylink = phylink;
  368. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  369. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  370. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  371. switch (phylink & PHY_LINK_SPEED_MASK) {
  372. case PHY_LINK_SPEED_10M:
  373. ghc |= GHC_SPEED_10M |
  374. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  375. strcat(linkmsg, "10 Mbps, ");
  376. break;
  377. case PHY_LINK_SPEED_100M:
  378. ghc |= GHC_SPEED_100M |
  379. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  380. strcat(linkmsg, "100 Mbps, ");
  381. break;
  382. case PHY_LINK_SPEED_1000M:
  383. ghc |= GHC_SPEED_1000M |
  384. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  385. strcat(linkmsg, "1000 Mbps, ");
  386. break;
  387. default:
  388. break;
  389. }
  390. if (phylink & PHY_LINK_DUPLEX) {
  391. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  392. ghc |= GHC_DPX;
  393. } else {
  394. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  395. TXMCS_BACKOFF |
  396. TXMCS_CARRIERSENSE |
  397. TXMCS_COLLISION);
  398. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  399. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  400. TXTRHD_TXREN |
  401. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  402. }
  403. gpreg1 = GPREG1_DEFAULT;
  404. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  405. if (!(phylink & PHY_LINK_DUPLEX))
  406. gpreg1 |= GPREG1_HALFMODEPATCH;
  407. switch (phylink & PHY_LINK_SPEED_MASK) {
  408. case PHY_LINK_SPEED_10M:
  409. jme_set_phyfifoa(jme);
  410. gpreg1 |= GPREG1_RSSPATCH;
  411. break;
  412. case PHY_LINK_SPEED_100M:
  413. jme_set_phyfifob(jme);
  414. gpreg1 |= GPREG1_RSSPATCH;
  415. break;
  416. case PHY_LINK_SPEED_1000M:
  417. jme_set_phyfifoa(jme);
  418. break;
  419. default:
  420. break;
  421. }
  422. }
  423. jwrite32(jme, JME_GPREG1, gpreg1);
  424. jwrite32(jme, JME_GHC, ghc);
  425. jme->reg_ghc = ghc;
  426. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  427. "Full-Duplex, " :
  428. "Half-Duplex, ");
  429. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  430. "MDI-X" :
  431. "MDI");
  432. msg_link(jme, "Link is up at %s.\n", linkmsg);
  433. netif_carrier_on(netdev);
  434. } else {
  435. if (testonly)
  436. goto out;
  437. msg_link(jme, "Link is down.\n");
  438. jme->phylink = 0;
  439. netif_carrier_off(netdev);
  440. }
  441. out:
  442. return rc;
  443. }
  444. static int
  445. jme_setup_tx_resources(struct jme_adapter *jme)
  446. {
  447. struct jme_ring *txring = &(jme->txring[0]);
  448. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  449. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  450. &(txring->dmaalloc),
  451. GFP_ATOMIC);
  452. if (!txring->alloc)
  453. goto err_set_null;
  454. /*
  455. * 16 Bytes align
  456. */
  457. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  458. RING_DESC_ALIGN);
  459. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  460. txring->next_to_use = 0;
  461. atomic_set(&txring->next_to_clean, 0);
  462. atomic_set(&txring->nr_free, jme->tx_ring_size);
  463. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  464. jme->tx_ring_size, GFP_ATOMIC);
  465. if (unlikely(!(txring->bufinf)))
  466. goto err_free_txring;
  467. /*
  468. * Initialize Transmit Descriptors
  469. */
  470. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  471. memset(txring->bufinf, 0,
  472. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  473. return 0;
  474. err_free_txring:
  475. dma_free_coherent(&(jme->pdev->dev),
  476. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  477. txring->alloc,
  478. txring->dmaalloc);
  479. err_set_null:
  480. txring->desc = NULL;
  481. txring->dmaalloc = 0;
  482. txring->dma = 0;
  483. txring->bufinf = NULL;
  484. return -ENOMEM;
  485. }
  486. static void
  487. jme_free_tx_resources(struct jme_adapter *jme)
  488. {
  489. int i;
  490. struct jme_ring *txring = &(jme->txring[0]);
  491. struct jme_buffer_info *txbi;
  492. if (txring->alloc) {
  493. if (txring->bufinf) {
  494. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  495. txbi = txring->bufinf + i;
  496. if (txbi->skb) {
  497. dev_kfree_skb(txbi->skb);
  498. txbi->skb = NULL;
  499. }
  500. txbi->mapping = 0;
  501. txbi->len = 0;
  502. txbi->nr_desc = 0;
  503. txbi->start_xmit = 0;
  504. }
  505. kfree(txring->bufinf);
  506. }
  507. dma_free_coherent(&(jme->pdev->dev),
  508. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  509. txring->alloc,
  510. txring->dmaalloc);
  511. txring->alloc = NULL;
  512. txring->desc = NULL;
  513. txring->dmaalloc = 0;
  514. txring->dma = 0;
  515. txring->bufinf = NULL;
  516. }
  517. txring->next_to_use = 0;
  518. atomic_set(&txring->next_to_clean, 0);
  519. atomic_set(&txring->nr_free, 0);
  520. }
  521. static inline void
  522. jme_enable_tx_engine(struct jme_adapter *jme)
  523. {
  524. /*
  525. * Select Queue 0
  526. */
  527. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  528. wmb();
  529. /*
  530. * Setup TX Queue 0 DMA Bass Address
  531. */
  532. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  533. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  534. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  535. /*
  536. * Setup TX Descptor Count
  537. */
  538. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  539. /*
  540. * Enable TX Engine
  541. */
  542. wmb();
  543. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  544. TXCS_SELECT_QUEUE0 |
  545. TXCS_ENABLE);
  546. }
  547. static inline void
  548. jme_restart_tx_engine(struct jme_adapter *jme)
  549. {
  550. /*
  551. * Restart TX Engine
  552. */
  553. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  554. TXCS_SELECT_QUEUE0 |
  555. TXCS_ENABLE);
  556. }
  557. static inline void
  558. jme_disable_tx_engine(struct jme_adapter *jme)
  559. {
  560. int i;
  561. u32 val;
  562. /*
  563. * Disable TX Engine
  564. */
  565. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  566. wmb();
  567. val = jread32(jme, JME_TXCS);
  568. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  569. mdelay(1);
  570. val = jread32(jme, JME_TXCS);
  571. rmb();
  572. }
  573. if (!i)
  574. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  575. }
  576. static void
  577. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  578. {
  579. struct jme_ring *rxring = &(jme->rxring[0]);
  580. register struct rxdesc *rxdesc = rxring->desc;
  581. struct jme_buffer_info *rxbi = rxring->bufinf;
  582. rxdesc += i;
  583. rxbi += i;
  584. rxdesc->dw[0] = 0;
  585. rxdesc->dw[1] = 0;
  586. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  587. rxdesc->desc1.bufaddrl = cpu_to_le32(
  588. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  589. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  590. if (jme->dev->features & NETIF_F_HIGHDMA)
  591. rxdesc->desc1.flags = RXFLAG_64BIT;
  592. wmb();
  593. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  594. }
  595. static int
  596. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  597. {
  598. struct jme_ring *rxring = &(jme->rxring[0]);
  599. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  600. struct sk_buff *skb;
  601. skb = netdev_alloc_skb(jme->dev,
  602. jme->dev->mtu + RX_EXTRA_LEN);
  603. if (unlikely(!skb))
  604. return -ENOMEM;
  605. rxbi->skb = skb;
  606. rxbi->len = skb_tailroom(skb);
  607. rxbi->mapping = pci_map_page(jme->pdev,
  608. virt_to_page(skb->data),
  609. offset_in_page(skb->data),
  610. rxbi->len,
  611. PCI_DMA_FROMDEVICE);
  612. return 0;
  613. }
  614. static void
  615. jme_free_rx_buf(struct jme_adapter *jme, int i)
  616. {
  617. struct jme_ring *rxring = &(jme->rxring[0]);
  618. struct jme_buffer_info *rxbi = rxring->bufinf;
  619. rxbi += i;
  620. if (rxbi->skb) {
  621. pci_unmap_page(jme->pdev,
  622. rxbi->mapping,
  623. rxbi->len,
  624. PCI_DMA_FROMDEVICE);
  625. dev_kfree_skb(rxbi->skb);
  626. rxbi->skb = NULL;
  627. rxbi->mapping = 0;
  628. rxbi->len = 0;
  629. }
  630. }
  631. static void
  632. jme_free_rx_resources(struct jme_adapter *jme)
  633. {
  634. int i;
  635. struct jme_ring *rxring = &(jme->rxring[0]);
  636. if (rxring->alloc) {
  637. if (rxring->bufinf) {
  638. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  639. jme_free_rx_buf(jme, i);
  640. kfree(rxring->bufinf);
  641. }
  642. dma_free_coherent(&(jme->pdev->dev),
  643. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  644. rxring->alloc,
  645. rxring->dmaalloc);
  646. rxring->alloc = NULL;
  647. rxring->desc = NULL;
  648. rxring->dmaalloc = 0;
  649. rxring->dma = 0;
  650. rxring->bufinf = NULL;
  651. }
  652. rxring->next_to_use = 0;
  653. atomic_set(&rxring->next_to_clean, 0);
  654. }
  655. static int
  656. jme_setup_rx_resources(struct jme_adapter *jme)
  657. {
  658. int i;
  659. struct jme_ring *rxring = &(jme->rxring[0]);
  660. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  661. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  662. &(rxring->dmaalloc),
  663. GFP_ATOMIC);
  664. if (!rxring->alloc)
  665. goto err_set_null;
  666. /*
  667. * 16 Bytes align
  668. */
  669. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  670. RING_DESC_ALIGN);
  671. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  672. rxring->next_to_use = 0;
  673. atomic_set(&rxring->next_to_clean, 0);
  674. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  675. jme->rx_ring_size, GFP_ATOMIC);
  676. if (unlikely(!(rxring->bufinf)))
  677. goto err_free_rxring;
  678. /*
  679. * Initiallize Receive Descriptors
  680. */
  681. memset(rxring->bufinf, 0,
  682. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  683. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  684. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  685. jme_free_rx_resources(jme);
  686. return -ENOMEM;
  687. }
  688. jme_set_clean_rxdesc(jme, i);
  689. }
  690. return 0;
  691. err_free_rxring:
  692. dma_free_coherent(&(jme->pdev->dev),
  693. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  694. rxring->alloc,
  695. rxring->dmaalloc);
  696. err_set_null:
  697. rxring->desc = NULL;
  698. rxring->dmaalloc = 0;
  699. rxring->dma = 0;
  700. rxring->bufinf = NULL;
  701. return -ENOMEM;
  702. }
  703. static inline void
  704. jme_enable_rx_engine(struct jme_adapter *jme)
  705. {
  706. /*
  707. * Select Queue 0
  708. */
  709. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  710. RXCS_QUEUESEL_Q0);
  711. wmb();
  712. /*
  713. * Setup RX DMA Bass Address
  714. */
  715. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  716. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  717. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  718. /*
  719. * Setup RX Descriptor Count
  720. */
  721. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  722. /*
  723. * Setup Unicast Filter
  724. */
  725. jme_set_multi(jme->dev);
  726. /*
  727. * Enable RX Engine
  728. */
  729. wmb();
  730. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  731. RXCS_QUEUESEL_Q0 |
  732. RXCS_ENABLE |
  733. RXCS_QST);
  734. }
  735. static inline void
  736. jme_restart_rx_engine(struct jme_adapter *jme)
  737. {
  738. /*
  739. * Start RX Engine
  740. */
  741. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  742. RXCS_QUEUESEL_Q0 |
  743. RXCS_ENABLE |
  744. RXCS_QST);
  745. }
  746. static inline void
  747. jme_disable_rx_engine(struct jme_adapter *jme)
  748. {
  749. int i;
  750. u32 val;
  751. /*
  752. * Disable RX Engine
  753. */
  754. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  755. wmb();
  756. val = jread32(jme, JME_RXCS);
  757. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  758. mdelay(1);
  759. val = jread32(jme, JME_RXCS);
  760. rmb();
  761. }
  762. if (!i)
  763. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  764. }
  765. static int
  766. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  767. {
  768. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  769. return false;
  770. if (unlikely(!(flags & RXWBFLAG_MF) &&
  771. (flags & RXWBFLAG_TCPON) && !(flags & RXWBFLAG_TCPCS))) {
  772. msg_rx_err(jme, "TCP Checksum error.\n");
  773. goto out_sumerr;
  774. }
  775. if (unlikely(!(flags & RXWBFLAG_MF) &&
  776. (flags & RXWBFLAG_UDPON) && !(flags & RXWBFLAG_UDPCS))) {
  777. msg_rx_err(jme, "UDP Checksum error.\n");
  778. goto out_sumerr;
  779. }
  780. if (unlikely((flags & RXWBFLAG_IPV4) && !(flags & RXWBFLAG_IPCS))) {
  781. msg_rx_err(jme, "IPv4 Checksum error.\n");
  782. goto out_sumerr;
  783. }
  784. return true;
  785. out_sumerr:
  786. return false;
  787. }
  788. static void
  789. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  790. {
  791. struct jme_ring *rxring = &(jme->rxring[0]);
  792. struct rxdesc *rxdesc = rxring->desc;
  793. struct jme_buffer_info *rxbi = rxring->bufinf;
  794. struct sk_buff *skb;
  795. int framesize;
  796. rxdesc += idx;
  797. rxbi += idx;
  798. skb = rxbi->skb;
  799. pci_dma_sync_single_for_cpu(jme->pdev,
  800. rxbi->mapping,
  801. rxbi->len,
  802. PCI_DMA_FROMDEVICE);
  803. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  804. pci_dma_sync_single_for_device(jme->pdev,
  805. rxbi->mapping,
  806. rxbi->len,
  807. PCI_DMA_FROMDEVICE);
  808. ++(NET_STAT(jme).rx_dropped);
  809. } else {
  810. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  811. - RX_PREPAD_SIZE;
  812. skb_reserve(skb, RX_PREPAD_SIZE);
  813. skb_put(skb, framesize);
  814. skb->protocol = eth_type_trans(skb, jme->dev);
  815. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  816. skb->ip_summed = CHECKSUM_UNNECESSARY;
  817. else
  818. skb->ip_summed = CHECKSUM_NONE;
  819. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  820. if (jme->vlgrp) {
  821. jme->jme_vlan_rx(skb, jme->vlgrp,
  822. le16_to_cpu(rxdesc->descwb.vlan));
  823. NET_STAT(jme).rx_bytes += 4;
  824. }
  825. } else {
  826. jme->jme_rx(skb);
  827. }
  828. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  829. cpu_to_le16(RXWBFLAG_DEST_MUL))
  830. ++(NET_STAT(jme).multicast);
  831. NET_STAT(jme).rx_bytes += framesize;
  832. ++(NET_STAT(jme).rx_packets);
  833. }
  834. jme_set_clean_rxdesc(jme, idx);
  835. }
  836. static int
  837. jme_process_receive(struct jme_adapter *jme, int limit)
  838. {
  839. struct jme_ring *rxring = &(jme->rxring[0]);
  840. struct rxdesc *rxdesc = rxring->desc;
  841. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  842. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  843. goto out_inc;
  844. if (unlikely(atomic_read(&jme->link_changing) != 1))
  845. goto out_inc;
  846. if (unlikely(!netif_carrier_ok(jme->dev)))
  847. goto out_inc;
  848. i = atomic_read(&rxring->next_to_clean);
  849. while (limit > 0) {
  850. rxdesc = rxring->desc;
  851. rxdesc += i;
  852. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  853. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  854. goto out;
  855. --limit;
  856. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  857. if (unlikely(desccnt > 1 ||
  858. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  859. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  860. ++(NET_STAT(jme).rx_crc_errors);
  861. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  862. ++(NET_STAT(jme).rx_fifo_errors);
  863. else
  864. ++(NET_STAT(jme).rx_errors);
  865. if (desccnt > 1)
  866. limit -= desccnt - 1;
  867. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  868. jme_set_clean_rxdesc(jme, j);
  869. j = (j + 1) & (mask);
  870. }
  871. } else {
  872. jme_alloc_and_feed_skb(jme, i);
  873. }
  874. i = (i + desccnt) & (mask);
  875. }
  876. out:
  877. atomic_set(&rxring->next_to_clean, i);
  878. out_inc:
  879. atomic_inc(&jme->rx_cleaning);
  880. return limit > 0 ? limit : 0;
  881. }
  882. static void
  883. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  884. {
  885. if (likely(atmp == dpi->cur)) {
  886. dpi->cnt = 0;
  887. return;
  888. }
  889. if (dpi->attempt == atmp) {
  890. ++(dpi->cnt);
  891. } else {
  892. dpi->attempt = atmp;
  893. dpi->cnt = 0;
  894. }
  895. }
  896. static void
  897. jme_dynamic_pcc(struct jme_adapter *jme)
  898. {
  899. register struct dynpcc_info *dpi = &(jme->dpi);
  900. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  901. jme_attempt_pcc(dpi, PCC_P3);
  902. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD
  903. || dpi->intr_cnt > PCC_INTR_THRESHOLD)
  904. jme_attempt_pcc(dpi, PCC_P2);
  905. else
  906. jme_attempt_pcc(dpi, PCC_P1);
  907. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  908. if (dpi->attempt < dpi->cur)
  909. tasklet_schedule(&jme->rxclean_task);
  910. jme_set_rx_pcc(jme, dpi->attempt);
  911. dpi->cur = dpi->attempt;
  912. dpi->cnt = 0;
  913. }
  914. }
  915. static void
  916. jme_start_pcc_timer(struct jme_adapter *jme)
  917. {
  918. struct dynpcc_info *dpi = &(jme->dpi);
  919. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  920. dpi->last_pkts = NET_STAT(jme).rx_packets;
  921. dpi->intr_cnt = 0;
  922. jwrite32(jme, JME_TMCSR,
  923. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  924. }
  925. static inline void
  926. jme_stop_pcc_timer(struct jme_adapter *jme)
  927. {
  928. jwrite32(jme, JME_TMCSR, 0);
  929. }
  930. static void
  931. jme_shutdown_nic(struct jme_adapter *jme)
  932. {
  933. u32 phylink;
  934. phylink = jme_linkstat_from_phy(jme);
  935. if (!(phylink & PHY_LINK_UP)) {
  936. /*
  937. * Disable all interrupt before issue timer
  938. */
  939. jme_stop_irq(jme);
  940. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  941. }
  942. }
  943. static void
  944. jme_pcc_tasklet(unsigned long arg)
  945. {
  946. struct jme_adapter *jme = (struct jme_adapter *)arg;
  947. struct net_device *netdev = jme->dev;
  948. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  949. jme_shutdown_nic(jme);
  950. return;
  951. }
  952. if (unlikely(!netif_carrier_ok(netdev) ||
  953. (atomic_read(&jme->link_changing) != 1)
  954. )) {
  955. jme_stop_pcc_timer(jme);
  956. return;
  957. }
  958. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  959. jme_dynamic_pcc(jme);
  960. jme_start_pcc_timer(jme);
  961. }
  962. static inline void
  963. jme_polling_mode(struct jme_adapter *jme)
  964. {
  965. jme_set_rx_pcc(jme, PCC_OFF);
  966. }
  967. static inline void
  968. jme_interrupt_mode(struct jme_adapter *jme)
  969. {
  970. jme_set_rx_pcc(jme, PCC_P1);
  971. }
  972. static inline int
  973. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  974. {
  975. u32 apmc;
  976. apmc = jread32(jme, JME_APMC);
  977. return apmc & JME_APMC_PSEUDO_HP_EN;
  978. }
  979. static void
  980. jme_start_shutdown_timer(struct jme_adapter *jme)
  981. {
  982. u32 apmc;
  983. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  984. apmc &= ~JME_APMC_EPIEN_CTRL;
  985. if (!no_extplug) {
  986. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  987. wmb();
  988. }
  989. jwrite32f(jme, JME_APMC, apmc);
  990. jwrite32f(jme, JME_TIMER2, 0);
  991. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  992. jwrite32(jme, JME_TMCSR,
  993. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  994. }
  995. static void
  996. jme_stop_shutdown_timer(struct jme_adapter *jme)
  997. {
  998. u32 apmc;
  999. jwrite32f(jme, JME_TMCSR, 0);
  1000. jwrite32f(jme, JME_TIMER2, 0);
  1001. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1002. apmc = jread32(jme, JME_APMC);
  1003. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  1004. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  1005. wmb();
  1006. jwrite32f(jme, JME_APMC, apmc);
  1007. }
  1008. static void
  1009. jme_link_change_tasklet(unsigned long arg)
  1010. {
  1011. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1012. struct net_device *netdev = jme->dev;
  1013. int rc;
  1014. while (!atomic_dec_and_test(&jme->link_changing)) {
  1015. atomic_inc(&jme->link_changing);
  1016. msg_intr(jme, "Get link change lock failed.\n");
  1017. while (atomic_read(&jme->link_changing) != 1)
  1018. msg_intr(jme, "Waiting link change lock.\n");
  1019. }
  1020. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1021. goto out;
  1022. jme->old_mtu = netdev->mtu;
  1023. netif_stop_queue(netdev);
  1024. if (jme_pseudo_hotplug_enabled(jme))
  1025. jme_stop_shutdown_timer(jme);
  1026. jme_stop_pcc_timer(jme);
  1027. tasklet_disable(&jme->txclean_task);
  1028. tasklet_disable(&jme->rxclean_task);
  1029. tasklet_disable(&jme->rxempty_task);
  1030. if (netif_carrier_ok(netdev)) {
  1031. jme_reset_ghc_speed(jme);
  1032. jme_disable_rx_engine(jme);
  1033. jme_disable_tx_engine(jme);
  1034. jme_reset_mac_processor(jme);
  1035. jme_free_rx_resources(jme);
  1036. jme_free_tx_resources(jme);
  1037. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1038. jme_polling_mode(jme);
  1039. netif_carrier_off(netdev);
  1040. }
  1041. jme_check_link(netdev, 0);
  1042. if (netif_carrier_ok(netdev)) {
  1043. rc = jme_setup_rx_resources(jme);
  1044. if (rc) {
  1045. jeprintk(jme->pdev, "Allocating resources for RX error"
  1046. ", Device STOPPED!\n");
  1047. goto out_enable_tasklet;
  1048. }
  1049. rc = jme_setup_tx_resources(jme);
  1050. if (rc) {
  1051. jeprintk(jme->pdev, "Allocating resources for TX error"
  1052. ", Device STOPPED!\n");
  1053. goto err_out_free_rx_resources;
  1054. }
  1055. jme_enable_rx_engine(jme);
  1056. jme_enable_tx_engine(jme);
  1057. netif_start_queue(netdev);
  1058. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1059. jme_interrupt_mode(jme);
  1060. jme_start_pcc_timer(jme);
  1061. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1062. jme_start_shutdown_timer(jme);
  1063. }
  1064. goto out_enable_tasklet;
  1065. err_out_free_rx_resources:
  1066. jme_free_rx_resources(jme);
  1067. out_enable_tasklet:
  1068. tasklet_enable(&jme->txclean_task);
  1069. tasklet_hi_enable(&jme->rxclean_task);
  1070. tasklet_hi_enable(&jme->rxempty_task);
  1071. out:
  1072. atomic_inc(&jme->link_changing);
  1073. }
  1074. static void
  1075. jme_rx_clean_tasklet(unsigned long arg)
  1076. {
  1077. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1078. struct dynpcc_info *dpi = &(jme->dpi);
  1079. jme_process_receive(jme, jme->rx_ring_size);
  1080. ++(dpi->intr_cnt);
  1081. }
  1082. static int
  1083. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1084. {
  1085. struct jme_adapter *jme = jme_napi_priv(holder);
  1086. int rest;
  1087. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1088. while (atomic_read(&jme->rx_empty) > 0) {
  1089. atomic_dec(&jme->rx_empty);
  1090. ++(NET_STAT(jme).rx_dropped);
  1091. jme_restart_rx_engine(jme);
  1092. }
  1093. atomic_inc(&jme->rx_empty);
  1094. if (rest) {
  1095. JME_RX_COMPLETE(netdev, holder);
  1096. jme_interrupt_mode(jme);
  1097. }
  1098. JME_NAPI_WEIGHT_SET(budget, rest);
  1099. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1100. }
  1101. static void
  1102. jme_rx_empty_tasklet(unsigned long arg)
  1103. {
  1104. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1105. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1106. return;
  1107. if (unlikely(!netif_carrier_ok(jme->dev)))
  1108. return;
  1109. msg_rx_status(jme, "RX Queue Full!\n");
  1110. jme_rx_clean_tasklet(arg);
  1111. while (atomic_read(&jme->rx_empty) > 0) {
  1112. atomic_dec(&jme->rx_empty);
  1113. ++(NET_STAT(jme).rx_dropped);
  1114. jme_restart_rx_engine(jme);
  1115. }
  1116. atomic_inc(&jme->rx_empty);
  1117. }
  1118. static void
  1119. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1120. {
  1121. struct jme_ring *txring = &(jme->txring[0]);
  1122. smp_wmb();
  1123. if (unlikely(netif_queue_stopped(jme->dev) &&
  1124. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1125. msg_tx_done(jme, "TX Queue Waked.\n");
  1126. netif_wake_queue(jme->dev);
  1127. }
  1128. }
  1129. static void
  1130. jme_tx_clean_tasklet(unsigned long arg)
  1131. {
  1132. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1133. struct jme_ring *txring = &(jme->txring[0]);
  1134. struct txdesc *txdesc = txring->desc;
  1135. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1136. int i, j, cnt = 0, max, err, mask;
  1137. tx_dbg(jme, "Into txclean.\n");
  1138. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1139. goto out;
  1140. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1141. goto out;
  1142. if (unlikely(!netif_carrier_ok(jme->dev)))
  1143. goto out;
  1144. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1145. mask = jme->tx_ring_mask;
  1146. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1147. ctxbi = txbi + i;
  1148. if (likely(ctxbi->skb &&
  1149. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1150. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1151. i, ctxbi->nr_desc, jiffies);
  1152. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1153. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1154. ttxbi = txbi + ((i + j) & (mask));
  1155. txdesc[(i + j) & (mask)].dw[0] = 0;
  1156. pci_unmap_page(jme->pdev,
  1157. ttxbi->mapping,
  1158. ttxbi->len,
  1159. PCI_DMA_TODEVICE);
  1160. ttxbi->mapping = 0;
  1161. ttxbi->len = 0;
  1162. }
  1163. dev_kfree_skb(ctxbi->skb);
  1164. cnt += ctxbi->nr_desc;
  1165. if (unlikely(err)) {
  1166. ++(NET_STAT(jme).tx_carrier_errors);
  1167. } else {
  1168. ++(NET_STAT(jme).tx_packets);
  1169. NET_STAT(jme).tx_bytes += ctxbi->len;
  1170. }
  1171. ctxbi->skb = NULL;
  1172. ctxbi->len = 0;
  1173. ctxbi->start_xmit = 0;
  1174. } else {
  1175. break;
  1176. }
  1177. i = (i + ctxbi->nr_desc) & mask;
  1178. ctxbi->nr_desc = 0;
  1179. }
  1180. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1181. atomic_set(&txring->next_to_clean, i);
  1182. atomic_add(cnt, &txring->nr_free);
  1183. jme_wake_queue_if_stopped(jme);
  1184. out:
  1185. atomic_inc(&jme->tx_cleaning);
  1186. }
  1187. static void
  1188. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1189. {
  1190. /*
  1191. * Disable interrupt
  1192. */
  1193. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1194. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1195. /*
  1196. * Link change event is critical
  1197. * all other events are ignored
  1198. */
  1199. jwrite32(jme, JME_IEVE, intrstat);
  1200. tasklet_schedule(&jme->linkch_task);
  1201. goto out_reenable;
  1202. }
  1203. if (intrstat & INTR_TMINTR) {
  1204. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1205. tasklet_schedule(&jme->pcc_task);
  1206. }
  1207. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1208. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1209. tasklet_schedule(&jme->txclean_task);
  1210. }
  1211. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1212. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1213. INTR_PCCRX0 |
  1214. INTR_RX0EMP)) |
  1215. INTR_RX0);
  1216. }
  1217. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1218. if (intrstat & INTR_RX0EMP)
  1219. atomic_inc(&jme->rx_empty);
  1220. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1221. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1222. jme_polling_mode(jme);
  1223. JME_RX_SCHEDULE(jme);
  1224. }
  1225. }
  1226. } else {
  1227. if (intrstat & INTR_RX0EMP) {
  1228. atomic_inc(&jme->rx_empty);
  1229. tasklet_hi_schedule(&jme->rxempty_task);
  1230. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1231. tasklet_hi_schedule(&jme->rxclean_task);
  1232. }
  1233. }
  1234. out_reenable:
  1235. /*
  1236. * Re-enable interrupt
  1237. */
  1238. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1239. }
  1240. static irqreturn_t
  1241. jme_intr(int irq, void *dev_id)
  1242. {
  1243. struct net_device *netdev = dev_id;
  1244. struct jme_adapter *jme = netdev_priv(netdev);
  1245. u32 intrstat;
  1246. intrstat = jread32(jme, JME_IEVE);
  1247. /*
  1248. * Check if it's really an interrupt for us
  1249. */
  1250. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1251. return IRQ_NONE;
  1252. /*
  1253. * Check if the device still exist
  1254. */
  1255. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1256. return IRQ_NONE;
  1257. jme_intr_msi(jme, intrstat);
  1258. return IRQ_HANDLED;
  1259. }
  1260. static irqreturn_t
  1261. jme_msi(int irq, void *dev_id)
  1262. {
  1263. struct net_device *netdev = dev_id;
  1264. struct jme_adapter *jme = netdev_priv(netdev);
  1265. u32 intrstat;
  1266. pci_dma_sync_single_for_cpu(jme->pdev,
  1267. jme->shadow_dma,
  1268. sizeof(u32) * SHADOW_REG_NR,
  1269. PCI_DMA_FROMDEVICE);
  1270. intrstat = jme->shadow_regs[SHADOW_IEVE];
  1271. jme->shadow_regs[SHADOW_IEVE] = 0;
  1272. jme_intr_msi(jme, intrstat);
  1273. return IRQ_HANDLED;
  1274. }
  1275. static void
  1276. jme_reset_link(struct jme_adapter *jme)
  1277. {
  1278. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1279. }
  1280. static void
  1281. jme_restart_an(struct jme_adapter *jme)
  1282. {
  1283. u32 bmcr;
  1284. spin_lock_bh(&jme->phy_lock);
  1285. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1286. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1287. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1288. spin_unlock_bh(&jme->phy_lock);
  1289. }
  1290. static int
  1291. jme_request_irq(struct jme_adapter *jme)
  1292. {
  1293. int rc;
  1294. struct net_device *netdev = jme->dev;
  1295. irq_handler_t handler = jme_intr;
  1296. int irq_flags = IRQF_SHARED;
  1297. if (!pci_enable_msi(jme->pdev)) {
  1298. set_bit(JME_FLAG_MSI, &jme->flags);
  1299. handler = jme_msi;
  1300. irq_flags = 0;
  1301. }
  1302. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1303. netdev);
  1304. if (rc) {
  1305. jeprintk(jme->pdev,
  1306. "Unable to request %s interrupt (return: %d)\n",
  1307. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1308. rc);
  1309. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1310. pci_disable_msi(jme->pdev);
  1311. clear_bit(JME_FLAG_MSI, &jme->flags);
  1312. }
  1313. } else {
  1314. netdev->irq = jme->pdev->irq;
  1315. }
  1316. return rc;
  1317. }
  1318. static void
  1319. jme_free_irq(struct jme_adapter *jme)
  1320. {
  1321. free_irq(jme->pdev->irq, jme->dev);
  1322. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1323. pci_disable_msi(jme->pdev);
  1324. clear_bit(JME_FLAG_MSI, &jme->flags);
  1325. jme->dev->irq = jme->pdev->irq;
  1326. }
  1327. }
  1328. static int
  1329. jme_open(struct net_device *netdev)
  1330. {
  1331. struct jme_adapter *jme = netdev_priv(netdev);
  1332. int rc;
  1333. jme_clear_pm(jme);
  1334. JME_NAPI_ENABLE(jme);
  1335. tasklet_enable(&jme->linkch_task);
  1336. tasklet_enable(&jme->txclean_task);
  1337. tasklet_hi_enable(&jme->rxclean_task);
  1338. tasklet_hi_enable(&jme->rxempty_task);
  1339. rc = jme_request_irq(jme);
  1340. if (rc)
  1341. goto err_out;
  1342. jme_enable_shadow(jme);
  1343. jme_start_irq(jme);
  1344. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1345. jme_set_settings(netdev, &jme->old_ecmd);
  1346. else
  1347. jme_reset_phy_processor(jme);
  1348. jme_reset_link(jme);
  1349. return 0;
  1350. err_out:
  1351. netif_stop_queue(netdev);
  1352. netif_carrier_off(netdev);
  1353. return rc;
  1354. }
  1355. #ifdef CONFIG_PM
  1356. static void
  1357. jme_set_100m_half(struct jme_adapter *jme)
  1358. {
  1359. u32 bmcr, tmp;
  1360. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1361. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1362. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1363. tmp |= BMCR_SPEED100;
  1364. if (bmcr != tmp)
  1365. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1366. if (jme->fpgaver)
  1367. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1368. else
  1369. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1370. }
  1371. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1372. static void
  1373. jme_wait_link(struct jme_adapter *jme)
  1374. {
  1375. u32 phylink, to = JME_WAIT_LINK_TIME;
  1376. mdelay(1000);
  1377. phylink = jme_linkstat_from_phy(jme);
  1378. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1379. mdelay(10);
  1380. phylink = jme_linkstat_from_phy(jme);
  1381. }
  1382. }
  1383. #endif
  1384. static inline void
  1385. jme_phy_off(struct jme_adapter *jme)
  1386. {
  1387. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1388. }
  1389. static int
  1390. jme_close(struct net_device *netdev)
  1391. {
  1392. struct jme_adapter *jme = netdev_priv(netdev);
  1393. netif_stop_queue(netdev);
  1394. netif_carrier_off(netdev);
  1395. jme_stop_irq(jme);
  1396. jme_disable_shadow(jme);
  1397. jme_free_irq(jme);
  1398. JME_NAPI_DISABLE(jme);
  1399. tasklet_disable(&jme->linkch_task);
  1400. tasklet_disable(&jme->txclean_task);
  1401. tasklet_disable(&jme->rxclean_task);
  1402. tasklet_disable(&jme->rxempty_task);
  1403. jme_reset_ghc_speed(jme);
  1404. jme_disable_rx_engine(jme);
  1405. jme_disable_tx_engine(jme);
  1406. jme_reset_mac_processor(jme);
  1407. jme_free_rx_resources(jme);
  1408. jme_free_tx_resources(jme);
  1409. jme->phylink = 0;
  1410. jme_phy_off(jme);
  1411. return 0;
  1412. }
  1413. static int
  1414. jme_alloc_txdesc(struct jme_adapter *jme,
  1415. struct sk_buff *skb)
  1416. {
  1417. struct jme_ring *txring = &(jme->txring[0]);
  1418. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1419. idx = txring->next_to_use;
  1420. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1421. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1422. return -1;
  1423. atomic_sub(nr_alloc, &txring->nr_free);
  1424. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1425. return idx;
  1426. }
  1427. static void
  1428. jme_fill_tx_map(struct pci_dev *pdev,
  1429. struct txdesc *txdesc,
  1430. struct jme_buffer_info *txbi,
  1431. struct page *page,
  1432. u32 page_offset,
  1433. u32 len,
  1434. u8 hidma)
  1435. {
  1436. dma_addr_t dmaaddr;
  1437. dmaaddr = pci_map_page(pdev,
  1438. page,
  1439. page_offset,
  1440. len,
  1441. PCI_DMA_TODEVICE);
  1442. pci_dma_sync_single_for_device(pdev,
  1443. dmaaddr,
  1444. len,
  1445. PCI_DMA_TODEVICE);
  1446. txdesc->dw[0] = 0;
  1447. txdesc->dw[1] = 0;
  1448. txdesc->desc2.flags = TXFLAG_OWN;
  1449. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1450. txdesc->desc2.datalen = cpu_to_le16(len);
  1451. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1452. txdesc->desc2.bufaddrl = cpu_to_le32(
  1453. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1454. txbi->mapping = dmaaddr;
  1455. txbi->len = len;
  1456. }
  1457. static void
  1458. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1459. {
  1460. struct jme_ring *txring = &(jme->txring[0]);
  1461. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1462. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1463. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1464. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1465. int mask = jme->tx_ring_mask;
  1466. struct skb_frag_struct *frag;
  1467. u32 len;
  1468. for (i = 0 ; i < nr_frags ; ++i) {
  1469. frag = &skb_shinfo(skb)->frags[i];
  1470. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1471. ctxbi = txbi + ((idx + i + 2) & (mask));
  1472. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1473. frag->page_offset, frag->size, hidma);
  1474. }
  1475. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1476. ctxdesc = txdesc + ((idx + 1) & (mask));
  1477. ctxbi = txbi + ((idx + 1) & (mask));
  1478. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1479. offset_in_page(skb->data), len, hidma);
  1480. }
  1481. static int
  1482. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1483. {
  1484. if (unlikely(skb_shinfo(skb)->gso_size &&
  1485. skb_header_cloned(skb) &&
  1486. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1487. dev_kfree_skb(skb);
  1488. return -1;
  1489. }
  1490. return 0;
  1491. }
  1492. static int
  1493. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1494. {
  1495. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1496. if (*mss) {
  1497. *flags |= TXFLAG_LSEN;
  1498. if (skb->protocol == htons(ETH_P_IP)) {
  1499. struct iphdr *iph = ip_hdr(skb);
  1500. iph->check = 0;
  1501. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1502. iph->daddr, 0,
  1503. IPPROTO_TCP,
  1504. 0);
  1505. } else {
  1506. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1507. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1508. &ip6h->daddr, 0,
  1509. IPPROTO_TCP,
  1510. 0);
  1511. }
  1512. return 0;
  1513. }
  1514. return 1;
  1515. }
  1516. static void
  1517. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1518. {
  1519. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1520. u8 ip_proto;
  1521. switch (skb->protocol) {
  1522. case htons(ETH_P_IP):
  1523. ip_proto = ip_hdr(skb)->protocol;
  1524. break;
  1525. case htons(ETH_P_IPV6):
  1526. ip_proto = ipv6_hdr(skb)->nexthdr;
  1527. break;
  1528. default:
  1529. ip_proto = 0;
  1530. break;
  1531. }
  1532. switch (ip_proto) {
  1533. case IPPROTO_TCP:
  1534. *flags |= TXFLAG_TCPCS;
  1535. break;
  1536. case IPPROTO_UDP:
  1537. *flags |= TXFLAG_UDPCS;
  1538. break;
  1539. default:
  1540. msg_tx_err(jme, "Error upper layer protocol.\n");
  1541. break;
  1542. }
  1543. }
  1544. }
  1545. static inline void
  1546. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1547. {
  1548. if (vlan_tx_tag_present(skb)) {
  1549. *flags |= TXFLAG_TAGON;
  1550. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1551. }
  1552. }
  1553. static int
  1554. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1555. {
  1556. struct jme_ring *txring = &(jme->txring[0]);
  1557. struct txdesc *txdesc;
  1558. struct jme_buffer_info *txbi;
  1559. u8 flags;
  1560. txdesc = (struct txdesc *)txring->desc + idx;
  1561. txbi = txring->bufinf + idx;
  1562. txdesc->dw[0] = 0;
  1563. txdesc->dw[1] = 0;
  1564. txdesc->dw[2] = 0;
  1565. txdesc->dw[3] = 0;
  1566. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1567. /*
  1568. * Set OWN bit at final.
  1569. * When kernel transmit faster than NIC.
  1570. * And NIC trying to send this descriptor before we tell
  1571. * it to start sending this TX queue.
  1572. * Other fields are already filled correctly.
  1573. */
  1574. wmb();
  1575. flags = TXFLAG_OWN | TXFLAG_INT;
  1576. /*
  1577. * Set checksum flags while not tso
  1578. */
  1579. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1580. jme_tx_csum(jme, skb, &flags);
  1581. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1582. jme_map_tx_skb(jme, skb, idx);
  1583. txdesc->desc1.flags = flags;
  1584. /*
  1585. * Set tx buffer info after telling NIC to send
  1586. * For better tx_clean timing
  1587. */
  1588. wmb();
  1589. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1590. txbi->skb = skb;
  1591. txbi->len = skb->len;
  1592. txbi->start_xmit = jiffies;
  1593. if (!txbi->start_xmit)
  1594. txbi->start_xmit = (0UL-1);
  1595. return 0;
  1596. }
  1597. static void
  1598. jme_stop_queue_if_full(struct jme_adapter *jme)
  1599. {
  1600. struct jme_ring *txring = &(jme->txring[0]);
  1601. struct jme_buffer_info *txbi = txring->bufinf;
  1602. int idx = atomic_read(&txring->next_to_clean);
  1603. txbi += idx;
  1604. smp_wmb();
  1605. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1606. netif_stop_queue(jme->dev);
  1607. msg_tx_queued(jme, "TX Queue Paused.\n");
  1608. smp_wmb();
  1609. if (atomic_read(&txring->nr_free)
  1610. >= (jme->tx_wake_threshold)) {
  1611. netif_wake_queue(jme->dev);
  1612. msg_tx_queued(jme, "TX Queue Fast Waked.\n");
  1613. }
  1614. }
  1615. if (unlikely(txbi->start_xmit &&
  1616. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1617. txbi->skb)) {
  1618. netif_stop_queue(jme->dev);
  1619. msg_tx_queued(jme, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1620. }
  1621. }
  1622. /*
  1623. * This function is already protected by netif_tx_lock()
  1624. */
  1625. static int
  1626. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1627. {
  1628. struct jme_adapter *jme = netdev_priv(netdev);
  1629. int idx;
  1630. if (unlikely(jme_expand_header(jme, skb))) {
  1631. ++(NET_STAT(jme).tx_dropped);
  1632. return NETDEV_TX_OK;
  1633. }
  1634. idx = jme_alloc_txdesc(jme, skb);
  1635. if (unlikely(idx < 0)) {
  1636. netif_stop_queue(netdev);
  1637. msg_tx_err(jme, "BUG! Tx ring full when queue awake!\n");
  1638. return NETDEV_TX_BUSY;
  1639. }
  1640. jme_fill_tx_desc(jme, skb, idx);
  1641. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1642. TXCS_SELECT_QUEUE0 |
  1643. TXCS_QUEUE0S |
  1644. TXCS_ENABLE);
  1645. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1646. skb_shinfo(skb)->nr_frags + 2,
  1647. jiffies);
  1648. jme_stop_queue_if_full(jme);
  1649. return NETDEV_TX_OK;
  1650. }
  1651. static int
  1652. jme_set_macaddr(struct net_device *netdev, void *p)
  1653. {
  1654. struct jme_adapter *jme = netdev_priv(netdev);
  1655. struct sockaddr *addr = p;
  1656. u32 val;
  1657. if (netif_running(netdev))
  1658. return -EBUSY;
  1659. spin_lock_bh(&jme->macaddr_lock);
  1660. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1661. val = (addr->sa_data[3] & 0xff) << 24 |
  1662. (addr->sa_data[2] & 0xff) << 16 |
  1663. (addr->sa_data[1] & 0xff) << 8 |
  1664. (addr->sa_data[0] & 0xff);
  1665. jwrite32(jme, JME_RXUMA_LO, val);
  1666. val = (addr->sa_data[5] & 0xff) << 8 |
  1667. (addr->sa_data[4] & 0xff);
  1668. jwrite32(jme, JME_RXUMA_HI, val);
  1669. spin_unlock_bh(&jme->macaddr_lock);
  1670. return 0;
  1671. }
  1672. static void
  1673. jme_set_multi(struct net_device *netdev)
  1674. {
  1675. struct jme_adapter *jme = netdev_priv(netdev);
  1676. u32 mc_hash[2] = {};
  1677. int i;
  1678. spin_lock_bh(&jme->rxmcs_lock);
  1679. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1680. if (netdev->flags & IFF_PROMISC) {
  1681. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1682. } else if (netdev->flags & IFF_ALLMULTI) {
  1683. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1684. } else if (netdev->flags & IFF_MULTICAST) {
  1685. struct dev_mc_list *mclist;
  1686. int bit_nr;
  1687. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1688. for (i = 0, mclist = netdev->mc_list;
  1689. mclist && i < netdev->mc_count;
  1690. ++i, mclist = mclist->next) {
  1691. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1692. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1693. }
  1694. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1695. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1696. }
  1697. wmb();
  1698. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1699. spin_unlock_bh(&jme->rxmcs_lock);
  1700. }
  1701. static int
  1702. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1703. {
  1704. struct jme_adapter *jme = netdev_priv(netdev);
  1705. if (new_mtu == jme->old_mtu)
  1706. return 0;
  1707. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1708. ((new_mtu) < IPV6_MIN_MTU))
  1709. return -EINVAL;
  1710. if (new_mtu > 4000) {
  1711. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1712. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1713. jme_restart_rx_engine(jme);
  1714. } else {
  1715. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1716. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1717. jme_restart_rx_engine(jme);
  1718. }
  1719. if (new_mtu > 1900) {
  1720. netdev->features &= ~(NETIF_F_HW_CSUM |
  1721. NETIF_F_TSO |
  1722. NETIF_F_TSO6);
  1723. } else {
  1724. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1725. netdev->features |= NETIF_F_HW_CSUM;
  1726. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1727. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1728. }
  1729. netdev->mtu = new_mtu;
  1730. jme_reset_link(jme);
  1731. return 0;
  1732. }
  1733. static void
  1734. jme_tx_timeout(struct net_device *netdev)
  1735. {
  1736. struct jme_adapter *jme = netdev_priv(netdev);
  1737. jme->phylink = 0;
  1738. jme_reset_phy_processor(jme);
  1739. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1740. jme_set_settings(netdev, &jme->old_ecmd);
  1741. /*
  1742. * Force to Reset the link again
  1743. */
  1744. jme_reset_link(jme);
  1745. }
  1746. static void
  1747. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1748. {
  1749. struct jme_adapter *jme = netdev_priv(netdev);
  1750. jme->vlgrp = grp;
  1751. }
  1752. static void
  1753. jme_get_drvinfo(struct net_device *netdev,
  1754. struct ethtool_drvinfo *info)
  1755. {
  1756. struct jme_adapter *jme = netdev_priv(netdev);
  1757. strcpy(info->driver, DRV_NAME);
  1758. strcpy(info->version, DRV_VERSION);
  1759. strcpy(info->bus_info, pci_name(jme->pdev));
  1760. }
  1761. static int
  1762. jme_get_regs_len(struct net_device *netdev)
  1763. {
  1764. return JME_REG_LEN;
  1765. }
  1766. static void
  1767. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1768. {
  1769. int i;
  1770. for (i = 0 ; i < len ; i += 4)
  1771. p[i >> 2] = jread32(jme, reg + i);
  1772. }
  1773. static void
  1774. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1775. {
  1776. int i;
  1777. u16 *p16 = (u16 *)p;
  1778. for (i = 0 ; i < reg_nr ; ++i)
  1779. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1780. }
  1781. static void
  1782. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1783. {
  1784. struct jme_adapter *jme = netdev_priv(netdev);
  1785. u32 *p32 = (u32 *)p;
  1786. memset(p, 0xFF, JME_REG_LEN);
  1787. regs->version = 1;
  1788. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1789. p32 += 0x100 >> 2;
  1790. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1791. p32 += 0x100 >> 2;
  1792. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1793. p32 += 0x100 >> 2;
  1794. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1795. p32 += 0x100 >> 2;
  1796. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1797. }
  1798. static int
  1799. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1800. {
  1801. struct jme_adapter *jme = netdev_priv(netdev);
  1802. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1803. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1804. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1805. ecmd->use_adaptive_rx_coalesce = false;
  1806. ecmd->rx_coalesce_usecs = 0;
  1807. ecmd->rx_max_coalesced_frames = 0;
  1808. return 0;
  1809. }
  1810. ecmd->use_adaptive_rx_coalesce = true;
  1811. switch (jme->dpi.cur) {
  1812. case PCC_P1:
  1813. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1814. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1815. break;
  1816. case PCC_P2:
  1817. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1818. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1819. break;
  1820. case PCC_P3:
  1821. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1822. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1823. break;
  1824. default:
  1825. break;
  1826. }
  1827. return 0;
  1828. }
  1829. static int
  1830. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1831. {
  1832. struct jme_adapter *jme = netdev_priv(netdev);
  1833. struct dynpcc_info *dpi = &(jme->dpi);
  1834. if (netif_running(netdev))
  1835. return -EBUSY;
  1836. if (ecmd->use_adaptive_rx_coalesce
  1837. && test_bit(JME_FLAG_POLL, &jme->flags)) {
  1838. clear_bit(JME_FLAG_POLL, &jme->flags);
  1839. jme->jme_rx = netif_rx;
  1840. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1841. dpi->cur = PCC_P1;
  1842. dpi->attempt = PCC_P1;
  1843. dpi->cnt = 0;
  1844. jme_set_rx_pcc(jme, PCC_P1);
  1845. jme_interrupt_mode(jme);
  1846. } else if (!(ecmd->use_adaptive_rx_coalesce)
  1847. && !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1848. set_bit(JME_FLAG_POLL, &jme->flags);
  1849. jme->jme_rx = netif_receive_skb;
  1850. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1851. jme_interrupt_mode(jme);
  1852. }
  1853. return 0;
  1854. }
  1855. static void
  1856. jme_get_pauseparam(struct net_device *netdev,
  1857. struct ethtool_pauseparam *ecmd)
  1858. {
  1859. struct jme_adapter *jme = netdev_priv(netdev);
  1860. u32 val;
  1861. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1862. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1863. spin_lock_bh(&jme->phy_lock);
  1864. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1865. spin_unlock_bh(&jme->phy_lock);
  1866. ecmd->autoneg =
  1867. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1868. }
  1869. static int
  1870. jme_set_pauseparam(struct net_device *netdev,
  1871. struct ethtool_pauseparam *ecmd)
  1872. {
  1873. struct jme_adapter *jme = netdev_priv(netdev);
  1874. u32 val;
  1875. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1876. (ecmd->tx_pause != 0)) {
  1877. if (ecmd->tx_pause)
  1878. jme->reg_txpfc |= TXPFC_PF_EN;
  1879. else
  1880. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1881. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1882. }
  1883. spin_lock_bh(&jme->rxmcs_lock);
  1884. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1885. (ecmd->rx_pause != 0)) {
  1886. if (ecmd->rx_pause)
  1887. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1888. else
  1889. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1890. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1891. }
  1892. spin_unlock_bh(&jme->rxmcs_lock);
  1893. spin_lock_bh(&jme->phy_lock);
  1894. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1895. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1896. (ecmd->autoneg != 0)) {
  1897. if (ecmd->autoneg)
  1898. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1899. else
  1900. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1901. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1902. MII_ADVERTISE, val);
  1903. }
  1904. spin_unlock_bh(&jme->phy_lock);
  1905. return 0;
  1906. }
  1907. static void
  1908. jme_get_wol(struct net_device *netdev,
  1909. struct ethtool_wolinfo *wol)
  1910. {
  1911. struct jme_adapter *jme = netdev_priv(netdev);
  1912. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1913. wol->wolopts = 0;
  1914. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1915. wol->wolopts |= WAKE_PHY;
  1916. if (jme->reg_pmcs & PMCS_MFEN)
  1917. wol->wolopts |= WAKE_MAGIC;
  1918. }
  1919. static int
  1920. jme_set_wol(struct net_device *netdev,
  1921. struct ethtool_wolinfo *wol)
  1922. {
  1923. struct jme_adapter *jme = netdev_priv(netdev);
  1924. if (wol->wolopts & (WAKE_MAGICSECURE |
  1925. WAKE_UCAST |
  1926. WAKE_MCAST |
  1927. WAKE_BCAST |
  1928. WAKE_ARP))
  1929. return -EOPNOTSUPP;
  1930. jme->reg_pmcs = 0;
  1931. if (wol->wolopts & WAKE_PHY)
  1932. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1933. if (wol->wolopts & WAKE_MAGIC)
  1934. jme->reg_pmcs |= PMCS_MFEN;
  1935. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1936. return 0;
  1937. }
  1938. static int
  1939. jme_get_settings(struct net_device *netdev,
  1940. struct ethtool_cmd *ecmd)
  1941. {
  1942. struct jme_adapter *jme = netdev_priv(netdev);
  1943. int rc;
  1944. spin_lock_bh(&jme->phy_lock);
  1945. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1946. spin_unlock_bh(&jme->phy_lock);
  1947. return rc;
  1948. }
  1949. static int
  1950. jme_set_settings(struct net_device *netdev,
  1951. struct ethtool_cmd *ecmd)
  1952. {
  1953. struct jme_adapter *jme = netdev_priv(netdev);
  1954. int rc, fdc = 0;
  1955. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1956. return -EINVAL;
  1957. if (jme->mii_if.force_media &&
  1958. ecmd->autoneg != AUTONEG_ENABLE &&
  1959. (jme->mii_if.full_duplex != ecmd->duplex))
  1960. fdc = 1;
  1961. spin_lock_bh(&jme->phy_lock);
  1962. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1963. spin_unlock_bh(&jme->phy_lock);
  1964. if (!rc && fdc)
  1965. jme_reset_link(jme);
  1966. if (!rc) {
  1967. set_bit(JME_FLAG_SSET, &jme->flags);
  1968. jme->old_ecmd = *ecmd;
  1969. }
  1970. return rc;
  1971. }
  1972. static u32
  1973. jme_get_link(struct net_device *netdev)
  1974. {
  1975. struct jme_adapter *jme = netdev_priv(netdev);
  1976. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1977. }
  1978. static u32
  1979. jme_get_msglevel(struct net_device *netdev)
  1980. {
  1981. struct jme_adapter *jme = netdev_priv(netdev);
  1982. return jme->msg_enable;
  1983. }
  1984. static void
  1985. jme_set_msglevel(struct net_device *netdev, u32 value)
  1986. {
  1987. struct jme_adapter *jme = netdev_priv(netdev);
  1988. jme->msg_enable = value;
  1989. }
  1990. static u32
  1991. jme_get_rx_csum(struct net_device *netdev)
  1992. {
  1993. struct jme_adapter *jme = netdev_priv(netdev);
  1994. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  1995. }
  1996. static int
  1997. jme_set_rx_csum(struct net_device *netdev, u32 on)
  1998. {
  1999. struct jme_adapter *jme = netdev_priv(netdev);
  2000. spin_lock_bh(&jme->rxmcs_lock);
  2001. if (on)
  2002. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2003. else
  2004. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2005. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2006. spin_unlock_bh(&jme->rxmcs_lock);
  2007. return 0;
  2008. }
  2009. static int
  2010. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2011. {
  2012. struct jme_adapter *jme = netdev_priv(netdev);
  2013. if (on) {
  2014. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2015. if (netdev->mtu <= 1900)
  2016. netdev->features |= NETIF_F_HW_CSUM;
  2017. } else {
  2018. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2019. netdev->features &= ~NETIF_F_HW_CSUM;
  2020. }
  2021. return 0;
  2022. }
  2023. static int
  2024. jme_set_tso(struct net_device *netdev, u32 on)
  2025. {
  2026. struct jme_adapter *jme = netdev_priv(netdev);
  2027. if (on) {
  2028. set_bit(JME_FLAG_TSO, &jme->flags);
  2029. if (netdev->mtu <= 1900)
  2030. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2031. } else {
  2032. clear_bit(JME_FLAG_TSO, &jme->flags);
  2033. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2034. }
  2035. return 0;
  2036. }
  2037. static int
  2038. jme_nway_reset(struct net_device *netdev)
  2039. {
  2040. struct jme_adapter *jme = netdev_priv(netdev);
  2041. jme_restart_an(jme);
  2042. return 0;
  2043. }
  2044. static u8
  2045. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2046. {
  2047. u32 val;
  2048. int to;
  2049. val = jread32(jme, JME_SMBCSR);
  2050. to = JME_SMB_BUSY_TIMEOUT;
  2051. while ((val & SMBCSR_BUSY) && --to) {
  2052. msleep(1);
  2053. val = jread32(jme, JME_SMBCSR);
  2054. }
  2055. if (!to) {
  2056. msg_hw(jme, "SMB Bus Busy.\n");
  2057. return 0xFF;
  2058. }
  2059. jwrite32(jme, JME_SMBINTF,
  2060. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2061. SMBINTF_HWRWN_READ |
  2062. SMBINTF_HWCMD);
  2063. val = jread32(jme, JME_SMBINTF);
  2064. to = JME_SMB_BUSY_TIMEOUT;
  2065. while ((val & SMBINTF_HWCMD) && --to) {
  2066. msleep(1);
  2067. val = jread32(jme, JME_SMBINTF);
  2068. }
  2069. if (!to) {
  2070. msg_hw(jme, "SMB Bus Busy.\n");
  2071. return 0xFF;
  2072. }
  2073. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2074. }
  2075. static void
  2076. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2077. {
  2078. u32 val;
  2079. int to;
  2080. val = jread32(jme, JME_SMBCSR);
  2081. to = JME_SMB_BUSY_TIMEOUT;
  2082. while ((val & SMBCSR_BUSY) && --to) {
  2083. msleep(1);
  2084. val = jread32(jme, JME_SMBCSR);
  2085. }
  2086. if (!to) {
  2087. msg_hw(jme, "SMB Bus Busy.\n");
  2088. return;
  2089. }
  2090. jwrite32(jme, JME_SMBINTF,
  2091. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2092. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2093. SMBINTF_HWRWN_WRITE |
  2094. SMBINTF_HWCMD);
  2095. val = jread32(jme, JME_SMBINTF);
  2096. to = JME_SMB_BUSY_TIMEOUT;
  2097. while ((val & SMBINTF_HWCMD) && --to) {
  2098. msleep(1);
  2099. val = jread32(jme, JME_SMBINTF);
  2100. }
  2101. if (!to) {
  2102. msg_hw(jme, "SMB Bus Busy.\n");
  2103. return;
  2104. }
  2105. mdelay(2);
  2106. }
  2107. static int
  2108. jme_get_eeprom_len(struct net_device *netdev)
  2109. {
  2110. struct jme_adapter *jme = netdev_priv(netdev);
  2111. u32 val;
  2112. val = jread32(jme, JME_SMBCSR);
  2113. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2114. }
  2115. static int
  2116. jme_get_eeprom(struct net_device *netdev,
  2117. struct ethtool_eeprom *eeprom, u8 *data)
  2118. {
  2119. struct jme_adapter *jme = netdev_priv(netdev);
  2120. int i, offset = eeprom->offset, len = eeprom->len;
  2121. /*
  2122. * ethtool will check the boundary for us
  2123. */
  2124. eeprom->magic = JME_EEPROM_MAGIC;
  2125. for (i = 0 ; i < len ; ++i)
  2126. data[i] = jme_smb_read(jme, i + offset);
  2127. return 0;
  2128. }
  2129. static int
  2130. jme_set_eeprom(struct net_device *netdev,
  2131. struct ethtool_eeprom *eeprom, u8 *data)
  2132. {
  2133. struct jme_adapter *jme = netdev_priv(netdev);
  2134. int i, offset = eeprom->offset, len = eeprom->len;
  2135. if (eeprom->magic != JME_EEPROM_MAGIC)
  2136. return -EINVAL;
  2137. /*
  2138. * ethtool will check the boundary for us
  2139. */
  2140. for (i = 0 ; i < len ; ++i)
  2141. jme_smb_write(jme, i + offset, data[i]);
  2142. return 0;
  2143. }
  2144. static const struct ethtool_ops jme_ethtool_ops = {
  2145. .get_drvinfo = jme_get_drvinfo,
  2146. .get_regs_len = jme_get_regs_len,
  2147. .get_regs = jme_get_regs,
  2148. .get_coalesce = jme_get_coalesce,
  2149. .set_coalesce = jme_set_coalesce,
  2150. .get_pauseparam = jme_get_pauseparam,
  2151. .set_pauseparam = jme_set_pauseparam,
  2152. .get_wol = jme_get_wol,
  2153. .set_wol = jme_set_wol,
  2154. .get_settings = jme_get_settings,
  2155. .set_settings = jme_set_settings,
  2156. .get_link = jme_get_link,
  2157. .get_msglevel = jme_get_msglevel,
  2158. .set_msglevel = jme_set_msglevel,
  2159. .get_rx_csum = jme_get_rx_csum,
  2160. .set_rx_csum = jme_set_rx_csum,
  2161. .set_tx_csum = jme_set_tx_csum,
  2162. .set_tso = jme_set_tso,
  2163. .set_sg = ethtool_op_set_sg,
  2164. .nway_reset = jme_nway_reset,
  2165. .get_eeprom_len = jme_get_eeprom_len,
  2166. .get_eeprom = jme_get_eeprom,
  2167. .set_eeprom = jme_set_eeprom,
  2168. };
  2169. static int
  2170. jme_pci_dma64(struct pci_dev *pdev)
  2171. {
  2172. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2173. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2174. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2175. return 1;
  2176. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2177. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2178. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2179. return 1;
  2180. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2181. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2182. return 0;
  2183. return -1;
  2184. }
  2185. static inline void
  2186. jme_phy_init(struct jme_adapter *jme)
  2187. {
  2188. u16 reg26;
  2189. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2190. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2191. }
  2192. static inline void
  2193. jme_check_hw_ver(struct jme_adapter *jme)
  2194. {
  2195. u32 chipmode;
  2196. chipmode = jread32(jme, JME_CHIPMODE);
  2197. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2198. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2199. }
  2200. static const struct net_device_ops jme_netdev_ops = {
  2201. .ndo_open = jme_open,
  2202. .ndo_stop = jme_close,
  2203. .ndo_validate_addr = eth_validate_addr,
  2204. .ndo_start_xmit = jme_start_xmit,
  2205. .ndo_set_mac_address = jme_set_macaddr,
  2206. .ndo_set_multicast_list = jme_set_multi,
  2207. .ndo_change_mtu = jme_change_mtu,
  2208. .ndo_tx_timeout = jme_tx_timeout,
  2209. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2210. };
  2211. static int __devinit
  2212. jme_init_one(struct pci_dev *pdev,
  2213. const struct pci_device_id *ent)
  2214. {
  2215. int rc = 0, using_dac, i;
  2216. struct net_device *netdev;
  2217. struct jme_adapter *jme;
  2218. u16 bmcr, bmsr;
  2219. u32 apmc;
  2220. /*
  2221. * set up PCI device basics
  2222. */
  2223. rc = pci_enable_device(pdev);
  2224. if (rc) {
  2225. jeprintk(pdev, "Cannot enable PCI device.\n");
  2226. goto err_out;
  2227. }
  2228. using_dac = jme_pci_dma64(pdev);
  2229. if (using_dac < 0) {
  2230. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2231. rc = -EIO;
  2232. goto err_out_disable_pdev;
  2233. }
  2234. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2235. jeprintk(pdev, "No PCI resource region found.\n");
  2236. rc = -ENOMEM;
  2237. goto err_out_disable_pdev;
  2238. }
  2239. rc = pci_request_regions(pdev, DRV_NAME);
  2240. if (rc) {
  2241. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2242. goto err_out_disable_pdev;
  2243. }
  2244. pci_set_master(pdev);
  2245. /*
  2246. * alloc and init net device
  2247. */
  2248. netdev = alloc_etherdev(sizeof(*jme));
  2249. if (!netdev) {
  2250. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2251. rc = -ENOMEM;
  2252. goto err_out_release_regions;
  2253. }
  2254. netdev->netdev_ops = &jme_netdev_ops;
  2255. netdev->ethtool_ops = &jme_ethtool_ops;
  2256. netdev->watchdog_timeo = TX_TIMEOUT;
  2257. netdev->features = NETIF_F_HW_CSUM |
  2258. NETIF_F_SG |
  2259. NETIF_F_TSO |
  2260. NETIF_F_TSO6 |
  2261. NETIF_F_HW_VLAN_TX |
  2262. NETIF_F_HW_VLAN_RX;
  2263. if (using_dac)
  2264. netdev->features |= NETIF_F_HIGHDMA;
  2265. SET_NETDEV_DEV(netdev, &pdev->dev);
  2266. pci_set_drvdata(pdev, netdev);
  2267. /*
  2268. * init adapter info
  2269. */
  2270. jme = netdev_priv(netdev);
  2271. jme->pdev = pdev;
  2272. jme->dev = netdev;
  2273. jme->jme_rx = netif_rx;
  2274. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2275. jme->old_mtu = netdev->mtu = 1500;
  2276. jme->phylink = 0;
  2277. jme->tx_ring_size = 1 << 10;
  2278. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2279. jme->tx_wake_threshold = 1 << 9;
  2280. jme->rx_ring_size = 1 << 9;
  2281. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2282. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2283. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2284. pci_resource_len(pdev, 0));
  2285. if (!(jme->regs)) {
  2286. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2287. rc = -ENOMEM;
  2288. goto err_out_free_netdev;
  2289. }
  2290. jme->shadow_regs = pci_alloc_consistent(pdev,
  2291. sizeof(u32) * SHADOW_REG_NR,
  2292. &(jme->shadow_dma));
  2293. if (!(jme->shadow_regs)) {
  2294. jeprintk(pdev, "Allocating shadow register mapping error.\n");
  2295. rc = -ENOMEM;
  2296. goto err_out_unmap;
  2297. }
  2298. if (no_pseudohp) {
  2299. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2300. jwrite32(jme, JME_APMC, apmc);
  2301. } else if (force_pseudohp) {
  2302. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2303. jwrite32(jme, JME_APMC, apmc);
  2304. }
  2305. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2306. spin_lock_init(&jme->phy_lock);
  2307. spin_lock_init(&jme->macaddr_lock);
  2308. spin_lock_init(&jme->rxmcs_lock);
  2309. atomic_set(&jme->link_changing, 1);
  2310. atomic_set(&jme->rx_cleaning, 1);
  2311. atomic_set(&jme->tx_cleaning, 1);
  2312. atomic_set(&jme->rx_empty, 1);
  2313. tasklet_init(&jme->pcc_task,
  2314. &jme_pcc_tasklet,
  2315. (unsigned long) jme);
  2316. tasklet_init(&jme->linkch_task,
  2317. &jme_link_change_tasklet,
  2318. (unsigned long) jme);
  2319. tasklet_init(&jme->txclean_task,
  2320. &jme_tx_clean_tasklet,
  2321. (unsigned long) jme);
  2322. tasklet_init(&jme->rxclean_task,
  2323. &jme_rx_clean_tasklet,
  2324. (unsigned long) jme);
  2325. tasklet_init(&jme->rxempty_task,
  2326. &jme_rx_empty_tasklet,
  2327. (unsigned long) jme);
  2328. tasklet_disable_nosync(&jme->linkch_task);
  2329. tasklet_disable_nosync(&jme->txclean_task);
  2330. tasklet_disable_nosync(&jme->rxclean_task);
  2331. tasklet_disable_nosync(&jme->rxempty_task);
  2332. jme->dpi.cur = PCC_P1;
  2333. jme->reg_ghc = 0;
  2334. jme->reg_rxcs = RXCS_DEFAULT;
  2335. jme->reg_rxmcs = RXMCS_DEFAULT;
  2336. jme->reg_txpfc = 0;
  2337. jme->reg_pmcs = PMCS_MFEN;
  2338. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2339. set_bit(JME_FLAG_TSO, &jme->flags);
  2340. /*
  2341. * Get Max Read Req Size from PCI Config Space
  2342. */
  2343. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2344. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2345. switch (jme->mrrs) {
  2346. case MRRS_128B:
  2347. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2348. break;
  2349. case MRRS_256B:
  2350. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2351. break;
  2352. default:
  2353. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2354. break;
  2355. };
  2356. /*
  2357. * Must check before reset_mac_processor
  2358. */
  2359. jme_check_hw_ver(jme);
  2360. jme->mii_if.dev = netdev;
  2361. if (jme->fpgaver) {
  2362. jme->mii_if.phy_id = 0;
  2363. for (i = 1 ; i < 32 ; ++i) {
  2364. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2365. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2366. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2367. jme->mii_if.phy_id = i;
  2368. break;
  2369. }
  2370. }
  2371. if (!jme->mii_if.phy_id) {
  2372. rc = -EIO;
  2373. jeprintk(pdev, "Can not find phy_id.\n");
  2374. goto err_out_free_shadow;
  2375. }
  2376. jme->reg_ghc |= GHC_LINK_POLL;
  2377. } else {
  2378. jme->mii_if.phy_id = 1;
  2379. }
  2380. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2381. jme->mii_if.supports_gmii = true;
  2382. else
  2383. jme->mii_if.supports_gmii = false;
  2384. jme->mii_if.mdio_read = jme_mdio_read;
  2385. jme->mii_if.mdio_write = jme_mdio_write;
  2386. jme_clear_pm(jme);
  2387. jme_set_phyfifoa(jme);
  2388. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2389. if (!jme->fpgaver)
  2390. jme_phy_init(jme);
  2391. jme_phy_off(jme);
  2392. /*
  2393. * Reset MAC processor and reload EEPROM for MAC Address
  2394. */
  2395. jme_reset_mac_processor(jme);
  2396. rc = jme_reload_eeprom(jme);
  2397. if (rc) {
  2398. jeprintk(pdev,
  2399. "Reload eeprom for reading MAC Address error.\n");
  2400. goto err_out_free_shadow;
  2401. }
  2402. jme_load_macaddr(netdev);
  2403. /*
  2404. * Tell stack that we are not ready to work until open()
  2405. */
  2406. netif_carrier_off(netdev);
  2407. netif_stop_queue(netdev);
  2408. /*
  2409. * Register netdev
  2410. */
  2411. rc = register_netdev(netdev);
  2412. if (rc) {
  2413. jeprintk(pdev, "Cannot register net device.\n");
  2414. goto err_out_free_shadow;
  2415. }
  2416. msg_probe(jme, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2417. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2418. "JMC250 Gigabit Ethernet" :
  2419. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2420. "JMC260 Fast Ethernet" : "Unknown",
  2421. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2422. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2423. jme->rev, netdev->dev_addr);
  2424. return 0;
  2425. err_out_free_shadow:
  2426. pci_free_consistent(pdev,
  2427. sizeof(u32) * SHADOW_REG_NR,
  2428. jme->shadow_regs,
  2429. jme->shadow_dma);
  2430. err_out_unmap:
  2431. iounmap(jme->regs);
  2432. err_out_free_netdev:
  2433. pci_set_drvdata(pdev, NULL);
  2434. free_netdev(netdev);
  2435. err_out_release_regions:
  2436. pci_release_regions(pdev);
  2437. err_out_disable_pdev:
  2438. pci_disable_device(pdev);
  2439. err_out:
  2440. return rc;
  2441. }
  2442. static void __devexit
  2443. jme_remove_one(struct pci_dev *pdev)
  2444. {
  2445. struct net_device *netdev = pci_get_drvdata(pdev);
  2446. struct jme_adapter *jme = netdev_priv(netdev);
  2447. unregister_netdev(netdev);
  2448. pci_free_consistent(pdev,
  2449. sizeof(u32) * SHADOW_REG_NR,
  2450. jme->shadow_regs,
  2451. jme->shadow_dma);
  2452. iounmap(jme->regs);
  2453. pci_set_drvdata(pdev, NULL);
  2454. free_netdev(netdev);
  2455. pci_release_regions(pdev);
  2456. pci_disable_device(pdev);
  2457. }
  2458. #ifdef CONFIG_PM
  2459. static int
  2460. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2461. {
  2462. struct net_device *netdev = pci_get_drvdata(pdev);
  2463. struct jme_adapter *jme = netdev_priv(netdev);
  2464. atomic_dec(&jme->link_changing);
  2465. netif_device_detach(netdev);
  2466. netif_stop_queue(netdev);
  2467. jme_stop_irq(jme);
  2468. tasklet_disable(&jme->txclean_task);
  2469. tasklet_disable(&jme->rxclean_task);
  2470. tasklet_disable(&jme->rxempty_task);
  2471. jme_disable_shadow(jme);
  2472. if (netif_carrier_ok(netdev)) {
  2473. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2474. jme_polling_mode(jme);
  2475. jme_stop_pcc_timer(jme);
  2476. jme_reset_ghc_speed(jme);
  2477. jme_disable_rx_engine(jme);
  2478. jme_disable_tx_engine(jme);
  2479. jme_reset_mac_processor(jme);
  2480. jme_free_rx_resources(jme);
  2481. jme_free_tx_resources(jme);
  2482. netif_carrier_off(netdev);
  2483. jme->phylink = 0;
  2484. }
  2485. tasklet_enable(&jme->txclean_task);
  2486. tasklet_hi_enable(&jme->rxclean_task);
  2487. tasklet_hi_enable(&jme->rxempty_task);
  2488. pci_save_state(pdev);
  2489. if (jme->reg_pmcs) {
  2490. jme_set_100m_half(jme);
  2491. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2492. jme_wait_link(jme);
  2493. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2494. pci_enable_wake(pdev, PCI_D3cold, true);
  2495. } else {
  2496. jme_phy_off(jme);
  2497. }
  2498. pci_set_power_state(pdev, PCI_D3cold);
  2499. return 0;
  2500. }
  2501. static int
  2502. jme_resume(struct pci_dev *pdev)
  2503. {
  2504. struct net_device *netdev = pci_get_drvdata(pdev);
  2505. struct jme_adapter *jme = netdev_priv(netdev);
  2506. jme_clear_pm(jme);
  2507. pci_restore_state(pdev);
  2508. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2509. jme_set_settings(netdev, &jme->old_ecmd);
  2510. else
  2511. jme_reset_phy_processor(jme);
  2512. jme_enable_shadow(jme);
  2513. jme_start_irq(jme);
  2514. netif_device_attach(netdev);
  2515. atomic_inc(&jme->link_changing);
  2516. jme_reset_link(jme);
  2517. return 0;
  2518. }
  2519. #endif
  2520. static struct pci_device_id jme_pci_tbl[] = {
  2521. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2522. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2523. { }
  2524. };
  2525. static struct pci_driver jme_driver = {
  2526. .name = DRV_NAME,
  2527. .id_table = jme_pci_tbl,
  2528. .probe = jme_init_one,
  2529. .remove = __devexit_p(jme_remove_one),
  2530. #ifdef CONFIG_PM
  2531. .suspend = jme_suspend,
  2532. .resume = jme_resume,
  2533. #endif /* CONFIG_PM */
  2534. };
  2535. static int __init
  2536. jme_init_module(void)
  2537. {
  2538. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2539. "driver version %s\n", DRV_VERSION);
  2540. return pci_register_driver(&jme_driver);
  2541. }
  2542. static void __exit
  2543. jme_cleanup_module(void)
  2544. {
  2545. pci_unregister_driver(&jme_driver);
  2546. }
  2547. module_init(jme_init_module);
  2548. module_exit(jme_cleanup_module);
  2549. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2550. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2551. MODULE_LICENSE("GPL");
  2552. MODULE_VERSION(DRV_VERSION);
  2553. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);