smsc75xx.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc75xx.h"
  34. #define SMSC_CHIPNAME "smsc75xx"
  35. #define SMSC_DRIVER_VERSION "1.0.0"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (9000)
  42. #define LAN75XX_EEPROM_MAGIC (0x7500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define DEFAULT_TSO_ENABLE (true)
  47. #define SMSC75XX_INTERNAL_PHY_ID (1)
  48. #define SMSC75XX_TX_OVERHEAD (8)
  49. #define MAX_RX_FIFO_SIZE (20 * 1024)
  50. #define MAX_TX_FIFO_SIZE (12 * 1024)
  51. #define USB_VENDOR_ID_SMSC (0x0424)
  52. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  53. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  54. #define RXW_PADDING 2
  55. #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \
  56. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  57. #define check_warn(ret, fmt, args...) \
  58. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  59. #define check_warn_return(ret, fmt, args...) \
  60. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  61. #define check_warn_goto_done(ret, fmt, args...) \
  62. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  63. struct smsc75xx_priv {
  64. struct usbnet *dev;
  65. u32 rfe_ctl;
  66. u32 wolopts;
  67. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  68. struct mutex dataport_mutex;
  69. spinlock_t rfe_ctl_lock;
  70. struct work_struct set_multicast;
  71. };
  72. struct usb_context {
  73. struct usb_ctrlrequest req;
  74. struct usbnet *dev;
  75. };
  76. static bool turbo_mode = true;
  77. module_param(turbo_mode, bool, 0644);
  78. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  79. static int __must_check __smsc75xx_read_reg(struct usbnet *dev, u32 index,
  80. u32 *data, int in_pm)
  81. {
  82. u32 buf;
  83. int ret;
  84. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  85. BUG_ON(!dev);
  86. if (!in_pm)
  87. fn = usbnet_read_cmd;
  88. else
  89. fn = usbnet_read_cmd_nopm;
  90. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  91. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  92. 0, index, &buf, 4);
  93. if (unlikely(ret < 0))
  94. netdev_warn(dev->net,
  95. "Failed to read reg index 0x%08x: %d", index, ret);
  96. le32_to_cpus(&buf);
  97. *data = buf;
  98. return ret;
  99. }
  100. static int __must_check __smsc75xx_write_reg(struct usbnet *dev, u32 index,
  101. u32 data, int in_pm)
  102. {
  103. u32 buf;
  104. int ret;
  105. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  106. BUG_ON(!dev);
  107. if (!in_pm)
  108. fn = usbnet_write_cmd;
  109. else
  110. fn = usbnet_write_cmd_nopm;
  111. buf = data;
  112. cpu_to_le32s(&buf);
  113. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  114. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  115. 0, index, &buf, 4);
  116. if (unlikely(ret < 0))
  117. netdev_warn(dev->net,
  118. "Failed to write reg index 0x%08x: %d", index, ret);
  119. return ret;
  120. }
  121. static int __must_check smsc75xx_read_reg_nopm(struct usbnet *dev, u32 index,
  122. u32 *data)
  123. {
  124. return __smsc75xx_read_reg(dev, index, data, 1);
  125. }
  126. static int __must_check smsc75xx_write_reg_nopm(struct usbnet *dev, u32 index,
  127. u32 data)
  128. {
  129. return __smsc75xx_write_reg(dev, index, data, 1);
  130. }
  131. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  132. u32 *data)
  133. {
  134. return __smsc75xx_read_reg(dev, index, data, 0);
  135. }
  136. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  137. u32 data)
  138. {
  139. return __smsc75xx_write_reg(dev, index, data, 0);
  140. }
  141. static int smsc75xx_set_feature(struct usbnet *dev, u32 feature)
  142. {
  143. if (WARN_ON_ONCE(!dev))
  144. return -EINVAL;
  145. return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE,
  146. USB_DIR_OUT | USB_RECIP_DEVICE,
  147. feature, 0, NULL, 0);
  148. }
  149. static int smsc75xx_clear_feature(struct usbnet *dev, u32 feature)
  150. {
  151. if (WARN_ON_ONCE(!dev))
  152. return -EINVAL;
  153. return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE,
  154. USB_DIR_OUT | USB_RECIP_DEVICE,
  155. feature, 0, NULL, 0);
  156. }
  157. /* Loop until the read is completed with timeout
  158. * called with phy_mutex held */
  159. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  160. {
  161. unsigned long start_time = jiffies;
  162. u32 val;
  163. int ret;
  164. do {
  165. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  166. check_warn_return(ret, "Error reading MII_ACCESS");
  167. if (!(val & MII_ACCESS_BUSY))
  168. return 0;
  169. } while (!time_after(jiffies, start_time + HZ));
  170. return -EIO;
  171. }
  172. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  173. {
  174. struct usbnet *dev = netdev_priv(netdev);
  175. u32 val, addr;
  176. int ret;
  177. mutex_lock(&dev->phy_mutex);
  178. /* confirm MII not busy */
  179. ret = smsc75xx_phy_wait_not_busy(dev);
  180. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  181. /* set the address, index & direction (read from PHY) */
  182. phy_id &= dev->mii.phy_id_mask;
  183. idx &= dev->mii.reg_num_mask;
  184. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  185. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  186. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  187. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  188. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  189. ret = smsc75xx_phy_wait_not_busy(dev);
  190. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  191. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  192. check_warn_goto_done(ret, "Error reading MII_DATA");
  193. ret = (u16)(val & 0xFFFF);
  194. done:
  195. mutex_unlock(&dev->phy_mutex);
  196. return ret;
  197. }
  198. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  199. int regval)
  200. {
  201. struct usbnet *dev = netdev_priv(netdev);
  202. u32 val, addr;
  203. int ret;
  204. mutex_lock(&dev->phy_mutex);
  205. /* confirm MII not busy */
  206. ret = smsc75xx_phy_wait_not_busy(dev);
  207. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  208. val = regval;
  209. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  210. check_warn_goto_done(ret, "Error writing MII_DATA");
  211. /* set the address, index & direction (write to PHY) */
  212. phy_id &= dev->mii.phy_id_mask;
  213. idx &= dev->mii.reg_num_mask;
  214. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  215. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  216. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  217. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  218. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  219. ret = smsc75xx_phy_wait_not_busy(dev);
  220. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  221. done:
  222. mutex_unlock(&dev->phy_mutex);
  223. }
  224. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  225. {
  226. unsigned long start_time = jiffies;
  227. u32 val;
  228. int ret;
  229. do {
  230. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  231. check_warn_return(ret, "Error reading E2P_CMD");
  232. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  233. break;
  234. udelay(40);
  235. } while (!time_after(jiffies, start_time + HZ));
  236. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  237. netdev_warn(dev->net, "EEPROM read operation timeout");
  238. return -EIO;
  239. }
  240. return 0;
  241. }
  242. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  243. {
  244. unsigned long start_time = jiffies;
  245. u32 val;
  246. int ret;
  247. do {
  248. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  249. check_warn_return(ret, "Error reading E2P_CMD");
  250. if (!(val & E2P_CMD_BUSY))
  251. return 0;
  252. udelay(40);
  253. } while (!time_after(jiffies, start_time + HZ));
  254. netdev_warn(dev->net, "EEPROM is busy");
  255. return -EIO;
  256. }
  257. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  258. u8 *data)
  259. {
  260. u32 val;
  261. int i, ret;
  262. BUG_ON(!dev);
  263. BUG_ON(!data);
  264. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  265. if (ret)
  266. return ret;
  267. for (i = 0; i < length; i++) {
  268. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  269. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  270. check_warn_return(ret, "Error writing E2P_CMD");
  271. ret = smsc75xx_wait_eeprom(dev);
  272. if (ret < 0)
  273. return ret;
  274. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  275. check_warn_return(ret, "Error reading E2P_DATA");
  276. data[i] = val & 0xFF;
  277. offset++;
  278. }
  279. return 0;
  280. }
  281. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  282. u8 *data)
  283. {
  284. u32 val;
  285. int i, ret;
  286. BUG_ON(!dev);
  287. BUG_ON(!data);
  288. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  289. if (ret)
  290. return ret;
  291. /* Issue write/erase enable command */
  292. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  293. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  294. check_warn_return(ret, "Error writing E2P_CMD");
  295. ret = smsc75xx_wait_eeprom(dev);
  296. if (ret < 0)
  297. return ret;
  298. for (i = 0; i < length; i++) {
  299. /* Fill data register */
  300. val = data[i];
  301. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  302. check_warn_return(ret, "Error writing E2P_DATA");
  303. /* Send "write" command */
  304. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  305. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  306. check_warn_return(ret, "Error writing E2P_CMD");
  307. ret = smsc75xx_wait_eeprom(dev);
  308. if (ret < 0)
  309. return ret;
  310. offset++;
  311. }
  312. return 0;
  313. }
  314. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  315. {
  316. int i, ret;
  317. for (i = 0; i < 100; i++) {
  318. u32 dp_sel;
  319. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  320. check_warn_return(ret, "Error reading DP_SEL");
  321. if (dp_sel & DP_SEL_DPRDY)
  322. return 0;
  323. udelay(40);
  324. }
  325. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  326. return -EIO;
  327. }
  328. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  329. u32 length, u32 *buf)
  330. {
  331. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  332. u32 dp_sel;
  333. int i, ret;
  334. mutex_lock(&pdata->dataport_mutex);
  335. ret = smsc75xx_dataport_wait_not_busy(dev);
  336. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  337. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  338. check_warn_goto_done(ret, "Error reading DP_SEL");
  339. dp_sel &= ~DP_SEL_RSEL;
  340. dp_sel |= ram_select;
  341. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  342. check_warn_goto_done(ret, "Error writing DP_SEL");
  343. for (i = 0; i < length; i++) {
  344. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  345. check_warn_goto_done(ret, "Error writing DP_ADDR");
  346. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  347. check_warn_goto_done(ret, "Error writing DP_DATA");
  348. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  349. check_warn_goto_done(ret, "Error writing DP_CMD");
  350. ret = smsc75xx_dataport_wait_not_busy(dev);
  351. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  352. }
  353. done:
  354. mutex_unlock(&pdata->dataport_mutex);
  355. return ret;
  356. }
  357. /* returns hash bit number for given MAC address */
  358. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  359. {
  360. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  361. }
  362. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  363. {
  364. struct smsc75xx_priv *pdata =
  365. container_of(param, struct smsc75xx_priv, set_multicast);
  366. struct usbnet *dev = pdata->dev;
  367. int ret;
  368. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  369. pdata->rfe_ctl);
  370. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  371. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  372. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  373. check_warn(ret, "Error writing RFE_CRL");
  374. }
  375. static void smsc75xx_set_multicast(struct net_device *netdev)
  376. {
  377. struct usbnet *dev = netdev_priv(netdev);
  378. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  379. unsigned long flags;
  380. int i;
  381. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  382. pdata->rfe_ctl &=
  383. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  384. pdata->rfe_ctl |= RFE_CTL_AB;
  385. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  386. pdata->multicast_hash_table[i] = 0;
  387. if (dev->net->flags & IFF_PROMISC) {
  388. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  389. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  390. } else if (dev->net->flags & IFF_ALLMULTI) {
  391. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  392. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  393. } else if (!netdev_mc_empty(dev->net)) {
  394. struct netdev_hw_addr *ha;
  395. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  396. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  397. netdev_for_each_mc_addr(ha, netdev) {
  398. u32 bitnum = smsc75xx_hash(ha->addr);
  399. pdata->multicast_hash_table[bitnum / 32] |=
  400. (1 << (bitnum % 32));
  401. }
  402. } else {
  403. netif_dbg(dev, drv, dev->net, "receive own packets only");
  404. pdata->rfe_ctl |= RFE_CTL_DPF;
  405. }
  406. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  407. /* defer register writes to a sleepable context */
  408. schedule_work(&pdata->set_multicast);
  409. }
  410. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  411. u16 lcladv, u16 rmtadv)
  412. {
  413. u32 flow = 0, fct_flow = 0;
  414. int ret;
  415. if (duplex == DUPLEX_FULL) {
  416. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  417. if (cap & FLOW_CTRL_TX) {
  418. flow = (FLOW_TX_FCEN | 0xFFFF);
  419. /* set fct_flow thresholds to 20% and 80% */
  420. fct_flow = (8 << 8) | 32;
  421. }
  422. if (cap & FLOW_CTRL_RX)
  423. flow |= FLOW_RX_FCEN;
  424. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  425. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  426. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  427. } else {
  428. netif_dbg(dev, link, dev->net, "half duplex");
  429. }
  430. ret = smsc75xx_write_reg(dev, FLOW, flow);
  431. check_warn_return(ret, "Error writing FLOW");
  432. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  433. check_warn_return(ret, "Error writing FCT_FLOW");
  434. return 0;
  435. }
  436. static int smsc75xx_link_reset(struct usbnet *dev)
  437. {
  438. struct mii_if_info *mii = &dev->mii;
  439. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  440. u16 lcladv, rmtadv;
  441. int ret;
  442. /* write to clear phy interrupt status */
  443. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  444. PHY_INT_SRC_CLEAR_ALL);
  445. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  446. check_warn_return(ret, "Error writing INT_STS");
  447. mii_check_media(mii, 1, 1);
  448. mii_ethtool_gset(&dev->mii, &ecmd);
  449. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  450. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  451. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
  452. " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
  453. ecmd.duplex, lcladv, rmtadv);
  454. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  455. }
  456. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  457. {
  458. u32 intdata;
  459. if (urb->actual_length != 4) {
  460. netdev_warn(dev->net,
  461. "unexpected urb length %d", urb->actual_length);
  462. return;
  463. }
  464. memcpy(&intdata, urb->transfer_buffer, 4);
  465. le32_to_cpus(&intdata);
  466. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  467. if (intdata & INT_ENP_PHY_INT)
  468. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  469. else
  470. netdev_warn(dev->net,
  471. "unexpected interrupt, intdata=0x%08X", intdata);
  472. }
  473. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  474. {
  475. return MAX_EEPROM_SIZE;
  476. }
  477. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  478. struct ethtool_eeprom *ee, u8 *data)
  479. {
  480. struct usbnet *dev = netdev_priv(netdev);
  481. ee->magic = LAN75XX_EEPROM_MAGIC;
  482. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  483. }
  484. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  485. struct ethtool_eeprom *ee, u8 *data)
  486. {
  487. struct usbnet *dev = netdev_priv(netdev);
  488. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  489. netdev_warn(dev->net,
  490. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  491. return -EINVAL;
  492. }
  493. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  494. }
  495. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  496. struct ethtool_wolinfo *wolinfo)
  497. {
  498. struct usbnet *dev = netdev_priv(net);
  499. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  500. wolinfo->supported = SUPPORTED_WAKE;
  501. wolinfo->wolopts = pdata->wolopts;
  502. }
  503. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  504. struct ethtool_wolinfo *wolinfo)
  505. {
  506. struct usbnet *dev = netdev_priv(net);
  507. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  508. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  509. return 0;
  510. }
  511. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  512. .get_link = usbnet_get_link,
  513. .nway_reset = usbnet_nway_reset,
  514. .get_drvinfo = usbnet_get_drvinfo,
  515. .get_msglevel = usbnet_get_msglevel,
  516. .set_msglevel = usbnet_set_msglevel,
  517. .get_settings = usbnet_get_settings,
  518. .set_settings = usbnet_set_settings,
  519. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  520. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  521. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  522. .get_wol = smsc75xx_ethtool_get_wol,
  523. .set_wol = smsc75xx_ethtool_set_wol,
  524. };
  525. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  526. {
  527. struct usbnet *dev = netdev_priv(netdev);
  528. if (!netif_running(netdev))
  529. return -EINVAL;
  530. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  531. }
  532. static void smsc75xx_init_mac_address(struct usbnet *dev)
  533. {
  534. /* try reading mac address from EEPROM */
  535. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  536. dev->net->dev_addr) == 0) {
  537. if (is_valid_ether_addr(dev->net->dev_addr)) {
  538. /* eeprom values are valid so use them */
  539. netif_dbg(dev, ifup, dev->net,
  540. "MAC address read from EEPROM");
  541. return;
  542. }
  543. }
  544. /* no eeprom, or eeprom values are invalid. generate random MAC */
  545. eth_hw_addr_random(dev->net);
  546. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr");
  547. }
  548. static int smsc75xx_set_mac_address(struct usbnet *dev)
  549. {
  550. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  551. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  552. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  553. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  554. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  555. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  556. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  557. addr_hi |= ADDR_FILTX_FB_VALID;
  558. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  559. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  560. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  561. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  562. return 0;
  563. }
  564. static int smsc75xx_phy_initialize(struct usbnet *dev)
  565. {
  566. int bmcr, ret, timeout = 0;
  567. /* Initialize MII structure */
  568. dev->mii.dev = dev->net;
  569. dev->mii.mdio_read = smsc75xx_mdio_read;
  570. dev->mii.mdio_write = smsc75xx_mdio_write;
  571. dev->mii.phy_id_mask = 0x1f;
  572. dev->mii.reg_num_mask = 0x1f;
  573. dev->mii.supports_gmii = 1;
  574. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  575. /* reset phy and wait for reset to complete */
  576. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  577. do {
  578. msleep(10);
  579. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  580. check_warn_return(bmcr, "Error reading MII_BMCR");
  581. timeout++;
  582. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  583. if (timeout >= 100) {
  584. netdev_warn(dev->net, "timeout on PHY Reset");
  585. return -EIO;
  586. }
  587. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  588. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  589. ADVERTISE_PAUSE_ASYM);
  590. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  591. ADVERTISE_1000FULL);
  592. /* read and write to clear phy interrupt status */
  593. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  594. check_warn_return(ret, "Error reading PHY_INT_SRC");
  595. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  596. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  597. PHY_INT_MASK_DEFAULT);
  598. mii_nway_restart(&dev->mii);
  599. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  600. return 0;
  601. }
  602. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  603. {
  604. int ret = 0;
  605. u32 buf;
  606. bool rxenabled;
  607. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  608. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  609. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  610. if (rxenabled) {
  611. buf &= ~MAC_RX_RXEN;
  612. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  613. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  614. }
  615. /* add 4 to size for FCS */
  616. buf &= ~MAC_RX_MAX_SIZE;
  617. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  618. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  619. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  620. if (rxenabled) {
  621. buf |= MAC_RX_RXEN;
  622. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  623. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  624. }
  625. return 0;
  626. }
  627. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  628. {
  629. struct usbnet *dev = netdev_priv(netdev);
  630. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  631. check_warn_return(ret, "Failed to set mac rx frame length");
  632. return usbnet_change_mtu(netdev, new_mtu);
  633. }
  634. /* Enable or disable Rx checksum offload engine */
  635. static int smsc75xx_set_features(struct net_device *netdev,
  636. netdev_features_t features)
  637. {
  638. struct usbnet *dev = netdev_priv(netdev);
  639. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  640. unsigned long flags;
  641. int ret;
  642. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  643. if (features & NETIF_F_RXCSUM)
  644. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  645. else
  646. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  647. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  648. /* it's racing here! */
  649. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  650. check_warn_return(ret, "Error writing RFE_CTL");
  651. return 0;
  652. }
  653. static int smsc75xx_wait_ready(struct usbnet *dev, int in_pm)
  654. {
  655. int timeout = 0;
  656. do {
  657. u32 buf;
  658. int ret;
  659. ret = __smsc75xx_read_reg(dev, PMT_CTL, &buf, in_pm);
  660. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  661. if (buf & PMT_CTL_DEV_RDY)
  662. return 0;
  663. msleep(10);
  664. timeout++;
  665. } while (timeout < 100);
  666. netdev_warn(dev->net, "timeout waiting for device ready");
  667. return -EIO;
  668. }
  669. static int smsc75xx_reset(struct usbnet *dev)
  670. {
  671. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  672. u32 buf;
  673. int ret = 0, timeout;
  674. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  675. ret = smsc75xx_wait_ready(dev, 0);
  676. check_warn_return(ret, "device not ready in smsc75xx_reset");
  677. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  678. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  679. buf |= HW_CFG_LRST;
  680. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  681. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  682. timeout = 0;
  683. do {
  684. msleep(10);
  685. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  686. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  687. timeout++;
  688. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  689. if (timeout >= 100) {
  690. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  691. return -EIO;
  692. }
  693. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  694. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  695. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  696. buf |= PMT_CTL_PHY_RST;
  697. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  698. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  699. timeout = 0;
  700. do {
  701. msleep(10);
  702. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  703. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  704. timeout++;
  705. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  706. if (timeout >= 100) {
  707. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  708. return -EIO;
  709. }
  710. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  711. smsc75xx_init_mac_address(dev);
  712. ret = smsc75xx_set_mac_address(dev);
  713. check_warn_return(ret, "Failed to set mac address");
  714. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  715. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  716. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  717. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  718. buf |= HW_CFG_BIR;
  719. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  720. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  721. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  722. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  723. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  724. "writing HW_CFG_BIR: 0x%08x", buf);
  725. if (!turbo_mode) {
  726. buf = 0;
  727. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  728. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  729. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  730. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  731. } else {
  732. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  733. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  734. }
  735. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  736. (ulong)dev->rx_urb_size);
  737. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  738. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  739. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  740. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  741. netif_dbg(dev, ifup, dev->net,
  742. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  743. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  744. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  745. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  746. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  747. netif_dbg(dev, ifup, dev->net,
  748. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  749. if (turbo_mode) {
  750. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  751. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  752. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  753. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  754. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  755. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  756. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  757. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  758. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  759. }
  760. /* set FIFO sizes */
  761. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  762. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  763. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  764. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  765. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  766. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  767. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  768. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  769. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  770. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  771. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  772. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  773. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  774. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  775. check_warn_return(ret, "Failed to read E2P_CMD: %d", ret);
  776. /* only set default GPIO/LED settings if no EEPROM is detected */
  777. if (!(buf & E2P_CMD_LOADED)) {
  778. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  779. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  780. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  781. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  782. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  783. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  784. }
  785. ret = smsc75xx_write_reg(dev, FLOW, 0);
  786. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  787. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  788. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  789. /* Don't need rfe_ctl_lock during initialisation */
  790. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  791. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  792. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  793. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  794. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  795. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  796. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  797. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  798. /* Enable or disable checksum offload engines */
  799. smsc75xx_set_features(dev->net, dev->net->features);
  800. smsc75xx_set_multicast(dev->net);
  801. ret = smsc75xx_phy_initialize(dev);
  802. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  803. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  804. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  805. /* enable PHY interrupts */
  806. buf |= INT_ENP_PHY_INT;
  807. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  808. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  809. /* allow mac to detect speed and duplex from phy */
  810. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  811. check_warn_return(ret, "Failed to read MAC_CR: %d", ret);
  812. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  813. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  814. check_warn_return(ret, "Failed to write MAC_CR: %d", ret);
  815. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  816. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  817. buf |= MAC_TX_TXEN;
  818. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  819. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  820. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  821. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  822. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  823. buf |= FCT_TX_CTL_EN;
  824. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  825. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  826. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  827. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  828. check_warn_return(ret, "Failed to set max rx frame length");
  829. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  830. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  831. buf |= MAC_RX_RXEN;
  832. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  833. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  834. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  835. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  836. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  837. buf |= FCT_RX_CTL_EN;
  838. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  839. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  840. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  841. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  842. return 0;
  843. }
  844. static const struct net_device_ops smsc75xx_netdev_ops = {
  845. .ndo_open = usbnet_open,
  846. .ndo_stop = usbnet_stop,
  847. .ndo_start_xmit = usbnet_start_xmit,
  848. .ndo_tx_timeout = usbnet_tx_timeout,
  849. .ndo_change_mtu = smsc75xx_change_mtu,
  850. .ndo_set_mac_address = eth_mac_addr,
  851. .ndo_validate_addr = eth_validate_addr,
  852. .ndo_do_ioctl = smsc75xx_ioctl,
  853. .ndo_set_rx_mode = smsc75xx_set_multicast,
  854. .ndo_set_features = smsc75xx_set_features,
  855. };
  856. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  857. {
  858. struct smsc75xx_priv *pdata = NULL;
  859. int ret;
  860. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  861. ret = usbnet_get_endpoints(dev, intf);
  862. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  863. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  864. GFP_KERNEL);
  865. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  866. if (!pdata) {
  867. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  868. return -ENOMEM;
  869. }
  870. pdata->dev = dev;
  871. spin_lock_init(&pdata->rfe_ctl_lock);
  872. mutex_init(&pdata->dataport_mutex);
  873. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  874. if (DEFAULT_TX_CSUM_ENABLE) {
  875. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  876. if (DEFAULT_TSO_ENABLE)
  877. dev->net->features |= NETIF_F_SG |
  878. NETIF_F_TSO | NETIF_F_TSO6;
  879. }
  880. if (DEFAULT_RX_CSUM_ENABLE)
  881. dev->net->features |= NETIF_F_RXCSUM;
  882. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  883. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  884. /* Init all registers */
  885. ret = smsc75xx_reset(dev);
  886. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  887. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  888. dev->net->flags |= IFF_MULTICAST;
  889. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  890. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  891. return 0;
  892. }
  893. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  894. {
  895. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  896. if (pdata) {
  897. netif_dbg(dev, ifdown, dev->net, "free pdata");
  898. kfree(pdata);
  899. pdata = NULL;
  900. dev->data[0] = 0;
  901. }
  902. }
  903. static u16 smsc_crc(const u8 *buffer, size_t len)
  904. {
  905. return bitrev16(crc16(0xFFFF, buffer, len));
  906. }
  907. static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
  908. u32 wuf_mask1)
  909. {
  910. int cfg_base = WUF_CFGX + filter * 4;
  911. int mask_base = WUF_MASKX + filter * 16;
  912. int ret;
  913. ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
  914. check_warn_return(ret, "Error writing WUF_CFGX");
  915. ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
  916. check_warn_return(ret, "Error writing WUF_MASKX");
  917. ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
  918. check_warn_return(ret, "Error writing WUF_MASKX");
  919. ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
  920. check_warn_return(ret, "Error writing WUF_MASKX");
  921. ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
  922. check_warn_return(ret, "Error writing WUF_MASKX");
  923. return 0;
  924. }
  925. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  926. {
  927. struct usbnet *dev = usb_get_intfdata(intf);
  928. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  929. int ret;
  930. u32 val;
  931. ret = usbnet_suspend(intf, message);
  932. check_warn_return(ret, "usbnet_suspend error");
  933. /* if no wol options set, enter lowest power SUSPEND2 mode */
  934. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  935. netdev_info(dev->net, "entering SUSPEND2 mode");
  936. /* disable energy detect (link up) & wake up events */
  937. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  938. check_warn_return(ret, "Error reading WUCSR");
  939. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  940. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  941. check_warn_return(ret, "Error writing WUCSR");
  942. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  943. check_warn_return(ret, "Error reading PMT_CTL");
  944. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  945. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  946. check_warn_return(ret, "Error writing PMT_CTL");
  947. /* enter suspend2 mode */
  948. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  949. check_warn_return(ret, "Error reading PMT_CTL");
  950. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  951. val |= PMT_CTL_SUS_MODE_2;
  952. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  953. check_warn_return(ret, "Error writing PMT_CTL");
  954. return 0;
  955. }
  956. if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
  957. int i, filter = 0;
  958. /* disable all filters */
  959. for (i = 0; i < WUF_NUM; i++) {
  960. ret = smsc75xx_write_reg_nopm(dev, WUF_CFGX + i * 4, 0);
  961. check_warn_return(ret, "Error writing WUF_CFGX");
  962. }
  963. if (pdata->wolopts & WAKE_MCAST) {
  964. const u8 mcast[] = {0x01, 0x00, 0x5E};
  965. netdev_info(dev->net, "enabling multicast detection");
  966. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
  967. | smsc_crc(mcast, 3);
  968. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
  969. check_warn_return(ret, "Error writing wakeup filter");
  970. }
  971. if (pdata->wolopts & WAKE_ARP) {
  972. const u8 arp[] = {0x08, 0x06};
  973. netdev_info(dev->net, "enabling ARP detection");
  974. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
  975. | smsc_crc(arp, 2);
  976. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
  977. check_warn_return(ret, "Error writing wakeup filter");
  978. }
  979. /* clear any pending pattern match packet status */
  980. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  981. check_warn_return(ret, "Error reading WUCSR");
  982. val |= WUCSR_WUFR;
  983. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  984. check_warn_return(ret, "Error writing WUCSR");
  985. netdev_info(dev->net, "enabling packet match detection");
  986. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  987. check_warn_return(ret, "Error reading WUCSR");
  988. val |= WUCSR_WUEN;
  989. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  990. check_warn_return(ret, "Error writing WUCSR");
  991. } else {
  992. netdev_info(dev->net, "disabling packet match detection");
  993. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  994. check_warn_return(ret, "Error reading WUCSR");
  995. val &= ~WUCSR_WUEN;
  996. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  997. check_warn_return(ret, "Error writing WUCSR");
  998. }
  999. /* disable magic, bcast & unicast wakeup sources */
  1000. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1001. check_warn_return(ret, "Error reading WUCSR");
  1002. val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
  1003. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1004. check_warn_return(ret, "Error writing WUCSR");
  1005. if (pdata->wolopts & WAKE_MAGIC) {
  1006. netdev_info(dev->net, "enabling magic packet wakeup");
  1007. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1008. check_warn_return(ret, "Error reading WUCSR");
  1009. /* clear any pending magic packet status */
  1010. val |= WUCSR_MPR | WUCSR_MPEN;
  1011. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1012. check_warn_return(ret, "Error writing WUCSR");
  1013. }
  1014. if (pdata->wolopts & WAKE_BCAST) {
  1015. netdev_info(dev->net, "enabling broadcast detection");
  1016. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1017. check_warn_return(ret, "Error reading WUCSR");
  1018. val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
  1019. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1020. check_warn_return(ret, "Error writing WUCSR");
  1021. }
  1022. if (pdata->wolopts & WAKE_UCAST) {
  1023. netdev_info(dev->net, "enabling unicast detection");
  1024. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1025. check_warn_return(ret, "Error reading WUCSR");
  1026. val |= WUCSR_WUFR | WUCSR_PFDA_EN;
  1027. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1028. check_warn_return(ret, "Error writing WUCSR");
  1029. }
  1030. /* enable receiver to enable frame reception */
  1031. ret = smsc75xx_read_reg_nopm(dev, MAC_RX, &val);
  1032. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  1033. val |= MAC_RX_RXEN;
  1034. ret = smsc75xx_write_reg_nopm(dev, MAC_RX, val);
  1035. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  1036. /* some wol options are enabled, so enter SUSPEND0 */
  1037. netdev_info(dev->net, "entering SUSPEND0 mode");
  1038. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1039. check_warn_return(ret, "Error reading PMT_CTL");
  1040. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
  1041. val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
  1042. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1043. check_warn_return(ret, "Error writing PMT_CTL");
  1044. smsc75xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1045. return 0;
  1046. }
  1047. static int smsc75xx_resume(struct usb_interface *intf)
  1048. {
  1049. struct usbnet *dev = usb_get_intfdata(intf);
  1050. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1051. int ret;
  1052. u32 val;
  1053. if (pdata->wolopts) {
  1054. netdev_info(dev->net, "resuming from SUSPEND0");
  1055. smsc75xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1056. /* Disable wakeup sources */
  1057. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1058. check_warn_return(ret, "Error reading WUCSR");
  1059. val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
  1060. | WUCSR_BCST_EN);
  1061. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1062. check_warn_return(ret, "Error writing WUCSR");
  1063. /* clear wake-up status */
  1064. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1065. check_warn_return(ret, "Error reading PMT_CTL");
  1066. val &= ~PMT_CTL_WOL_EN;
  1067. val |= PMT_CTL_WUPS;
  1068. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1069. check_warn_return(ret, "Error writing PMT_CTL");
  1070. } else {
  1071. netdev_info(dev->net, "resuming from SUSPEND2");
  1072. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1073. check_warn_return(ret, "Error reading PMT_CTL");
  1074. val |= PMT_CTL_PHY_PWRUP;
  1075. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1076. check_warn_return(ret, "Error writing PMT_CTL");
  1077. }
  1078. ret = smsc75xx_wait_ready(dev, 1);
  1079. check_warn_return(ret, "device not ready in smsc75xx_resume");
  1080. return usbnet_resume(intf);
  1081. }
  1082. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  1083. u32 rx_cmd_a, u32 rx_cmd_b)
  1084. {
  1085. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  1086. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1087. skb->ip_summed = CHECKSUM_NONE;
  1088. } else {
  1089. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1090. skb->ip_summed = CHECKSUM_COMPLETE;
  1091. }
  1092. }
  1093. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1094. {
  1095. while (skb->len > 0) {
  1096. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1097. struct sk_buff *ax_skb;
  1098. unsigned char *packet;
  1099. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1100. le32_to_cpus(&rx_cmd_a);
  1101. skb_pull(skb, 4);
  1102. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1103. le32_to_cpus(&rx_cmd_b);
  1104. skb_pull(skb, 4 + RXW_PADDING);
  1105. packet = skb->data;
  1106. /* get the packet length */
  1107. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1108. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1109. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1110. netif_dbg(dev, rx_err, dev->net,
  1111. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  1112. dev->net->stats.rx_errors++;
  1113. dev->net->stats.rx_dropped++;
  1114. if (rx_cmd_a & RX_CMD_A_FCS)
  1115. dev->net->stats.rx_crc_errors++;
  1116. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1117. dev->net->stats.rx_frame_errors++;
  1118. } else {
  1119. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1120. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1121. netif_dbg(dev, rx_err, dev->net,
  1122. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  1123. return 0;
  1124. }
  1125. /* last frame in this batch */
  1126. if (skb->len == size) {
  1127. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1128. rx_cmd_b);
  1129. skb_trim(skb, skb->len - 4); /* remove fcs */
  1130. skb->truesize = size + sizeof(struct sk_buff);
  1131. return 1;
  1132. }
  1133. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1134. if (unlikely(!ax_skb)) {
  1135. netdev_warn(dev->net, "Error allocating skb");
  1136. return 0;
  1137. }
  1138. ax_skb->len = size;
  1139. ax_skb->data = packet;
  1140. skb_set_tail_pointer(ax_skb, size);
  1141. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1142. rx_cmd_b);
  1143. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1144. ax_skb->truesize = size + sizeof(struct sk_buff);
  1145. usbnet_skb_return(dev, ax_skb);
  1146. }
  1147. skb_pull(skb, size);
  1148. /* padding bytes before the next frame starts */
  1149. if (skb->len)
  1150. skb_pull(skb, align_count);
  1151. }
  1152. if (unlikely(skb->len < 0)) {
  1153. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  1154. return 0;
  1155. }
  1156. return 1;
  1157. }
  1158. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1159. struct sk_buff *skb, gfp_t flags)
  1160. {
  1161. u32 tx_cmd_a, tx_cmd_b;
  1162. skb_linearize(skb);
  1163. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  1164. struct sk_buff *skb2 =
  1165. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  1166. dev_kfree_skb_any(skb);
  1167. skb = skb2;
  1168. if (!skb)
  1169. return NULL;
  1170. }
  1171. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1172. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1173. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1174. if (skb_is_gso(skb)) {
  1175. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1176. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1177. tx_cmd_a |= TX_CMD_A_LSO;
  1178. } else {
  1179. tx_cmd_b = 0;
  1180. }
  1181. skb_push(skb, 4);
  1182. cpu_to_le32s(&tx_cmd_b);
  1183. memcpy(skb->data, &tx_cmd_b, 4);
  1184. skb_push(skb, 4);
  1185. cpu_to_le32s(&tx_cmd_a);
  1186. memcpy(skb->data, &tx_cmd_a, 4);
  1187. return skb;
  1188. }
  1189. static const struct driver_info smsc75xx_info = {
  1190. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1191. .bind = smsc75xx_bind,
  1192. .unbind = smsc75xx_unbind,
  1193. .link_reset = smsc75xx_link_reset,
  1194. .reset = smsc75xx_reset,
  1195. .rx_fixup = smsc75xx_rx_fixup,
  1196. .tx_fixup = smsc75xx_tx_fixup,
  1197. .status = smsc75xx_status,
  1198. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1199. };
  1200. static const struct usb_device_id products[] = {
  1201. {
  1202. /* SMSC7500 USB Gigabit Ethernet Device */
  1203. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1204. .driver_info = (unsigned long) &smsc75xx_info,
  1205. },
  1206. {
  1207. /* SMSC7500 USB Gigabit Ethernet Device */
  1208. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1209. .driver_info = (unsigned long) &smsc75xx_info,
  1210. },
  1211. { }, /* END */
  1212. };
  1213. MODULE_DEVICE_TABLE(usb, products);
  1214. static struct usb_driver smsc75xx_driver = {
  1215. .name = SMSC_CHIPNAME,
  1216. .id_table = products,
  1217. .probe = usbnet_probe,
  1218. .suspend = smsc75xx_suspend,
  1219. .resume = smsc75xx_resume,
  1220. .reset_resume = smsc75xx_resume,
  1221. .disconnect = usbnet_disconnect,
  1222. .disable_hub_initiated_lpm = 1,
  1223. };
  1224. module_usb_driver(smsc75xx_driver);
  1225. MODULE_AUTHOR("Nancy Lin");
  1226. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1227. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1228. MODULE_LICENSE("GPL");