s5h1432.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. Samsung s5h1432 DVB-T demodulator driver
  3. Copyright (C) 2009 Bill Liu <Bill.Liu@Conexant.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include "dvb_frontend.h"
  23. #include "s5h1432.h"
  24. struct s5h1432_state {
  25. struct i2c_adapter *i2c;
  26. /* configuration settings */
  27. const struct s5h1432_config *config;
  28. struct dvb_frontend frontend;
  29. fe_modulation_t current_modulation;
  30. unsigned int first_tune:1;
  31. u32 current_frequency;
  32. int if_freq;
  33. u8 inversion;
  34. };
  35. static int debug;
  36. #define dprintk(arg...) do { \
  37. if (debug) \
  38. printk(arg); \
  39. } while (0)
  40. static int s5h1432_writereg(struct s5h1432_state *state,
  41. u8 addr, u8 reg, u8 data)
  42. {
  43. int ret;
  44. u8 buf[] = { reg, data };
  45. struct i2c_msg msg = { .addr = addr, .flags = 0, .buf = buf, .len = 2 };
  46. ret = i2c_transfer(state->i2c, &msg, 1);
  47. if (ret != 1)
  48. printk(KERN_ERR "%s: writereg error 0x%02x 0x%02x 0x%04x, "
  49. "ret == %i)\n", __func__, addr, reg, data, ret);
  50. return (ret != 1) ? -1 : 0;
  51. }
  52. static u8 s5h1432_readreg(struct s5h1432_state *state, u8 addr, u8 reg)
  53. {
  54. int ret;
  55. u8 b0[] = { reg };
  56. u8 b1[] = { 0 };
  57. struct i2c_msg msg[] = {
  58. { .addr = addr, .flags = 0, .buf = b0, .len = 1 },
  59. { .addr = addr, .flags = I2C_M_RD, .buf = b1, .len = 1 } };
  60. ret = i2c_transfer(state->i2c, msg, 2);
  61. if (ret != 2)
  62. printk(KERN_ERR "%s: readreg error (ret == %i)\n",
  63. __func__, ret);
  64. return b1[0];
  65. }
  66. static int s5h1432_sleep(struct dvb_frontend *fe)
  67. {
  68. return 0;
  69. }
  70. static int s5h1432_set_channel_bandwidth(struct dvb_frontend *fe, u32 bandwidth)
  71. {
  72. struct s5h1432_state *state = fe->demodulator_priv;
  73. u8 reg = 0;
  74. /* Register [0x2E] bit 3:2 : 8MHz = 0; 7MHz = 1; 6MHz = 2*/
  75. reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x2E);
  76. reg &= ~(0x0C);
  77. switch (bandwidth) {
  78. case 6:
  79. reg |= 0x08;
  80. break;
  81. case 7:
  82. reg |= 0x04;
  83. break;
  84. case 8:
  85. reg |= 0x00;
  86. break;
  87. default:
  88. return 0;
  89. }
  90. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2E, reg);
  91. return 1;
  92. }
  93. static int s5h1432_set_IF(struct dvb_frontend *fe, u32 ifFreqHz)
  94. {
  95. struct s5h1432_state *state = fe->demodulator_priv;
  96. switch (ifFreqHz) {
  97. case TAIWAN_HI_IF_FREQ_44_MHZ:
  98. {
  99. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x55);
  100. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x55);
  101. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0x15);
  102. break;
  103. }
  104. case EUROPE_HI_IF_FREQ_36_MHZ:
  105. {
  106. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x00);
  107. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x00);
  108. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0x40);
  109. break;
  110. }
  111. case IF_FREQ_6_MHZ:
  112. {
  113. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x00);
  114. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x00);
  115. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0xe0);
  116. break;
  117. }
  118. case IF_FREQ_3point3_MHZ:
  119. {
  120. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x66);
  121. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x66);
  122. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0xEE);
  123. break;
  124. }
  125. case IF_FREQ_3point5_MHZ:
  126. {
  127. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x55);
  128. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x55);
  129. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0xED);
  130. break;
  131. }
  132. case IF_FREQ_4_MHZ:
  133. {
  134. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0xAA);
  135. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0xAA);
  136. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0xEA);
  137. break;
  138. }
  139. default:
  140. {
  141. u32 value = 0;
  142. value = (u32) (((48000 - (ifFreqHz / 1000)) * 512 *
  143. (u32) 32768) / (48 * 1000));
  144. printk(KERN_INFO "Default IFFreq %d :reg value = 0x%x \n",
  145. ifFreqHz, value);
  146. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 ,
  147. (u8) value & 0xFF);
  148. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 ,
  149. (u8)(value>>8) & 0xFF);
  150. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 ,
  151. (u8)(value>>16) & 0xFF);
  152. break;
  153. }
  154. }
  155. return 1;
  156. }
  157. /* Talk to the demod, set the FEC, GUARD, QAM settings etc */
  158. static int s5h1432_set_frontend(struct dvb_frontend *fe,
  159. struct dvb_frontend_parameters *p)
  160. {
  161. u32 dvb_bandwidth = 8;
  162. struct s5h1432_state *state = fe->demodulator_priv;
  163. if (p->frequency == state->current_frequency) {
  164. /*current_frequency = p->frequency;*/
  165. /*state->current_frequency = p->frequency;*/
  166. } else {
  167. fe->ops.tuner_ops.set_params(fe, p); msleep(300);
  168. s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
  169. switch (p->u.ofdm.bandwidth) {
  170. case BANDWIDTH_6_MHZ:
  171. dvb_bandwidth = 6;
  172. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  173. break;
  174. case BANDWIDTH_7_MHZ:
  175. dvb_bandwidth = 7;
  176. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  177. break;
  178. case BANDWIDTH_8_MHZ:
  179. dvb_bandwidth = 8;
  180. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  181. break;
  182. default:
  183. return 0;
  184. }
  185. /*fe->ops.tuner_ops.set_params(fe, p);*/
  186. /*Soft Reset chip*/
  187. msleep(30);
  188. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  189. msleep(30);
  190. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  191. s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
  192. switch (p->u.ofdm.bandwidth) {
  193. case BANDWIDTH_6_MHZ:
  194. dvb_bandwidth = 6;
  195. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  196. break;
  197. case BANDWIDTH_7_MHZ:
  198. dvb_bandwidth = 7;
  199. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  200. break;
  201. case BANDWIDTH_8_MHZ:
  202. dvb_bandwidth = 8;
  203. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  204. break;
  205. default:
  206. return 0;
  207. }
  208. /*fe->ops.tuner_ops.set_params(fe,p);*/
  209. /*Soft Reset chip*/
  210. msleep(30);
  211. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  212. msleep(30);
  213. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  214. }
  215. state->current_frequency = p->frequency;
  216. return 0;
  217. }
  218. static int s5h1432_init(struct dvb_frontend *fe)
  219. {
  220. struct s5h1432_state *state = fe->demodulator_priv;
  221. u8 reg = 0;
  222. state->current_frequency = 0;
  223. printk(KERN_INFO " s5h1432_init().\n");
  224. /*Set VSB mode as default, this also does a soft reset*/
  225. /*Initialize registers*/
  226. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x04, 0xa8);
  227. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x05, 0x01);
  228. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x07, 0x70);
  229. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x19, 0x80);
  230. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1b, 0x9D);
  231. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1c, 0x30);
  232. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1d, 0x20);
  233. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x1B);
  234. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2e, 0x40);
  235. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, 0x84);
  236. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x50, 0x5a);
  237. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x5a, 0xd3);
  238. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x68, 0x50);
  239. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xb8, 0x3c);
  240. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xc4, 0x10);
  241. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xcc, 0x9c);
  242. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xDA, 0x00);
  243. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe1, 0x94);
  244. /* s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf4, 0xa1);*/
  245. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf9, 0x00);
  246. /*For NXP tuner*/
  247. /*Set 3.3MHz as default IF frequency*/
  248. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4 , 0x66);
  249. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5 , 0x66);
  250. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7 , 0xEE);
  251. /* Set reg 0x1E to get the full dynamic range */
  252. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x31);
  253. /*Mode setting in demod*/
  254. reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x42);
  255. reg |= 0x80;
  256. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, reg);
  257. /*Serial mode*/
  258. /*Soft Reset chip*/
  259. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  260. msleep(30);
  261. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  262. return 0;
  263. }
  264. static int s5h1432_read_status(struct dvb_frontend *fe, fe_status_t *status)
  265. {
  266. return 0;
  267. }
  268. static int s5h1432_read_signal_strength(struct dvb_frontend *fe,
  269. u16 *signal_strength)
  270. {
  271. return 0;
  272. }
  273. static int s5h1432_read_snr(struct dvb_frontend *fe, u16 *snr)
  274. {
  275. return 0;
  276. }
  277. static int s5h1432_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  278. {
  279. return 0;
  280. }
  281. static int s5h1432_read_ber(struct dvb_frontend *fe, u32 *ber)
  282. {
  283. return 0;
  284. }
  285. static int s5h1432_get_frontend(struct dvb_frontend *fe,
  286. struct dvb_frontend_parameters *p)
  287. {
  288. return 0;
  289. }
  290. static int s5h1432_get_tune_settings(struct dvb_frontend *fe,
  291. struct dvb_frontend_tune_settings *tune)
  292. {
  293. return 0;
  294. }
  295. static void s5h1432_release(struct dvb_frontend *fe)
  296. {
  297. struct s5h1432_state *state = fe->demodulator_priv;
  298. kfree(state);
  299. }
  300. static struct dvb_frontend_ops s5h1432_ops;
  301. struct dvb_frontend *s5h1432_attach(const struct s5h1432_config *config,
  302. struct i2c_adapter *i2c)
  303. {
  304. struct s5h1432_state *state = NULL;
  305. printk(KERN_INFO " Enter s5h1432_attach(). attach success!\n");
  306. /* allocate memory for the internal state */
  307. state = kmalloc(sizeof(struct s5h1432_state), GFP_KERNEL);
  308. if (state == NULL)
  309. goto error;
  310. /* setup the state */
  311. state->config = config;
  312. state->i2c = i2c;
  313. state->current_modulation = QAM_16;
  314. state->inversion = state->config->inversion;
  315. /* create dvb_frontend */
  316. memcpy(&state->frontend.ops, &s5h1432_ops,
  317. sizeof(struct dvb_frontend_ops));
  318. state->frontend.demodulator_priv = state;
  319. return &state->frontend;
  320. error:
  321. kfree(state);
  322. return NULL;
  323. }
  324. EXPORT_SYMBOL(s5h1432_attach);
  325. static struct dvb_frontend_ops s5h1432_ops = {
  326. .info = {
  327. .name = "Samsung s5h1432 DVB-T Frontend",
  328. .type = FE_OFDM,
  329. .frequency_min = 177000000,
  330. .frequency_max = 858000000,
  331. .frequency_stepsize = 166666,
  332. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  333. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  334. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  335. FE_CAN_HIERARCHY_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
  336. FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER
  337. },
  338. .init = s5h1432_init,
  339. .sleep = s5h1432_sleep,
  340. .set_frontend = s5h1432_set_frontend,
  341. .get_frontend = s5h1432_get_frontend,
  342. .get_tune_settings = s5h1432_get_tune_settings,
  343. .read_status = s5h1432_read_status,
  344. .read_ber = s5h1432_read_ber,
  345. .read_signal_strength = s5h1432_read_signal_strength,
  346. .read_snr = s5h1432_read_snr,
  347. .read_ucblocks = s5h1432_read_ucblocks,
  348. .release = s5h1432_release,
  349. };
  350. module_param(debug, int, 0644);
  351. MODULE_PARM_DESC(debug, "Enable verbose debug messages");
  352. MODULE_DESCRIPTION("Samsung s5h1432 DVB-T Demodulator driver");
  353. MODULE_AUTHOR("Bill Liu");
  354. MODULE_LICENSE("GPL");
  355. /*
  356. * Local variables:
  357. * c-basic-offset: 8
  358. */